blob: 73787e958e63d9c24a7a8588527a5c17700e7964 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
Mathieu Chartierb666f482015-02-18 14:33:14 -080020#include "base/arena_allocator.h"
21#include "base/arena_containers.h"
22#include "base/arena_object.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023#include "compiled_method.h"
24#include "dex/compiler_enums.h"
Andreas Gampe0b9203e2015-01-22 20:39:27 -080025#include "dex/dex_flags.h"
26#include "dex/dex_types.h"
Andreas Gampe4b537a82014-06-30 22:24:53 -070027#include "dex/reg_location.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000028#include "dex/reg_storage.h"
Vladimir Marko8dea81c2014-06-06 14:50:36 +010029#include "dex/quick/resource_mask.h"
Andreas Gampe98430592014-07-27 19:44:50 -070030#include "entrypoints/quick/quick_entrypoints_enum.h"
Ian Rogersd582fa42014-11-05 23:46:43 -080031#include "invoke_type.h"
David Srbecky1109fb32015-04-07 20:21:06 +010032#include "lazy_debug_frame_opcode_writer.h"
Ian Rogersd582fa42014-11-05 23:46:43 -080033#include "leb128.h"
Vladimir Marko41b175a2015-05-19 18:08:00 +010034#include "primitive.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070035#include "safe_map.h"
Vladimir Marko089142c2014-06-05 10:57:05 +010036#include "utils/array_ref.h"
Vladimir Marko20f85592015-03-19 10:07:02 +000037#include "utils/dex_cache_arrays_layout.h"
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +010038#include "utils/stack_checks.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070039
40namespace art {
41
42// Set to 1 to measure cost of suspend check.
43#define NO_SUSPEND 0
44
45#define IS_BINARY_OP (1ULL << kIsBinaryOp)
46#define IS_BRANCH (1ULL << kIsBranch)
47#define IS_IT (1ULL << kIsIT)
Serban Constantinescu63999682014-07-15 17:44:21 +010048#define IS_MOVE (1ULL << kIsMoveOp)
Brian Carlstrom7940e442013-07-12 13:46:57 -070049#define IS_LOAD (1ULL << kMemLoad)
50#define IS_QUAD_OP (1ULL << kIsQuadOp)
51#define IS_QUIN_OP (1ULL << kIsQuinOp)
52#define IS_SEXTUPLE_OP (1ULL << kIsSextupleOp)
53#define IS_STORE (1ULL << kMemStore)
54#define IS_TERTIARY_OP (1ULL << kIsTertiaryOp)
55#define IS_UNARY_OP (1ULL << kIsUnaryOp)
Serban Constantinescu63999682014-07-15 17:44:21 +010056#define IS_VOLATILE (1ULL << kMemVolatile)
Brian Carlstrom7940e442013-07-12 13:46:57 -070057#define NEEDS_FIXUP (1ULL << kPCRelFixup)
58#define NO_OPERAND (1ULL << kNoOperand)
59#define REG_DEF0 (1ULL << kRegDef0)
60#define REG_DEF1 (1ULL << kRegDef1)
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -080061#define REG_DEF2 (1ULL << kRegDef2)
Brian Carlstrom7940e442013-07-12 13:46:57 -070062#define REG_DEFA (1ULL << kRegDefA)
63#define REG_DEFD (1ULL << kRegDefD)
64#define REG_DEF_FPCS_LIST0 (1ULL << kRegDefFPCSList0)
65#define REG_DEF_FPCS_LIST2 (1ULL << kRegDefFPCSList2)
66#define REG_DEF_LIST0 (1ULL << kRegDefList0)
67#define REG_DEF_LIST1 (1ULL << kRegDefList1)
68#define REG_DEF_LR (1ULL << kRegDefLR)
69#define REG_DEF_SP (1ULL << kRegDefSP)
70#define REG_USE0 (1ULL << kRegUse0)
71#define REG_USE1 (1ULL << kRegUse1)
72#define REG_USE2 (1ULL << kRegUse2)
73#define REG_USE3 (1ULL << kRegUse3)
74#define REG_USE4 (1ULL << kRegUse4)
75#define REG_USEA (1ULL << kRegUseA)
76#define REG_USEC (1ULL << kRegUseC)
77#define REG_USED (1ULL << kRegUseD)
Vladimir Marko70b797d2013-12-03 15:25:24 +000078#define REG_USEB (1ULL << kRegUseB)
Brian Carlstrom7940e442013-07-12 13:46:57 -070079#define REG_USE_FPCS_LIST0 (1ULL << kRegUseFPCSList0)
80#define REG_USE_FPCS_LIST2 (1ULL << kRegUseFPCSList2)
81#define REG_USE_LIST0 (1ULL << kRegUseList0)
82#define REG_USE_LIST1 (1ULL << kRegUseList1)
83#define REG_USE_LR (1ULL << kRegUseLR)
84#define REG_USE_PC (1ULL << kRegUsePC)
85#define REG_USE_SP (1ULL << kRegUseSP)
86#define SETS_CCODES (1ULL << kSetsCCodes)
87#define USES_CCODES (1ULL << kUsesCCodes)
Serguei Katkove90501d2014-03-12 15:56:54 +070088#define USE_FP_STACK (1ULL << kUseFpStack)
buzbee9da5c102014-03-28 12:59:18 -070089#define REG_USE_LO (1ULL << kUseLo)
90#define REG_USE_HI (1ULL << kUseHi)
91#define REG_DEF_LO (1ULL << kDefLo)
92#define REG_DEF_HI (1ULL << kDefHi)
Serban Constantinescu63999682014-07-15 17:44:21 +010093#define SCALED_OFFSET_X0 (1ULL << kMemScaledx0)
94#define SCALED_OFFSET_X2 (1ULL << kMemScaledx2)
95#define SCALED_OFFSET_X4 (1ULL << kMemScaledx4)
96
97// Special load/stores
98#define IS_LOADX (IS_LOAD | IS_VOLATILE)
99#define IS_LOAD_OFF (IS_LOAD | SCALED_OFFSET_X0)
100#define IS_LOAD_OFF2 (IS_LOAD | SCALED_OFFSET_X2)
101#define IS_LOAD_OFF4 (IS_LOAD | SCALED_OFFSET_X4)
102
103#define IS_STOREX (IS_STORE | IS_VOLATILE)
104#define IS_STORE_OFF (IS_STORE | SCALED_OFFSET_X0)
105#define IS_STORE_OFF2 (IS_STORE | SCALED_OFFSET_X2)
106#define IS_STORE_OFF4 (IS_STORE | SCALED_OFFSET_X4)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700107
108// Common combo register usage patterns.
109#define REG_DEF01 (REG_DEF0 | REG_DEF1)
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100110#define REG_DEF012 (REG_DEF0 | REG_DEF1 | REG_DEF2)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700111#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
112#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
113#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
114#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000115#define REG_DEF0_USE123 (REG_DEF0 | REG_USE123)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700116#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
117#define REG_DEF0_USE2 (REG_DEF0 | REG_USE2)
118#define REG_DEFAD_USEAD (REG_DEFAD_USEA | REG_USED)
119#define REG_DEFAD_USEA (REG_DEFA_USEA | REG_DEFD)
120#define REG_DEFA_USEA (REG_DEFA | REG_USEA)
121#define REG_USE012 (REG_USE01 | REG_USE2)
122#define REG_USE014 (REG_USE01 | REG_USE4)
123#define REG_USE01 (REG_USE0 | REG_USE1)
124#define REG_USE02 (REG_USE0 | REG_USE2)
125#define REG_USE12 (REG_USE1 | REG_USE2)
126#define REG_USE23 (REG_USE2 | REG_USE3)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000127#define REG_USE123 (REG_USE1 | REG_USE2 | REG_USE3)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700128
Andreas Gampe0b9203e2015-01-22 20:39:27 -0800129/*
130 * Assembly is an iterative process, and usually terminates within
131 * two or three passes. This should be high enough to handle bizarre
132 * cases, but detect an infinite loop bug.
133 */
134#define MAX_ASSEMBLER_RETRIES 50
buzbee695d13a2014-04-19 13:32:20 -0700135
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700136class BasicBlock;
Vladimir Marko767c7522015-03-20 12:47:30 +0000137class BitVector;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700138struct CallInfo;
139struct CompilationUnit;
Vladimir Markocc234812015-04-07 09:36:09 +0100140struct CompilerTemp;
Vladimir Marko5816ed42013-11-27 17:04:20 +0000141struct InlineMethod;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700142class MIR;
buzbeeb48819d2013-09-14 16:15:25 -0700143struct LIR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700144struct RegisterInfo;
Vladimir Marko5c96e6b2013-11-14 15:34:17 +0000145class DexFileMethodInliner;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700146class MIRGraph;
Vladimir Markof4da6752014-08-01 19:04:18 +0100147class MirMethodLoweringInfo;
Vladimir Marko34773072015-04-07 09:56:48 +0100148class MirSFieldLoweringInfo;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700149
150typedef int (*NextCallInsn)(CompilationUnit*, CallInfo*, int,
151 const MethodReference& target_method,
152 uint32_t method_idx, uintptr_t direct_code,
153 uintptr_t direct_method, InvokeType type);
154
Vladimir Marko80b96d12015-02-19 15:50:28 +0000155typedef ArenaVector<uint8_t> CodeBuffer;
Andreas Gampe0b9203e2015-01-22 20:39:27 -0800156typedef uint32_t CodeOffset; // Native code offset in bytes.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700157
buzbeeb48819d2013-09-14 16:15:25 -0700158struct UseDefMasks {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100159 const ResourceMask* use_mask; // Resource mask for use.
160 const ResourceMask* def_mask; // Resource mask for def.
buzbeeb48819d2013-09-14 16:15:25 -0700161};
162
163struct AssemblyInfo {
164 LIR* pcrel_next; // Chain of LIR nodes needing pc relative fixups.
buzbeeb48819d2013-09-14 16:15:25 -0700165};
Brian Carlstrom7940e442013-07-12 13:46:57 -0700166
167struct LIR {
buzbee0d829482013-10-11 15:24:55 -0700168 CodeOffset offset; // Offset of this instruction.
169 NarrowDexOffset dalvik_offset; // Offset of Dalvik opcode in code units (16-bit words).
buzbeeb48819d2013-09-14 16:15:25 -0700170 int16_t opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700171 LIR* next;
172 LIR* prev;
173 LIR* target;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700174 struct {
buzbeeb48819d2013-09-14 16:15:25 -0700175 unsigned int alias_info:17; // For Dalvik register disambiguation.
176 bool is_nop:1; // LIR is optimized away.
177 unsigned int size:4; // Note: size of encoded instruction is in bytes.
178 bool use_def_invalid:1; // If true, masks should not be used.
179 unsigned int generation:1; // Used to track visitation state during fixup pass.
180 unsigned int fixup:8; // Fixup kind.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700181 } flags;
buzbeeb48819d2013-09-14 16:15:25 -0700182 union {
buzbee0d829482013-10-11 15:24:55 -0700183 UseDefMasks m; // Use & Def masks used during optimization.
Vladimir Marko306f0172014-01-07 18:21:20 +0000184 AssemblyInfo a; // Instruction info used during assembly phase.
buzbeeb48819d2013-09-14 16:15:25 -0700185 } u;
buzbee0d829482013-10-11 15:24:55 -0700186 int32_t operands[5]; // [0..4] = [dest, src1, src2, extra, extra2].
Brian Carlstrom7940e442013-07-12 13:46:57 -0700187};
188
Brian Carlstrom7940e442013-07-12 13:46:57 -0700189// Utility macros to traverse the LIR list.
190#define NEXT_LIR(lir) (lir->next)
191#define PREV_LIR(lir) (lir->prev)
192
193// Defines for alias_info (tracks Dalvik register references).
194#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
buzbeeb48819d2013-09-14 16:15:25 -0700195#define DECODE_ALIAS_INFO_WIDE_FLAG (0x10000)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700196#define DECODE_ALIAS_INFO_WIDE(X) ((X & DECODE_ALIAS_INFO_WIDE_FLAG) ? 1 : 0)
197#define ENCODE_ALIAS_INFO(REG, ISWIDE) (REG | (ISWIDE ? DECODE_ALIAS_INFO_WIDE_FLAG : 0))
198
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800199#define ENCODE_REG_PAIR(low_reg, high_reg) ((low_reg & 0xff) | ((high_reg & 0xff) << 8))
200#define DECODE_REG_PAIR(both_regs, low_reg, high_reg) \
201 do { \
202 low_reg = both_regs & 0xff; \
203 high_reg = (both_regs >> 8) & 0xff; \
204 } while (false)
205
buzbeeb5860fb2014-06-21 15:31:01 -0700206// Mask to denote sreg as the start of a 64-bit item. Must not interfere with low 16 bits.
207#define STARTING_WIDE_SREG 0x10000
buzbeec729a6b2013-09-14 16:04:31 -0700208
Andreas Gampe9c462082015-01-27 14:31:40 -0800209class Mir2Lir {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700210 public:
Andreas Gampe4b537a82014-06-30 22:24:53 -0700211 static constexpr bool kFailOnSizeError = true && kIsDebugBuild;
212 static constexpr bool kReportSizeError = true && kIsDebugBuild;
213
Andreas Gampe48971b32014-08-06 10:09:01 -0700214 // TODO: If necessary, this could be made target-dependent.
215 static constexpr uint16_t kSmallSwitchThreshold = 5;
216
buzbee0d829482013-10-11 15:24:55 -0700217 /*
218 * Auxiliary information describing the location of data embedded in the Dalvik
219 * byte code stream.
220 */
221 struct EmbeddedData {
222 CodeOffset offset; // Code offset of data block.
223 const uint16_t* table; // Original dex data.
224 DexOffset vaddr; // Dalvik offset of parent opcode.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700225 };
226
buzbee0d829482013-10-11 15:24:55 -0700227 struct FillArrayData : EmbeddedData {
228 int32_t size;
229 };
230
231 struct SwitchTable : EmbeddedData {
232 LIR* anchor; // Reference instruction for relative offsets.
Chao-ying Fu72f53af2014-11-11 16:48:40 -0800233 MIR* switch_mir; // The switch mir.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700234 };
235
236 /* Static register use counts */
237 struct RefCounts {
238 int count;
239 int s_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700240 };
241
242 /*
buzbee091cc402014-03-31 10:14:40 -0700243 * Data structure tracking the mapping detween a Dalvik value (32 or 64 bits)
244 * and native register storage. The primary purpose is to reuse previuosly
245 * loaded values, if possible, and otherwise to keep the value in register
246 * storage as long as possible.
247 *
248 * NOTE 1: wide_value refers to the width of the Dalvik value contained in
249 * this register (or pair). For example, a 64-bit register containing a 32-bit
250 * Dalvik value would have wide_value==false even though the storage container itself
251 * is wide. Similarly, a 32-bit register containing half of a 64-bit Dalvik value
252 * would have wide_value==true (and additionally would have its partner field set to the
253 * other half whose wide_value field would also be true.
254 *
255 * NOTE 2: In the case of a register pair, you can determine which of the partners
256 * is the low half by looking at the s_reg names. The high s_reg will equal low_sreg + 1.
257 *
258 * NOTE 3: In the case of a 64-bit register holding a Dalvik wide value, wide_value
259 * will be true and partner==self. s_reg refers to the low-order word of the Dalvik
260 * value, and the s_reg of the high word is implied (s_reg + 1).
261 *
262 * NOTE 4: The reg and is_temp fields should always be correct. If is_temp is false no
263 * other fields have meaning. [perhaps not true, wide should work for promoted regs?]
264 * If is_temp==true and live==false, no other fields have
265 * meaning. If is_temp==true and live==true, wide_value, partner, dirty, s_reg, def_start
266 * and def_end describe the relationship between the temp register/register pair and
267 * the Dalvik value[s] described by s_reg/s_reg+1.
268 *
269 * The fields used_storage, master_storage and storage_mask are used to track allocation
270 * in light of potential aliasing. For example, consider Arm's d2, which overlaps s4 & s5.
271 * d2's storage mask would be 0x00000003, the two low-order bits denoting 64 bits of
272 * storage use. For s4, it would be 0x0000001; for s5 0x00000002. These values should not
273 * change once initialized. The "used_storage" field tracks current allocation status.
274 * Although each record contains this field, only the field from the largest member of
275 * an aliased group is used. In our case, it would be d2's. The master_storage pointer
276 * of d2, s4 and s5 would all point to d2's used_storage field. Each bit in a used_storage
277 * represents 32 bits of storage. d2's used_storage would be initialized to 0xfffffffc.
278 * Then, if we wanted to determine whether s4 could be allocated, we would "and"
279 * s4's storage_mask with s4's *master_storage. If the result is zero, s4 is free and
280 * to allocate: *master_storage |= storage_mask. To free, *master_storage &= ~storage_mask.
281 *
282 * For an X86 vector register example, storage_mask would be:
283 * 0x00000001 for 32-bit view of xmm1
284 * 0x00000003 for 64-bit view of xmm1
285 * 0x0000000f for 128-bit view of xmm1
286 * 0x000000ff for 256-bit view of ymm1 // future expansion, if needed
287 * 0x0000ffff for 512-bit view of ymm1 // future expansion, if needed
288 * 0xffffffff for 1024-bit view of ymm1 // future expansion, if needed
289 *
buzbee30adc732014-05-09 15:10:18 -0700290 * The "liveness" of a register is handled in a similar way. The liveness_ storage is
291 * held in the widest member of an aliased set. Note, though, that for a temp register to
292 * reused as live, it must both be marked live and the associated SReg() must match the
293 * desired s_reg. This gets a little complicated when dealing with aliased registers. All
294 * members of an aliased set will share the same liveness flags, but each will individually
295 * maintain s_reg_. In this way we can know that at least one member of an
296 * aliased set is live, but will only fully match on the appropriate alias view. For example,
297 * if Arm d1 is live as a double and has s_reg_ set to Dalvik v8 (which also implies v9
298 * because it is wide), its aliases s2 and s3 will show as live, but will have
299 * s_reg_ == INVALID_SREG. An attempt to later AllocLiveReg() of v9 with a single-precision
300 * view will fail because although s3's liveness bit is set, its s_reg_ will not match v9.
301 * This will cause all members of the aliased set to be clobbered and AllocLiveReg() will
302 * report that v9 is currently not live as a single (which is what we want).
303 *
buzbee091cc402014-03-31 10:14:40 -0700304 * NOTE: the x86 usage is still somewhat in flux. There are competing notions of how
305 * to treat xmm registers:
306 * 1. Treat them all as 128-bits wide, but denote how much data used via bytes field.
307 * o This more closely matches reality, but means you'd need to be able to get
308 * to the associated RegisterInfo struct to figure out how it's being used.
309 * o This is how 64-bit core registers will be used - always 64 bits, but the
310 * "bytes" field will be 4 for 32-bit usage and 8 for 64-bit usage.
311 * 2. View the xmm registers based on contents.
312 * o A single in a xmm2 register would be k32BitVector, while a double in xmm2 would
313 * be a k64BitVector.
314 * o Note that the two uses above would be considered distinct registers (but with
315 * the aliasing mechanism, we could detect interference).
316 * o This is how aliased double and single float registers will be handled on
317 * Arm and MIPS.
318 * Working plan is, for all targets, to follow mechanism 1 for 64-bit core registers, and
319 * mechanism 2 for aliased float registers and x86 vector registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700320 */
Vladimir Marko080dd412014-11-05 14:54:34 +0000321 class RegisterInfo : public ArenaObject<kArenaAllocRegAlloc> {
buzbee091cc402014-03-31 10:14:40 -0700322 public:
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100323 RegisterInfo(RegStorage r, const ResourceMask& mask = kEncodeAll);
buzbee091cc402014-03-31 10:14:40 -0700324 ~RegisterInfo() {}
buzbee091cc402014-03-31 10:14:40 -0700325
buzbee85089dd2014-05-25 15:10:52 -0700326 static const uint32_t k32SoloStorageMask = 0x00000001;
327 static const uint32_t kLowSingleStorageMask = 0x00000001;
328 static const uint32_t kHighSingleStorageMask = 0x00000002;
329 static const uint32_t k64SoloStorageMask = 0x00000003;
330 static const uint32_t k128SoloStorageMask = 0x0000000f;
331 static const uint32_t k256SoloStorageMask = 0x000000ff;
332 static const uint32_t k512SoloStorageMask = 0x0000ffff;
333 static const uint32_t k1024SoloStorageMask = 0xffffffff;
334
buzbee091cc402014-03-31 10:14:40 -0700335 bool InUse() { return (storage_mask_ & master_->used_storage_) != 0; }
336 void MarkInUse() { master_->used_storage_ |= storage_mask_; }
337 void MarkFree() { master_->used_storage_ &= ~storage_mask_; }
buzbeeba574512014-05-12 15:13:16 -0700338 // No part of the containing storage is live in this view.
339 bool IsDead() { return (master_->liveness_ & storage_mask_) == 0; }
340 // Liveness of this view matches. Note: not equivalent to !IsDead().
buzbee30adc732014-05-09 15:10:18 -0700341 bool IsLive() { return (master_->liveness_ & storage_mask_) == storage_mask_; }
buzbee082833c2014-05-17 23:16:26 -0700342 void MarkLive(int s_reg) {
343 // TODO: Anything useful to assert here?
344 s_reg_ = s_reg;
345 master_->liveness_ |= storage_mask_;
346 }
buzbee30adc732014-05-09 15:10:18 -0700347 void MarkDead() {
buzbee082833c2014-05-17 23:16:26 -0700348 if (SReg() != INVALID_SREG) {
349 s_reg_ = INVALID_SREG;
350 master_->liveness_ &= ~storage_mask_;
351 ResetDefBody();
352 }
buzbee30adc732014-05-09 15:10:18 -0700353 }
buzbee091cc402014-03-31 10:14:40 -0700354 RegStorage GetReg() { return reg_; }
355 void SetReg(RegStorage reg) { reg_ = reg; }
356 bool IsTemp() { return is_temp_; }
357 void SetIsTemp(bool val) { is_temp_ = val; }
358 bool IsWide() { return wide_value_; }
buzbee082833c2014-05-17 23:16:26 -0700359 void SetIsWide(bool val) {
360 wide_value_ = val;
361 if (!val) {
362 // If not wide, reset partner to self.
363 SetPartner(GetReg());
364 }
365 }
buzbee091cc402014-03-31 10:14:40 -0700366 bool IsDirty() { return dirty_; }
367 void SetIsDirty(bool val) { dirty_ = val; }
368 RegStorage Partner() { return partner_; }
369 void SetPartner(RegStorage partner) { partner_ = partner; }
buzbee082833c2014-05-17 23:16:26 -0700370 int SReg() { return (!IsTemp() || IsLive()) ? s_reg_ : INVALID_SREG; }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100371 const ResourceMask& DefUseMask() { return def_use_mask_; }
372 void SetDefUseMask(const ResourceMask& def_use_mask) { def_use_mask_ = def_use_mask; }
buzbee091cc402014-03-31 10:14:40 -0700373 RegisterInfo* Master() { return master_; }
buzbee30adc732014-05-09 15:10:18 -0700374 void SetMaster(RegisterInfo* master) {
375 master_ = master;
376 if (master != this) {
377 master_->aliased_ = true;
buzbeeba574512014-05-12 15:13:16 -0700378 DCHECK(alias_chain_ == nullptr);
379 alias_chain_ = master_->alias_chain_;
380 master_->alias_chain_ = this;
buzbee30adc732014-05-09 15:10:18 -0700381 }
382 }
383 bool IsAliased() { return aliased_; }
buzbeeba574512014-05-12 15:13:16 -0700384 RegisterInfo* GetAliasChain() { return alias_chain_; }
buzbee091cc402014-03-31 10:14:40 -0700385 uint32_t StorageMask() { return storage_mask_; }
386 void SetStorageMask(uint32_t storage_mask) { storage_mask_ = storage_mask; }
387 LIR* DefStart() { return def_start_; }
388 void SetDefStart(LIR* def_start) { def_start_ = def_start; }
389 LIR* DefEnd() { return def_end_; }
390 void SetDefEnd(LIR* def_end) { def_end_ = def_end; }
391 void ResetDefBody() { def_start_ = def_end_ = nullptr; }
Mathieu Chartier2cebb242015-04-21 16:50:40 -0700392 // Find member of aliased set matching storage_used; return null if none.
buzbee85089dd2014-05-25 15:10:52 -0700393 RegisterInfo* FindMatchingView(uint32_t storage_used) {
394 RegisterInfo* res = Master();
395 for (; res != nullptr; res = res->GetAliasChain()) {
396 if (res->StorageMask() == storage_used)
397 break;
398 }
399 return res;
400 }
buzbee091cc402014-03-31 10:14:40 -0700401
402 private:
403 RegStorage reg_;
404 bool is_temp_; // Can allocate as temp?
405 bool wide_value_; // Holds a Dalvik wide value (either itself, or part of a pair).
buzbee091cc402014-03-31 10:14:40 -0700406 bool dirty_; // If live, is it dirty?
buzbee30adc732014-05-09 15:10:18 -0700407 bool aliased_; // Is this the master for other aliased RegisterInfo's?
buzbee091cc402014-03-31 10:14:40 -0700408 RegStorage partner_; // If wide_value, other reg of pair or self if 64-bit register.
409 int s_reg_; // Name of live value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100410 ResourceMask def_use_mask_; // Resources for this element.
buzbee091cc402014-03-31 10:14:40 -0700411 uint32_t used_storage_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee30adc732014-05-09 15:10:18 -0700412 uint32_t liveness_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee091cc402014-03-31 10:14:40 -0700413 RegisterInfo* master_; // Pointer to controlling storage mask.
414 uint32_t storage_mask_; // Track allocation of sub-units.
415 LIR *def_start_; // Starting inst in last def sequence.
416 LIR *def_end_; // Ending inst in last def sequence.
buzbeeba574512014-05-12 15:13:16 -0700417 RegisterInfo* alias_chain_; // Chain of aliased registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700418 };
419
Vladimir Marko080dd412014-11-05 14:54:34 +0000420 class RegisterPool : public DeletableArenaObject<kArenaAllocRegAlloc> {
buzbee091cc402014-03-31 10:14:40 -0700421 public:
buzbeeb01bf152014-05-13 15:59:07 -0700422 RegisterPool(Mir2Lir* m2l, ArenaAllocator* arena,
Vladimir Marko089142c2014-06-05 10:57:05 +0100423 const ArrayRef<const RegStorage>& core_regs,
424 const ArrayRef<const RegStorage>& core64_regs,
425 const ArrayRef<const RegStorage>& sp_regs,
426 const ArrayRef<const RegStorage>& dp_regs,
427 const ArrayRef<const RegStorage>& reserved_regs,
428 const ArrayRef<const RegStorage>& reserved64_regs,
429 const ArrayRef<const RegStorage>& core_temps,
430 const ArrayRef<const RegStorage>& core64_temps,
431 const ArrayRef<const RegStorage>& sp_temps,
432 const ArrayRef<const RegStorage>& dp_temps);
buzbee091cc402014-03-31 10:14:40 -0700433 ~RegisterPool() {}
buzbee091cc402014-03-31 10:14:40 -0700434 void ResetNextTemp() {
435 next_core_reg_ = 0;
436 next_sp_reg_ = 0;
437 next_dp_reg_ = 0;
438 }
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100439 ArenaVector<RegisterInfo*> core_regs_;
buzbee091cc402014-03-31 10:14:40 -0700440 int next_core_reg_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100441 ArenaVector<RegisterInfo*> core64_regs_;
buzbeeb01bf152014-05-13 15:59:07 -0700442 int next_core64_reg_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100443 ArenaVector<RegisterInfo*> sp_regs_; // Single precision float.
buzbee091cc402014-03-31 10:14:40 -0700444 int next_sp_reg_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100445 ArenaVector<RegisterInfo*> dp_regs_; // Double precision float.
buzbee091cc402014-03-31 10:14:40 -0700446 int next_dp_reg_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100447 ArenaVector<RegisterInfo*>* ref_regs_; // Points to core_regs_ or core64_regs_
buzbeea0cd2d72014-06-01 09:33:49 -0700448 int* next_ref_reg_;
buzbee091cc402014-03-31 10:14:40 -0700449
450 private:
451 Mir2Lir* const m2l_;
452 };
Brian Carlstrom7940e442013-07-12 13:46:57 -0700453
454 struct PromotionMap {
455 RegLocationType core_location:3;
456 uint8_t core_reg;
457 RegLocationType fp_location:3;
buzbeeb5860fb2014-06-21 15:31:01 -0700458 uint8_t fp_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700459 bool first_in_pair;
460 };
461
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800462 //
463 // Slow paths. This object is used generate a sequence of code that is executed in the
464 // slow path. For example, resolving a string or class is slow as it will only be executed
465 // once (after that it is resolved and doesn't need to be done again). We want slow paths
466 // to be placed out-of-line, and not require a (mispredicted, probably) conditional forward
467 // branch over them.
468 //
469 // If you want to create a slow path, declare a class derived from LIRSlowPath and provide
470 // the Compile() function that will be called near the end of the code generated by the
471 // method.
472 //
473 // The basic flow for a slow path is:
474 //
475 // CMP reg, #value
476 // BEQ fromfast
477 // cont:
478 // ...
479 // fast path code
480 // ...
481 // more code
482 // ...
483 // RETURN
484 ///
485 // fromfast:
486 // ...
487 // slow path code
488 // ...
489 // B cont
490 //
491 // So you see we need two labels and two branches. The first branch (called fromfast) is
492 // the conditional branch to the slow path code. The second label (called cont) is used
493 // as an unconditional branch target for getting back to the code after the slow path
494 // has completed.
495 //
496
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700497 class LIRSlowPath : public ArenaObject<kArenaAllocSlowPaths> {
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800498 public:
Vladimir Marko0b40ecf2015-03-20 12:08:03 +0000499 LIRSlowPath(Mir2Lir* m2l, LIR* fromfast, LIR* cont = nullptr)
Vladimir Marko767c7522015-03-20 12:47:30 +0000500 : m2l_(m2l), cu_(m2l->cu_),
501 current_dex_pc_(m2l->current_dalvik_offset_), current_mir_(m2l->current_mir_),
Vladimir Marko0b40ecf2015-03-20 12:08:03 +0000502 fromfast_(fromfast), cont_(cont) {
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800503 }
504 virtual ~LIRSlowPath() {}
505 virtual void Compile() = 0;
506
Mark Mendelle87f9b52014-04-30 14:13:18 -0400507 LIR *GetContinuationLabel() {
508 return cont_;
509 }
510
511 LIR *GetFromFast() {
512 return fromfast_;
513 }
514
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800515 protected:
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700516 LIR* GenerateTargetLabel(int opcode = kPseudoTargetLabel);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800517
518 Mir2Lir* const m2l_;
Andreas Gampe2f244e92014-05-08 03:35:25 -0700519 CompilationUnit* const cu_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800520 const DexOffset current_dex_pc_;
Vladimir Marko767c7522015-03-20 12:47:30 +0000521 MIR* current_mir_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800522 LIR* const fromfast_;
523 LIR* const cont_;
524 };
525
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000526 class SuspendCheckSlowPath;
527 class SpecialSuspendCheckSlowPath;
528
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100529 // Helper class for changing mem_ref_type_ until the end of current scope. See mem_ref_type_.
530 class ScopedMemRefType {
531 public:
532 ScopedMemRefType(Mir2Lir* m2l, ResourceMask::ResourceBit new_mem_ref_type)
533 : m2l_(m2l),
534 old_mem_ref_type_(m2l->mem_ref_type_) {
535 m2l_->mem_ref_type_ = new_mem_ref_type;
536 }
537
538 ~ScopedMemRefType() {
539 m2l_->mem_ref_type_ = old_mem_ref_type_;
540 }
541
542 private:
543 Mir2Lir* const m2l_;
544 ResourceMask::ResourceBit old_mem_ref_type_;
545
546 DISALLOW_COPY_AND_ASSIGN(ScopedMemRefType);
547 };
548
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700549 virtual ~Mir2Lir() {}
Brian Carlstrom7940e442013-07-12 13:46:57 -0700550
Serban Constantinescu63999682014-07-15 17:44:21 +0100551 /**
552 * @brief Decodes the LIR offset.
553 * @return Returns the scaled offset of LIR.
554 */
555 virtual size_t GetInstructionOffset(LIR* lir);
556
Brian Carlstrom7940e442013-07-12 13:46:57 -0700557 int32_t s4FromSwitchData(const void* switch_data) {
558 return *reinterpret_cast<const int32_t*>(switch_data);
559 }
560
buzbee091cc402014-03-31 10:14:40 -0700561 /*
562 * TODO: this is a trace JIT vestige, and its use should be reconsidered. At the time
563 * it was introduced, it was intended to be a quick best guess of type without having to
564 * take the time to do type analysis. Currently, though, we have a much better idea of
565 * the types of Dalvik virtual registers. Instead of using this for a best guess, why not
566 * just use our knowledge of type to select the most appropriate register class?
567 */
568 RegisterClass RegClassBySize(OpSize size) {
buzbeea0cd2d72014-06-01 09:33:49 -0700569 if (size == kReference) {
570 return kRefReg;
571 } else {
572 return (size == kUnsignedHalf || size == kSignedHalf || size == kUnsignedByte ||
573 size == kSignedByte) ? kCoreReg : kAnyReg;
574 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700575 }
576
577 size_t CodeBufferSizeInBytes() {
578 return code_buffer_.size() / sizeof(code_buffer_[0]);
579 }
580
Vladimir Marko306f0172014-01-07 18:21:20 +0000581 static bool IsPseudoLirOp(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700582 return (opcode < 0);
583 }
584
buzbee0d829482013-10-11 15:24:55 -0700585 /*
586 * LIR operands are 32-bit integers. Sometimes, (especially for managing
587 * instructions which require PC-relative fixups), we need the operands to carry
588 * pointers. To do this, we assign these pointers an index in pointer_storage_, and
589 * hold that index in the operand array.
590 * TUNING: If use of these utilities becomes more common on 32-bit builds, it
591 * may be worth conditionally-compiling a set of identity functions here.
592 */
Vladimir Markof6737f72015-03-23 17:05:14 +0000593 template <typename T>
594 uint32_t WrapPointer(const T* pointer) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100595 uint32_t res = pointer_storage_.size();
596 pointer_storage_.push_back(pointer);
buzbee0d829482013-10-11 15:24:55 -0700597 return res;
598 }
599
Vladimir Markof6737f72015-03-23 17:05:14 +0000600 template <typename T>
601 const T* UnwrapPointer(size_t index) {
602 return reinterpret_cast<const T*>(pointer_storage_[index]);
buzbee0d829482013-10-11 15:24:55 -0700603 }
604
605 // strdup(), but allocates from the arena.
606 char* ArenaStrdup(const char* str) {
607 size_t len = strlen(str) + 1;
Vladimir Markoe4fcc5b2015-02-13 10:28:29 +0000608 char* res = arena_->AllocArray<char>(len, kArenaAllocMisc);
Mathieu Chartier2cebb242015-04-21 16:50:40 -0700609 if (res != nullptr) {
buzbee0d829482013-10-11 15:24:55 -0700610 strncpy(res, str, len);
611 }
612 return res;
613 }
614
Brian Carlstrom7940e442013-07-12 13:46:57 -0700615 // Shared by all targets - implemented in codegen_util.cc
616 void AppendLIR(LIR* lir);
617 void InsertLIRBefore(LIR* current_lir, LIR* new_lir);
618 void InsertLIRAfter(LIR* current_lir, LIR* new_lir);
619
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800620 /**
621 * @brief Provides the maximum number of compiler temporaries that the backend can/wants
622 * to place in a frame.
623 * @return Returns the maximum number of compiler temporaries.
624 */
625 size_t GetMaxPossibleCompilerTemps() const;
626
627 /**
628 * @brief Provides the number of bytes needed in frame for spilling of compiler temporaries.
629 * @return Returns the size in bytes for space needed for compiler temporary spill region.
630 */
631 size_t GetNumBytesForCompilerTempSpillRegion();
632
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800633 DexOffset GetCurrentDexPc() const {
634 return current_dalvik_offset_;
635 }
636
buzbeea0cd2d72014-06-01 09:33:49 -0700637 RegisterClass ShortyToRegClass(char shorty_type);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700638 int ComputeFrameSize();
Vladimir Marko1961b602015-04-08 20:51:48 +0100639 void Materialize();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700640 virtual CompiledMethod* GetCompiledMethod();
641 void MarkSafepointPC(LIR* inst);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000642 void MarkSafepointPCAfter(LIR* after);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100643 void SetupResourceMasks(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700644 void SetMemRefType(LIR* lir, bool is_load, int mem_type);
645 void AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load, bool is64bit);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100646 void SetupRegMask(ResourceMask* mask, int reg);
Serban Constantinescu63999682014-07-15 17:44:21 +0100647 void ClearRegMask(ResourceMask* mask, int reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700648 void DumpLIRInsn(LIR* arg, unsigned char* base_addr);
Serban Constantinescu63999682014-07-15 17:44:21 +0100649 void EliminateLoad(LIR* lir, int reg_id);
650 void DumpDependentInsnPair(LIR* check_lir, LIR* this_lir, const char* type);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700651 void DumpPromotionMap();
652 void CodegenDump();
buzbee0d829482013-10-11 15:24:55 -0700653 LIR* RawLIR(DexOffset dalvik_offset, int opcode, int op0 = 0, int op1 = 0,
Mathieu Chartier2cebb242015-04-21 16:50:40 -0700654 int op2 = 0, int op3 = 0, int op4 = 0, LIR* target = nullptr);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700655 LIR* NewLIR0(int opcode);
656 LIR* NewLIR1(int opcode, int dest);
657 LIR* NewLIR2(int opcode, int dest, int src1);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800658 LIR* NewLIR2NoDest(int opcode, int src, int info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700659 LIR* NewLIR3(int opcode, int dest, int src1, int src2);
660 LIR* NewLIR4(int opcode, int dest, int src1, int src2, int info);
661 LIR* NewLIR5(int opcode, int dest, int src1, int src2, int info1, int info2);
662 LIR* ScanLiteralPool(LIR* data_target, int value, unsigned int delta);
663 LIR* ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi);
Vladimir Markoa51a0b02014-05-21 12:08:39 +0100664 LIR* ScanLiteralPoolMethod(LIR* data_target, const MethodReference& method);
Fred Shihe7f82e22014-08-06 10:46:37 -0700665 LIR* ScanLiteralPoolClass(LIR* data_target, const DexFile& dex_file, uint32_t type_idx);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700666 LIR* AddWordData(LIR* *constant_list_p, int value);
667 LIR* AddWideData(LIR* *constant_list_p, int val_lo, int val_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700668 void DumpSparseSwitchTable(const uint16_t* table);
669 void DumpPackedSwitchTable(const uint16_t* table);
buzbee0d829482013-10-11 15:24:55 -0700670 void MarkBoundary(DexOffset offset, const char* inst_str);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700671 void NopLIR(LIR* lir);
buzbee252254b2013-09-08 16:20:53 -0700672 void UnlinkLIR(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700673 bool IsInexpensiveConstant(RegLocation rl_src);
674 ConditionCode FlipComparisonOrder(ConditionCode before);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000675 ConditionCode NegateComparison(ConditionCode before);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800676 virtual void InstallLiteralPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700677 void InstallSwitchTables();
678 void InstallFillArrayData();
679 bool VerifyCatchEntries();
680 void CreateMappingTables();
681 void CreateNativeGcMap();
Vladimir Marko767c7522015-03-20 12:47:30 +0000682 void CreateNativeGcMapWithoutRegisterPromotion();
buzbee0d829482013-10-11 15:24:55 -0700683 int AssignLiteralOffset(CodeOffset offset);
684 int AssignSwitchTablesOffset(CodeOffset offset);
685 int AssignFillArrayDataOffset(CodeOffset offset);
Chao-ying Fu72f53af2014-11-11 16:48:40 -0800686 LIR* InsertCaseLabel(uint32_t bbid, int keyVal);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400687
buzbee85089dd2014-05-25 15:10:52 -0700688 // Handle bookkeeping to convert a wide RegLocation to a narrow RegLocation. No code generated.
Mark Mendelle9f3e712014-07-03 21:34:41 -0400689 virtual RegLocation NarrowRegLoc(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700690
691 // Shared by all targets - implemented in local_optimizations.cc
buzbee2700f7e2014-03-07 09:46:20 -0800692 void ConvertMemOpIntoMove(LIR* orig_lir, RegStorage dest, RegStorage src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700693 void ApplyLoadStoreElimination(LIR* head_lir, LIR* tail_lir);
694 void ApplyLoadHoisting(LIR* head_lir, LIR* tail_lir);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400695 virtual void ApplyLocalOptimizations(LIR* head_lir, LIR* tail_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700696
697 // Shared by all targets - implemented in ralloc_util.cc
698 int GetSRegHi(int lowSreg);
buzbee091cc402014-03-31 10:14:40 -0700699 bool LiveOut(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700700 void SimpleRegAlloc();
701 void ResetRegPool();
buzbee091cc402014-03-31 10:14:40 -0700702 void CompilerInitPool(RegisterInfo* info, RegStorage* regs, int num);
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100703 void DumpRegPool(ArenaVector<RegisterInfo*>* regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700704 void DumpCoreRegPool();
705 void DumpFpRegPool();
buzbee091cc402014-03-31 10:14:40 -0700706 void DumpRegPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700707 /* Mark a temp register as dead. Does not affect allocation state. */
buzbee2700f7e2014-03-07 09:46:20 -0800708 void Clobber(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700709 void ClobberSReg(int s_reg);
buzbee642fe342014-05-23 16:04:08 -0700710 void ClobberAliases(RegisterInfo* info, uint32_t clobber_mask);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700711 int SRegToPMap(int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800712 void RecordCorePromotion(RegStorage reg, int s_reg);
713 RegStorage AllocPreservedCoreReg(int s_reg);
buzbeeb5860fb2014-06-21 15:31:01 -0700714 void RecordFpPromotion(RegStorage reg, int s_reg);
715 RegStorage AllocPreservedFpReg(int s_reg);
716 virtual RegStorage AllocPreservedSingle(int s_reg);
buzbee091cc402014-03-31 10:14:40 -0700717 virtual RegStorage AllocPreservedDouble(int s_reg);
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100718 RegStorage AllocTempBody(ArenaVector<RegisterInfo*>& regs, int* next_temp, bool required);
Serguei Katkov9ee45192014-07-17 14:39:03 +0700719 virtual RegStorage AllocTemp(bool required = true);
720 virtual RegStorage AllocTempWide(bool required = true);
721 virtual RegStorage AllocTempRef(bool required = true);
722 virtual RegStorage AllocTempSingle(bool required = true);
723 virtual RegStorage AllocTempDouble(bool required = true);
724 virtual RegStorage AllocTypedTemp(bool fp_hint, int reg_class, bool required = true);
725 virtual RegStorage AllocTypedTempWide(bool fp_hint, int reg_class, bool required = true);
buzbee091cc402014-03-31 10:14:40 -0700726 void FlushReg(RegStorage reg);
727 void FlushRegWide(RegStorage reg);
728 RegStorage AllocLiveReg(int s_reg, int reg_class, bool wide);
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100729 RegStorage FindLiveReg(ArenaVector<RegisterInfo*>& regs, int s_reg);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400730 virtual void FreeTemp(RegStorage reg);
731 virtual void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
732 virtual bool IsLive(RegStorage reg);
733 virtual bool IsTemp(RegStorage reg);
buzbee262b2992014-03-27 11:22:43 -0700734 bool IsPromoted(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800735 bool IsDirty(RegStorage reg);
Mark Mendelle9f3e712014-07-03 21:34:41 -0400736 virtual void LockTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800737 void ResetDef(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700738 void NullifyRange(RegStorage reg, int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700739 void MarkDef(RegLocation rl, LIR *start, LIR *finish);
740 void MarkDefWide(RegLocation rl, LIR *start, LIR *finish);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700741 void ResetDefLoc(RegLocation rl);
buzbee091cc402014-03-31 10:14:40 -0700742 void ResetDefLocWide(RegLocation rl);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700743 void ResetDefTracking();
buzbeeba574512014-05-12 15:13:16 -0700744 void ClobberAllTemps();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800745 void FlushSpecificReg(RegisterInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700746 void FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800747 bool RegClassMatches(int reg_class, RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700748 void MarkLive(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800749 void MarkTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800750 void UnmarkTemp(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700751 void MarkWide(RegStorage reg);
buzbee082833c2014-05-17 23:16:26 -0700752 void MarkNarrow(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700753 void MarkClean(RegLocation loc);
754 void MarkDirty(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800755 void MarkInUse(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700756 bool CheckCorePoolSanity();
Mark Mendelle87f9b52014-04-30 14:13:18 -0400757 virtual RegLocation UpdateLoc(RegLocation loc);
758 virtual RegLocation UpdateLocWide(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700759 RegLocation UpdateRawLoc(RegLocation loc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800760
761 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100762 * @brief Used to prepare a register location to receive a wide value.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800763 * @see EvalLoc
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100764 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800765 * @param reg_class Type of register needed.
766 * @param update Whether the liveness information should be updated.
767 * @return Returns the properly typed temporary in physical register pairs.
768 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400769 virtual RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800770
771 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100772 * @brief Used to prepare a register location to receive a value.
773 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800774 * @param reg_class Type of register needed.
775 * @param update Whether the liveness information should be updated.
776 * @return Returns the properly typed temporary in physical register.
777 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400778 virtual RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800779
Vladimir Marko1961b602015-04-08 20:51:48 +0100780 virtual void AnalyzeMIR(RefCounts* core_counts, MIR* mir, uint32_t weight);
Vladimir Markocc234812015-04-07 09:36:09 +0100781 virtual void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700782 void DumpCounts(const RefCounts* arr, int size, const char* msg);
Vladimir Markocc234812015-04-07 09:36:09 +0100783 virtual void DoPromotion();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700784 int VRegOffset(int v_reg);
785 int SRegOffset(int s_reg);
buzbeea0cd2d72014-06-01 09:33:49 -0700786 RegLocation GetReturnWide(RegisterClass reg_class);
787 RegLocation GetReturn(RegisterClass reg_class);
buzbee091cc402014-03-31 10:14:40 -0700788 RegisterInfo* GetRegInfo(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700789
790 // Shared by all targets - implemented in gen_common.cc.
Mingyao Yang3a74d152014-04-21 15:39:44 -0700791 void AddIntrinsicSlowPath(CallInfo* info, LIR* branch, LIR* resume = nullptr);
Matteo Franchinc61b3c92014-06-18 11:52:47 +0100792 virtual bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
793 RegLocation rl_src, RegLocation rl_dest, int lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700794 bool HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit);
Ningsheng Jian675e09b2014-10-23 13:48:36 +0800795 bool HandleEasyFloatingPointDiv(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400796 virtual void HandleSlowPaths();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700797 void GenBarrier();
Mingyao Yange643a172014-04-08 11:02:52 -0700798 void GenDivZeroException();
799 // c_code holds condition code that's generated from testing divisor against 0.
800 void GenDivZeroCheck(ConditionCode c_code);
801 // reg holds divisor.
802 void GenDivZeroCheck(RegStorage reg);
Mingyao Yang80365d92014-04-18 12:10:58 -0700803 void GenArrayBoundsCheck(RegStorage index, RegStorage length);
804 void GenArrayBoundsCheck(int32_t index, RegStorage length);
Mingyao Yange643a172014-04-08 11:02:52 -0700805 LIR* GenNullCheck(RegStorage reg);
Dave Allisonb373e092014-02-20 16:06:36 -0800806 void MarkPossibleNullPointerException(int opt_flags);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000807 void MarkPossibleNullPointerExceptionAfter(int opt_flags, LIR* after);
Dave Allisonb373e092014-02-20 16:06:36 -0800808 void MarkPossibleStackOverflowException();
buzbee2700f7e2014-03-07 09:46:20 -0800809 void ForceImplicitNullCheck(RegStorage reg, int opt_flags);
buzbee2700f7e2014-03-07 09:46:20 -0800810 LIR* GenNullCheck(RegStorage m_reg, int opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -0700811 LIR* GenExplicitNullCheck(RegStorage m_reg, int opt_flags);
Dave Allison69dfe512014-07-11 17:11:58 +0000812 virtual void GenImplicitNullCheck(RegStorage reg, int opt_flags);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700813 void GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1, RegLocation rl_src2,
814 LIR* taken);
815 void GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src, LIR* taken);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100816 virtual void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
Yevgeny Rouban6af82062014-11-26 18:11:54 +0600817 virtual void GenLongToInt(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700818 void GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
819 RegLocation rl_src);
820 void GenNewArray(uint32_t type_idx, RegLocation rl_dest,
821 RegLocation rl_src);
822 void GenFilledNewArray(CallInfo* info);
Ian Rogers832336b2014-10-08 15:35:22 -0700823 void GenFillArrayData(MIR* mir, DexOffset table_offset, RegLocation rl_src);
Fred Shih37f05ef2014-07-16 18:38:08 -0700824 void GenSput(MIR* mir, RegLocation rl_src, OpSize size);
825 // Get entrypoints are specific for types, size alone is not sufficient to safely infer
826 // entrypoint.
827 void GenSget(MIR* mir, RegLocation rl_dest, OpSize size, Primitive::Type type);
828 void GenIGet(MIR* mir, int opt_flags, OpSize size, Primitive::Type type,
829 RegLocation rl_dest, RegLocation rl_obj);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000830 void GenIPut(MIR* mir, int opt_flags, OpSize size,
Fred Shih37f05ef2014-07-16 18:38:08 -0700831 RegLocation rl_src, RegLocation rl_obj);
Ian Rogersa9a82542013-10-04 11:17:26 -0700832 void GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
833 RegLocation rl_src);
834
Brian Carlstrom7940e442013-07-12 13:46:57 -0700835 void GenConstClass(uint32_t type_idx, RegLocation rl_dest);
836 void GenConstString(uint32_t string_idx, RegLocation rl_dest);
837 void GenNewInstance(uint32_t type_idx, RegLocation rl_dest);
838 void GenThrow(RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800839 void GenInstanceof(uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko22fe45d2015-03-18 11:33:58 +0000840 void GenCheckCast(int opt_flags, uint32_t insn_idx, uint32_t type_idx, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700841 void GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
842 RegLocation rl_src1, RegLocation rl_src2);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100843 virtual void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700844 RegLocation rl_src1, RegLocation rl_shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700845 void GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest,
846 RegLocation rl_src, int lit);
Andreas Gampec76c6142014-08-04 16:30:03 -0700847 virtual void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700848 RegLocation rl_src1, RegLocation rl_src2, int flags);
Vladimir Markofac10702015-04-22 11:51:52 +0100849 void GenConversionCall(QuickEntrypointEnum trampoline, RegLocation rl_dest, RegLocation rl_src,
850 RegisterClass return_reg_class);
Vladimir Marko8b858e12014-11-27 14:52:37 +0000851 void GenSuspendTest(int opt_flags);
852 void GenSuspendTestAndBranch(int opt_flags, LIR* target);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800853
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000854 // This will be overridden by x86 implementation.
855 virtual void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800856 virtual void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700857 RegLocation rl_src1, RegLocation rl_src2, int flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700858
859 // Shared by all targets - implemented in gen_invoke.cc.
Andreas Gampe98430592014-07-27 19:44:50 -0700860 LIR* CallHelper(RegStorage r_tgt, QuickEntrypointEnum trampoline, bool safepoint_pc,
Dave Allisond6ed6422014-04-09 23:36:15 +0000861 bool use_link = true);
Andreas Gampe98430592014-07-27 19:44:50 -0700862 RegStorage CallHelperSetup(QuickEntrypointEnum trampoline);
863
864 void CallRuntimeHelper(QuickEntrypointEnum trampoline, bool safepoint_pc);
865 void CallRuntimeHelperImm(QuickEntrypointEnum trampoline, int arg0, bool safepoint_pc);
866 void CallRuntimeHelperReg(QuickEntrypointEnum trampoline, RegStorage arg0, bool safepoint_pc);
867 void CallRuntimeHelperRegLocation(QuickEntrypointEnum trampoline, RegLocation arg0,
Ian Rogers468532e2013-08-05 10:56:33 -0700868 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700869 void CallRuntimeHelperImmImm(QuickEntrypointEnum trampoline, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700870 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700871 void CallRuntimeHelperImmRegLocation(QuickEntrypointEnum trampoline, int arg0, RegLocation arg1,
872 bool safepoint_pc);
873 void CallRuntimeHelperRegLocationImm(QuickEntrypointEnum trampoline, RegLocation arg0, int arg1,
874 bool safepoint_pc);
875 void CallRuntimeHelperImmReg(QuickEntrypointEnum trampoline, int arg0, RegStorage arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700876 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700877 void CallRuntimeHelperRegImm(QuickEntrypointEnum trampoline, RegStorage arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700878 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700879 void CallRuntimeHelperImmMethod(QuickEntrypointEnum trampoline, int arg0, bool safepoint_pc);
880 void CallRuntimeHelperRegMethod(QuickEntrypointEnum trampoline, RegStorage arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700881 bool safepoint_pc);
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800882 void CallRuntimeHelperRegRegLocationMethod(QuickEntrypointEnum trampoline, RegStorage arg0,
883 RegLocation arg1, bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700884 void CallRuntimeHelperRegLocationRegLocation(QuickEntrypointEnum trampoline, RegLocation arg0,
885 RegLocation arg1, bool safepoint_pc);
886 void CallRuntimeHelperRegReg(QuickEntrypointEnum trampoline, RegStorage arg0, RegStorage arg1,
887 bool safepoint_pc);
888 void CallRuntimeHelperRegRegImm(QuickEntrypointEnum trampoline, RegStorage arg0,
889 RegStorage arg1, int arg2, bool safepoint_pc);
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800890 void CallRuntimeHelperImmRegLocationMethod(QuickEntrypointEnum trampoline, int arg0,
891 RegLocation arg1, bool safepoint_pc);
892 void CallRuntimeHelperImmImmMethod(QuickEntrypointEnum trampoline, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700893 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700894 void CallRuntimeHelperImmRegLocationRegLocation(QuickEntrypointEnum trampoline, int arg0,
895 RegLocation arg1, RegLocation arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700896 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700897 void CallRuntimeHelperRegLocationRegLocationRegLocation(QuickEntrypointEnum trampoline,
Ian Rogersa9a82542013-10-04 11:17:26 -0700898 RegLocation arg0, RegLocation arg1,
899 RegLocation arg2,
900 bool safepoint_pc);
Jeff Hao848f70a2014-01-15 13:49:50 -0800901 void CallRuntimeHelperRegLocationRegLocationRegLocationRegLocation(
902 QuickEntrypointEnum trampoline, RegLocation arg0, RegLocation arg1,
903 RegLocation arg2, RegLocation arg3, bool safepoint_pc);
904
Brian Carlstrom7940e442013-07-12 13:46:57 -0700905 void GenInvoke(CallInfo* info);
Vladimir Marko3bc86152014-03-13 14:11:28 +0000906 void GenInvokeNoInline(CallInfo* info);
Andreas Gamped500b532015-01-16 22:09:55 -0800907 virtual NextCallInsn GetNextSDCallInsn() = 0;
Vladimir Markof4da6752014-08-01 19:04:18 +0100908
909 /*
910 * @brief Generate the actual call insn based on the method info.
911 * @param method_info the lowering info for the method call.
912 * @returns Call instruction
913 */
Andreas Gamped500b532015-01-16 22:09:55 -0800914 virtual LIR* GenCallInsn(const MirMethodLoweringInfo& method_info) = 0;
Vladimir Markof4da6752014-08-01 19:04:18 +0100915
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100916 virtual void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
Serguei Katkov717a3e42014-11-13 17:19:42 +0600917 virtual int GenDalvikArgs(CallInfo* info, int call_state, LIR** pcrLabel,
918 NextCallInsn next_call_insn,
919 const MethodReference& target_method,
920 uint32_t vtable_idx,
921 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
922 bool skip_this);
923 virtual int GenDalvikArgsBulkCopy(CallInfo* info, int first, int count);
924 virtual void GenDalvikArgsFlushPromoted(CallInfo* info, int start);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800925 /**
926 * @brief Used to determine the register location of destination.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700927 * @details This is needed during generation of inline intrinsics because it finds destination
928 * of return,
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800929 * either the physical register or the target of move-result.
930 * @param info Information about the invoke.
931 * @return Returns the destination location.
932 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700933 RegLocation InlineTarget(CallInfo* info);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800934
935 /**
936 * @brief Used to determine the wide register location of destination.
937 * @see InlineTarget
938 * @param info Information about the invoke.
939 * @return Returns the destination location.
940 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700941 RegLocation InlineTargetWide(CallInfo* info);
942
Mathieu Chartiercd48f2d2014-09-09 13:51:09 -0700943 bool GenInlinedReferenceGetReferent(CallInfo* info);
Andreas Gampe98430592014-07-27 19:44:50 -0700944 virtual bool GenInlinedCharAt(CallInfo* info);
Jeff Hao848f70a2014-01-15 13:49:50 -0800945 bool GenInlinedStringGetCharsNoCheck(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700946 bool GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty);
Jeff Hao848f70a2014-01-15 13:49:50 -0800947 bool GenInlinedStringFactoryNewStringFromBytes(CallInfo* info);
948 bool GenInlinedStringFactoryNewStringFromChars(CallInfo* info);
949 bool GenInlinedStringFactoryNewStringFromString(CallInfo* info);
Serban Constantinescu23abec92014-07-02 16:13:38 +0100950 virtual bool GenInlinedReverseBits(CallInfo* info, OpSize size);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +0000951 bool GenInlinedReverseBytes(CallInfo* info, OpSize size);
Martyn Capewell9a8a5062014-08-07 11:31:48 +0100952 virtual bool GenInlinedAbsInt(CallInfo* info);
Serban Constantinescu169489b2014-06-11 16:43:35 +0100953 virtual bool GenInlinedAbsLong(CallInfo* info);
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100954 virtual bool GenInlinedAbsFloat(CallInfo* info) = 0;
955 virtual bool GenInlinedAbsDouble(CallInfo* info) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700956 bool GenInlinedFloatCvt(CallInfo* info);
957 bool GenInlinedDoubleCvt(CallInfo* info);
Serban Constantinescu2eba1fa2014-07-31 19:07:17 +0100958 virtual bool GenInlinedCeil(CallInfo* info);
959 virtual bool GenInlinedFloor(CallInfo* info);
960 virtual bool GenInlinedRint(CallInfo* info);
961 virtual bool GenInlinedRound(CallInfo* info, bool is_double);
DaniilSokolov70c4f062014-06-24 17:34:00 -0700962 virtual bool GenInlinedArrayCopyCharArray(CallInfo* info);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800963 virtual bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700964 bool GenInlinedStringCompareTo(CallInfo* info);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700965 virtual bool GenInlinedCurrentThread(CallInfo* info);
Vladimir Markofac10702015-04-22 11:51:52 +0100966 bool GenInlinedUnsafeGet(CallInfo* info, bool is_long, bool is_object, bool is_volatile);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700967 bool GenInlinedUnsafePut(CallInfo* info, bool is_long, bool is_object,
968 bool is_volatile, bool is_ordered);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700969
970 // Shared by all targets - implemented in gen_loadstore.cc.
971 RegLocation LoadCurrMethod();
buzbee2700f7e2014-03-07 09:46:20 -0800972 void LoadCurrMethodDirect(RegStorage r_tgt);
Vladimir Marko20f85592015-03-19 10:07:02 +0000973 RegStorage LoadCurrMethodWithHint(RegStorage r_hint);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400974 virtual LIR* LoadConstant(RegStorage r_dest, int value);
buzbee695d13a2014-04-19 13:32:20 -0700975 // Natural word size.
Andreas Gampef6815702015-01-20 09:53:48 -0800976 LIR* LoadWordDisp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000977 return LoadBaseDisp(r_base, displacement, r_dest, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700978 }
979 // Load 32 bits, regardless of target.
Andreas Gampef6815702015-01-20 09:53:48 -0800980 LIR* Load32Disp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000981 return LoadBaseDisp(r_base, displacement, r_dest, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700982 }
983 // Load a reference at base + displacement and decompress into register.
Andreas Gampef6815702015-01-20 09:53:48 -0800984 LIR* LoadRefDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Mathieu Chartier3d21bdf2015-04-22 13:56:20 -0700985 VolatileKind is_volatile) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000986 return LoadBaseDisp(r_base, displacement, r_dest, kReference, is_volatile);
987 }
988 // Load a reference at base + index and decompress into register.
Mathieu Chartier3d21bdf2015-04-22 13:56:20 -0700989 LIR* LoadRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale) {
Matteo Franchin255e0142014-07-04 13:50:41 +0100990 return LoadBaseIndexed(r_base, r_index, r_dest, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -0700991 }
992 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400993 virtual RegLocation LoadValue(RegLocation rl_src, RegisterClass op_kind);
buzbee695d13a2014-04-19 13:32:20 -0700994 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400995 virtual RegLocation LoadValueWide(RegLocation rl_src, RegisterClass op_kind);
buzbee695d13a2014-04-19 13:32:20 -0700996 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400997 virtual void LoadValueDirect(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700998 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400999 virtual void LoadValueDirectFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001000 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001001 virtual void LoadValueDirectWide(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001002 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001003 virtual void LoadValueDirectWideFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001004 // Store an item of natural word size.
Andreas Gampef6815702015-01-20 09:53:48 -08001005 LIR* StoreWordDisp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001006 return StoreBaseDisp(r_base, displacement, r_src, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -07001007 }
1008 // Store an uncompressed reference into a compressed 32-bit container.
Andreas Gampef6815702015-01-20 09:53:48 -08001009 LIR* StoreRefDisp(RegStorage r_base, int displacement, RegStorage r_src,
Mathieu Chartier3d21bdf2015-04-22 13:56:20 -07001010 VolatileKind is_volatile) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001011 return StoreBaseDisp(r_base, displacement, r_src, kReference, is_volatile);
1012 }
1013 // Store an uncompressed reference into a compressed 32-bit container by index.
Mathieu Chartier3d21bdf2015-04-22 13:56:20 -07001014 LIR* StoreRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale) {
Matteo Franchin255e0142014-07-04 13:50:41 +01001015 return StoreBaseIndexed(r_base, r_index, r_src, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -07001016 }
1017 // Store 32 bits, regardless of target.
Andreas Gampef6815702015-01-20 09:53:48 -08001018 LIR* Store32Disp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001019 return StoreBaseDisp(r_base, displacement, r_src, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -07001020 }
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001021
1022 /**
1023 * @brief Used to do the final store in the destination as per bytecode semantics.
1024 * @param rl_dest The destination dalvik register location.
1025 * @param rl_src The source register location. Can be either physical register or dalvik register.
1026 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001027 virtual void StoreValue(RegLocation rl_dest, RegLocation rl_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001028
1029 /**
1030 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1031 * @see StoreValue
1032 * @param rl_dest The destination dalvik register location.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001033 * @param rl_src The source register location. Can be either physical register or dalvik
1034 * register.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001035 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001036 virtual void StoreValueWide(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001037
Mark Mendelle02d48f2014-01-15 11:19:23 -08001038 /**
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001039 * @brief Used to do the final store to a destination as per bytecode semantics.
1040 * @see StoreValue
1041 * @param rl_dest The destination dalvik register location.
1042 * @param rl_src The source register location. It must be kLocPhysReg
1043 *
1044 * This is used for x86 two operand computations, where we have computed the correct
1045 * register value that now needs to be properly registered. This is used to avoid an
1046 * extra register copy that would result if StoreValue was called.
1047 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001048 virtual void StoreFinalValue(RegLocation rl_dest, RegLocation rl_src);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001049
1050 /**
Mark Mendelle02d48f2014-01-15 11:19:23 -08001051 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1052 * @see StoreValueWide
1053 * @param rl_dest The destination dalvik register location.
1054 * @param rl_src The source register location. It must be kLocPhysReg
1055 *
1056 * This is used for x86 two operand computations, where we have computed the correct
1057 * register values that now need to be properly registered. This is used to avoid an
1058 * extra pair of register copies that would result if StoreValueWide was called.
1059 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001060 virtual void StoreFinalValueWide(RegLocation rl_dest, RegLocation rl_src);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001061
Brian Carlstrom7940e442013-07-12 13:46:57 -07001062 // Shared by all targets - implemented in mir_to_lir.cc.
1063 void CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001064 virtual void HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001065 bool MethodBlockCodeGen(BasicBlock* bb);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001066 bool SpecialMIR2LIR(const InlineMethod& special);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001067 virtual void MethodMIR2LIR();
buzbee7a11ab02014-04-28 20:02:38 -07001068 // Update LIR for verbose listings.
1069 void UpdateLIROffsets();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001070
Vladimir Markobf535be2014-11-19 18:52:35 +00001071 /**
1072 * @brief Mark a garbage collection card. Skip if the stored value is null.
1073 * @param val_reg the register holding the stored value to check against null.
1074 * @param tgt_addr_reg the address of the object or array where the value was stored.
Vladimir Marko743b98c2014-11-24 19:45:41 +00001075 * @param opt_flags the optimization flags which may indicate that the value is non-null.
Vladimir Markobf535be2014-11-19 18:52:35 +00001076 */
Vladimir Marko743b98c2014-11-24 19:45:41 +00001077 void MarkGCCard(int opt_flags, RegStorage val_reg, RegStorage tgt_addr_reg);
Vladimir Markobf535be2014-11-19 18:52:35 +00001078
Mark Mendell55d0eac2014-02-06 11:02:52 -08001079 /*
1080 * @brief Load the address of the dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001081 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001082 * @param type How the method will be invoked.
1083 * @param register that will contain the code address.
1084 * @note register will be passed to TargetReg to get physical register.
1085 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001086 void LoadCodeAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001087 SpecialTargetRegister symbolic_reg);
1088
1089 /*
1090 * @brief Load the Method* of a dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001091 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001092 * @param type How the method will be invoked.
1093 * @param register that will contain the code address.
1094 * @note register will be passed to TargetReg to get physical register.
1095 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001096 virtual void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001097 SpecialTargetRegister symbolic_reg);
1098
1099 /*
1100 * @brief Load the Class* of a Dex Class type into the register.
Fred Shihe7f82e22014-08-06 10:46:37 -07001101 * @param dex DexFile that contains the class type.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001102 * @param type How the method will be invoked.
1103 * @param register that will contain the code address.
1104 * @note register will be passed to TargetReg to get physical register.
1105 */
Fred Shihe7f82e22014-08-06 10:46:37 -07001106 virtual void LoadClassType(const DexFile& dex_file, uint32_t type_idx,
1107 SpecialTargetRegister symbolic_reg);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001108
Vladimir Marko20f85592015-03-19 10:07:02 +00001109 // TODO: Support PC-relative dex cache array loads on all platforms and
1110 // replace CanUseOpPcRelDexCacheArrayLoad() with dex_cache_arrays_layout_.Valid().
1111 virtual bool CanUseOpPcRelDexCacheArrayLoad() const;
1112
1113 /*
1114 * @brief Load an element of one of the dex cache arrays.
1115 * @param dex_file the dex file associated with the target dex cache.
1116 * @param offset the offset of the element in the fixed dex cache arrays' layout.
1117 * @param r_dest the register where to load the element.
Mathieu Chartier3d21bdf2015-04-22 13:56:20 -07001118 * @param wide, load 64 bits if true, otherwise 32 bits.
Vladimir Marko20f85592015-03-19 10:07:02 +00001119 */
Mathieu Chartier3d21bdf2015-04-22 13:56:20 -07001120 virtual void OpPcRelDexCacheArrayLoad(const DexFile* dex_file, int offset, RegStorage r_dest,
1121 bool wide);
Vladimir Marko20f85592015-03-19 10:07:02 +00001122
Mark Mendell766e9292014-01-27 07:55:47 -08001123 // Routines that work for the generic case, but may be overriden by target.
1124 /*
1125 * @brief Compare memory to immediate, and branch if condition true.
1126 * @param cond The condition code that when true will branch to the target.
1127 * @param temp_reg A temporary register that can be used if compare to memory is not
1128 * supported by the architecture.
1129 * @param base_reg The register holding the base address.
1130 * @param offset The offset from the base.
1131 * @param check_value The immediate to compare to.
Mathieu Chartier2cebb242015-04-21 16:50:40 -07001132 * @param target branch target (or null)
1133 * @param compare output for getting LIR for comparison (or null)
Mark Mendell766e9292014-01-27 07:55:47 -08001134 * @returns The branch instruction that was generated.
1135 */
buzbee2700f7e2014-03-07 09:46:20 -08001136 virtual LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Dave Allison69dfe512014-07-11 17:11:58 +00001137 int offset, int check_value, LIR* target, LIR** compare);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001138
1139 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -07001140 virtual bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001141 RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ian Rogerse2143c02014-03-28 08:47:16 -07001142 virtual bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ningsheng Jian675e09b2014-10-23 13:48:36 +08001143 virtual void GenMultiplyByConstantFloat(RegLocation rl_dest, RegLocation rl_src1,
1144 int32_t constant) = 0;
1145 virtual void GenMultiplyByConstantDouble(RegLocation rl_dest, RegLocation rl_src1,
1146 int64_t constant) = 0;
Dave Allisonb373e092014-02-20 16:06:36 -08001147 virtual LIR* CheckSuspendUsingLoad() = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001148
Andreas Gampe98430592014-07-27 19:44:50 -07001149 virtual RegStorage LoadHelper(QuickEntrypointEnum trampoline) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001150
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001151 virtual LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001152 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001153 virtual LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
1154 int scale, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001155 virtual LIR* LoadConstantNoClobber(RegStorage r_dest, int value) = 0;
1156 virtual LIR* LoadConstantWide(RegStorage r_dest, int64_t value) = 0;
1157 virtual LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001158 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001159 virtual LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
1160 int scale, OpSize size) = 0;
Vladimir Markobf535be2014-11-19 18:52:35 +00001161
1162 /**
1163 * @brief Unconditionally mark a garbage collection card.
1164 * @param tgt_addr_reg the address of the object or array where the value was stored.
1165 */
1166 virtual void UnconditionallyMarkGCCard(RegStorage tgt_addr_reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001167
1168 // Required for target - register utilities.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001169
buzbeeb5860fb2014-06-21 15:31:01 -07001170 bool IsSameReg(RegStorage reg1, RegStorage reg2) {
1171 RegisterInfo* info1 = GetRegInfo(reg1);
1172 RegisterInfo* info2 = GetRegInfo(reg2);
1173 return (info1->Master() == info2->Master() &&
1174 (info1->StorageMask() & info2->StorageMask()) != 0);
1175 }
1176
Fred Shih37f05ef2014-07-16 18:38:08 -07001177 static constexpr bool IsWide(OpSize size) {
1178 return size == k64 || size == kDouble;
1179 }
1180
1181 static constexpr bool IsRef(OpSize size) {
1182 return size == kReference;
1183 }
1184
Andreas Gampe4b537a82014-06-30 22:24:53 -07001185 /**
1186 * @brief Portable way of getting special registers from the backend.
1187 * @param reg Enumeration describing the purpose of the register.
1188 * @return Return the #RegStorage corresponding to the given purpose @p reg.
1189 * @note This function is currently allowed to return any suitable view of the registers
1190 * (e.g. this could be 64-bit solo or 32-bit solo for 64-bit backends).
1191 */
buzbee2700f7e2014-03-07 09:46:20 -08001192 virtual RegStorage TargetReg(SpecialTargetRegister reg) = 0;
Andreas Gampe4b537a82014-06-30 22:24:53 -07001193
1194 /**
1195 * @brief Portable way of getting special registers from the backend.
1196 * @param reg Enumeration describing the purpose of the register.
Andreas Gampeccc60262014-07-04 18:02:38 -07001197 * @param wide_kind What kind of view of the special register is required.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001198 * @return Return the #RegStorage corresponding to the given purpose @p reg.
Andreas Gampeccc60262014-07-04 18:02:38 -07001199 *
Matteo Franchined7a0f22014-06-10 19:23:45 +01001200 * @note For 32b system, wide (kWide) views only make sense for the argument registers and the
Andreas Gampeccc60262014-07-04 18:02:38 -07001201 * return. In that case, this function should return a pair where the first component of
1202 * the result will be the indicated special register.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001203 */
Andreas Gampeccc60262014-07-04 18:02:38 -07001204 virtual RegStorage TargetReg(SpecialTargetRegister reg, WideKind wide_kind) {
1205 if (wide_kind == kWide) {
Zheng Xu5667fdb2014-10-23 18:29:55 +08001206 DCHECK((kArg0 <= reg && reg < kArg7) || (kFArg0 <= reg && reg < kFArg15) || (kRet0 == reg));
Andreas Gampe785d2f22014-11-03 22:57:30 -08001207 static_assert((kArg1 == kArg0 + 1) && (kArg2 == kArg1 + 1) && (kArg3 == kArg2 + 1) &&
1208 (kArg4 == kArg3 + 1) && (kArg5 == kArg4 + 1) && (kArg6 == kArg5 + 1) &&
1209 (kArg7 == kArg6 + 1), "kargs range unexpected");
1210 static_assert((kFArg1 == kFArg0 + 1) && (kFArg2 == kFArg1 + 1) && (kFArg3 == kFArg2 + 1) &&
1211 (kFArg4 == kFArg3 + 1) && (kFArg5 == kFArg4 + 1) && (kFArg6 == kFArg5 + 1) &&
1212 (kFArg7 == kFArg6 + 1) && (kFArg8 == kFArg7 + 1) && (kFArg9 == kFArg8 + 1) &&
1213 (kFArg10 == kFArg9 + 1) && (kFArg11 == kFArg10 + 1) &&
1214 (kFArg12 == kFArg11 + 1) && (kFArg13 == kFArg12 + 1) &&
1215 (kFArg14 == kFArg13 + 1) && (kFArg15 == kFArg14 + 1),
1216 "kfargs range unexpected");
1217 static_assert(kRet1 == kRet0 + 1, "kret range unexpected");
Andreas Gampeccc60262014-07-04 18:02:38 -07001218 return RegStorage::MakeRegPair(TargetReg(reg),
1219 TargetReg(static_cast<SpecialTargetRegister>(reg + 1)));
1220 } else {
1221 return TargetReg(reg);
1222 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001223 }
1224
Chao-ying Fua77ee512014-07-01 17:43:41 -07001225 /**
1226 * @brief Portable way of getting a special register for storing a pointer.
1227 * @see TargetReg()
1228 */
1229 virtual RegStorage TargetPtrReg(SpecialTargetRegister reg) {
1230 return TargetReg(reg);
1231 }
1232
Andreas Gampe4b537a82014-06-30 22:24:53 -07001233 // Get a reg storage corresponding to the wide & ref flags of the reg location.
1234 virtual RegStorage TargetReg(SpecialTargetRegister reg, RegLocation loc) {
1235 if (loc.ref) {
Andreas Gampeccc60262014-07-04 18:02:38 -07001236 return TargetReg(reg, kRef);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001237 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -07001238 return TargetReg(reg, loc.wide ? kWide : kNotWide);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001239 }
1240 }
1241
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001242 void EnsureInitializedArgMappingToPhysicalReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001243 virtual RegLocation GetReturnAlt() = 0;
1244 virtual RegLocation GetReturnWideAlt() = 0;
1245 virtual RegLocation LocCReturn() = 0;
buzbeea0cd2d72014-06-01 09:33:49 -07001246 virtual RegLocation LocCReturnRef() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001247 virtual RegLocation LocCReturnDouble() = 0;
1248 virtual RegLocation LocCReturnFloat() = 0;
1249 virtual RegLocation LocCReturnWide() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001250 virtual ResourceMask GetRegMaskCommon(const RegStorage& reg) const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001251 virtual void AdjustSpillMask() = 0;
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001252 virtual void ClobberCallerSave() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001253 virtual void FreeCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001254 virtual void LockCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001255 virtual void CompilerInitializeRegAlloc() = 0;
1256
1257 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -07001258 virtual void AssembleLIR() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001259 virtual void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) = 0;
1260 virtual void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
1261 ResourceMask* use_mask, ResourceMask* def_mask) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001262 virtual const char* GetTargetInstFmt(int opcode) = 0;
1263 virtual const char* GetTargetInstName(int opcode) = 0;
1264 virtual std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) = 0;
Andreas Gampeaf263df2014-07-11 16:40:54 -07001265
1266 // Note: This may return kEncodeNone on architectures that do not expose a PC. The caller must
1267 // take care of this.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001268 virtual ResourceMask GetPCUseDefEncoding() const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001269 virtual uint64_t GetTargetInstFlags(int opcode) = 0;
Ian Rogers5aa6e042014-06-13 16:38:24 -07001270 virtual size_t GetInsnSize(LIR* lir) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001271 virtual bool IsUnconditionalBranch(LIR* lir) = 0;
1272
Vladimir Marko674744e2014-04-24 15:18:26 +01001273 // Get the register class for load/store of a field.
1274 virtual RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) = 0;
1275
Brian Carlstrom7940e442013-07-12 13:46:57 -07001276 // Required for target - Dalvik-level generators.
1277 virtual void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001278 RegLocation rl_src1, RegLocation rl_src2, int flags) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001279 virtual void GenArithOpDouble(Instruction::Code opcode,
1280 RegLocation rl_dest, RegLocation rl_src1,
1281 RegLocation rl_src2) = 0;
1282 virtual void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
1283 RegLocation rl_src1, RegLocation rl_src2) = 0;
1284 virtual void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
1285 RegLocation rl_src1, RegLocation rl_src2) = 0;
1286 virtual void GenConversion(Instruction::Code opcode, RegLocation rl_dest,
1287 RegLocation rl_src) = 0;
Vladimir Marko1c282e22013-11-21 14:49:47 +00001288 virtual bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001289
1290 /**
1291 * @brief Used to generate code for intrinsic java\.lang\.Math methods min and max.
1292 * @details This is also applicable for java\.lang\.StrictMath since it is a simple algorithm
1293 * that applies on integers. The generated code will write the smallest or largest value
1294 * directly into the destination register as specified by the invoke information.
1295 * @param info Information about the invoke.
1296 * @param is_min If true generates code that computes minimum. Otherwise computes maximum.
Serban Constantinescu23abec92014-07-02 16:13:38 +01001297 * @param is_long If true the value value is Long. Otherwise the value is Int.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001298 * @return Returns true if successfully generated
1299 */
Serban Constantinescu23abec92014-07-02 16:13:38 +01001300 virtual bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) = 0;
1301 virtual bool GenInlinedMinMaxFP(CallInfo* info, bool is_min, bool is_double);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001302
Brian Carlstrom7940e442013-07-12 13:46:57 -07001303 virtual bool GenInlinedSqrt(CallInfo* info) = 0;
Vladimir Markoe508a202013-11-04 15:24:22 +00001304 virtual bool GenInlinedPeek(CallInfo* info, OpSize size) = 0;
1305 virtual bool GenInlinedPoke(CallInfo* info, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001306 virtual RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001307 bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001308 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001309 bool is_div) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001310 /*
1311 * @brief Generate an integer div or rem operation by a literal.
1312 * @param rl_dest Destination Location.
1313 * @param rl_src1 Numerator Location.
1314 * @param rl_src2 Divisor Location.
1315 * @param is_div 'true' if this is a division, 'false' for a remainder.
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001316 * @param flags The instruction optimization flags. It can include information
1317 * if exception check can be elided.
Mark Mendell2bf31e62014-01-23 12:13:40 -08001318 */
1319 virtual RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001320 RegLocation rl_src2, bool is_div, int flags) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001321 /*
1322 * @brief Generate an integer div or rem operation by a literal.
1323 * @param rl_dest Destination Location.
1324 * @param rl_src Numerator Location.
1325 * @param lit Divisor.
1326 * @param is_div 'true' if this is a division, 'false' for a remainder.
1327 */
buzbee2700f7e2014-03-07 09:46:20 -08001328 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit,
1329 bool is_div) = 0;
1330 virtual void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001331
1332 /**
1333 * @brief Used for generating code that throws ArithmeticException if both registers are zero.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001334 * @details This is used for generating DivideByZero checks when divisor is held in two
1335 * separate registers.
Mingyao Yange643a172014-04-08 11:02:52 -07001336 * @param reg The register holding the pair of 32-bit values.
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001337 */
Mingyao Yange643a172014-04-08 11:02:52 -07001338 virtual void GenDivZeroCheckWide(RegStorage reg) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001339
buzbee2700f7e2014-03-07 09:46:20 -08001340 virtual void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001341 virtual void GenExitSequence() = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001342 virtual void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001343 virtual void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001344
Mark Mendelld65c51a2014-04-29 16:55:20 -04001345 /*
1346 * @brief Handle Machine Specific MIR Extended opcodes.
1347 * @param bb The basic block in which the MIR is from.
1348 * @param mir The MIR whose opcode is not standard extended MIR.
1349 * @note Base class implementation will abort for unknown opcodes.
1350 */
1351 virtual void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir);
1352
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001353 /**
1354 * @brief Lowers the kMirOpSelect MIR into LIR.
1355 * @param bb The basic block in which the MIR is from.
1356 * @param mir The MIR whose opcode is kMirOpSelect.
1357 */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001358 virtual void GenSelect(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001359
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001360 /**
Andreas Gampe90969af2014-07-15 23:02:11 -07001361 * @brief Generates code to select one of the given constants depending on the given opcode.
Andreas Gampe90969af2014-07-15 23:02:11 -07001362 */
1363 virtual void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
1364 int32_t true_val, int32_t false_val, RegStorage rs_dest,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001365 RegisterClass dest_reg_class) = 0;
Andreas Gampe90969af2014-07-15 23:02:11 -07001366
1367 /**
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001368 * @brief Used to generate a memory barrier in an architecture specific way.
1369 * @details The last generated LIR will be considered for use as barrier. Namely,
1370 * if the last LIR can be updated in a way where it will serve the semantics of
1371 * barrier, then it will be used as such. Otherwise, a new LIR will be generated
1372 * that can keep the semantics.
1373 * @param barrier_kind The kind of memory barrier to generate.
Andreas Gampeb14329f2014-05-15 11:16:06 -07001374 * @return whether a new instruction was generated.
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001375 */
Andreas Gampeb14329f2014-05-15 11:16:06 -07001376 virtual bool GenMemBarrier(MemBarrierKind barrier_kind) = 0;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001377
Brian Carlstrom7940e442013-07-12 13:46:57 -07001378 virtual void GenMoveException(RegLocation rl_dest) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001379 virtual void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
1380 int first_bit, int second_bit) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001381 virtual void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) = 0;
1382 virtual void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) = 0;
Andreas Gampe48971b32014-08-06 10:09:01 -07001383
1384 // Create code for switch statements. Will decide between short and long versions below.
1385 void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1386 void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1387
1388 // Potentially backend-specific versions of switch instructions for shorter switch statements.
1389 // The default implementation will create a chained compare-and-branch.
1390 virtual void GenSmallPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1391 virtual void GenSmallSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1392 // Backend-specific versions of switch instructions for longer switch statements.
1393 virtual void GenLargePackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1394 virtual void GenLargeSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1395
Brian Carlstrom7940e442013-07-12 13:46:57 -07001396 virtual void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
1397 RegLocation rl_index, RegLocation rl_dest, int scale) = 0;
1398 virtual void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001399 RegLocation rl_index, RegLocation rl_src, int scale,
1400 bool card_mark) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001401 virtual void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001402 RegLocation rl_src1, RegLocation rl_shift, int flags) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001403
1404 // Required for target - single operation generators.
1405 virtual LIR* OpUnconditionalBranch(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001406 virtual LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) = 0;
1407 virtual LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value,
1408 LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001409 virtual LIR* OpCondBranch(ConditionCode cc, LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001410 virtual LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) = 0;
1411 virtual LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001412 virtual LIR* OpIT(ConditionCode cond, const char* guide) = 0;
Dave Allison3da67a52014-04-02 17:03:45 -07001413 virtual void OpEndIT(LIR* it) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001414 virtual LIR* OpMem(OpKind op, RegStorage r_base, int disp) = 0;
Vladimir Markof6737f72015-03-23 17:05:14 +00001415 virtual void OpPcRelLoad(RegStorage reg, LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001416 virtual LIR* OpReg(OpKind op, RegStorage r_dest_src) = 0;
buzbee7a11ab02014-04-28 20:02:38 -07001417 virtual void OpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001418 virtual LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) = 0;
1419 virtual LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001420 virtual LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001421
1422 /**
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001423 * @brief Used to generate an LIR that does a load from mem to reg.
1424 * @param r_dest The destination physical register.
1425 * @param r_base The base physical register for memory operand.
1426 * @param offset The displacement for memory operand.
1427 * @param move_type Specification on the move desired (size, alignment, register kind).
1428 * @return Returns the generate move LIR.
1429 */
buzbee2700f7e2014-03-07 09:46:20 -08001430 virtual LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset,
1431 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001432
1433 /**
1434 * @brief Used to generate an LIR that does a store from reg to mem.
1435 * @param r_base The base physical register for memory operand.
1436 * @param offset The displacement for memory operand.
1437 * @param r_src The destination physical register.
1438 * @param bytes_to_move The number of bytes to move.
1439 * @param is_aligned Whether the memory location is known to be aligned.
1440 * @return Returns the generate move LIR.
1441 */
buzbee2700f7e2014-03-07 09:46:20 -08001442 virtual LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src,
1443 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001444
1445 /**
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001446 * @brief Used for generating a conditional register to register operation.
1447 * @param op The opcode kind.
1448 * @param cc The condition code that when true will perform the opcode.
1449 * @param r_dest The destination physical register.
1450 * @param r_src The source physical register.
1451 * @return Returns the newly created LIR or null in case of creation failure.
1452 */
buzbee2700f7e2014-03-07 09:46:20 -08001453 virtual LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001454
buzbee2700f7e2014-03-07 09:46:20 -08001455 virtual LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) = 0;
1456 virtual LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1,
1457 RegStorage r_src2) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001458 virtual LIR* OpTestSuspend(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001459 virtual LIR* OpVldm(RegStorage r_base, int count) = 0;
1460 virtual LIR* OpVstm(RegStorage r_base, int count) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001461 virtual void OpRegCopyWide(RegStorage dest, RegStorage src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001462 virtual bool InexpensiveConstantInt(int32_t value) = 0;
1463 virtual bool InexpensiveConstantFloat(int32_t value) = 0;
1464 virtual bool InexpensiveConstantLong(int64_t value) = 0;
1465 virtual bool InexpensiveConstantDouble(int64_t value) = 0;
Matteo Franchinc763e352014-07-04 12:53:27 +01001466 virtual bool InexpensiveConstantInt(int32_t value, Instruction::Code opcode) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001467 UNUSED(opcode);
Matteo Franchinc763e352014-07-04 12:53:27 +01001468 return InexpensiveConstantInt(value);
1469 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001470
Ian Rogersd9c4fc92013-10-01 19:45:43 -07001471 // May be optimized by targets.
1472 virtual void GenMonitorEnter(int opt_flags, RegLocation rl_src);
1473 virtual void GenMonitorExit(int opt_flags, RegLocation rl_src);
1474
Andreas Gampe98430592014-07-27 19:44:50 -07001475 virtual LIR* InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) = 0;
1476
Andreas Gampe9c462082015-01-27 14:31:40 -08001477 // Queries for backend support for vectors
1478 /*
1479 * Return the number of bits in a vector register.
1480 * @return 0 if vector registers are not supported, or the
1481 * number of bits in the vector register if supported.
1482 */
1483 virtual int VectorRegisterSize() {
1484 return 0;
1485 }
1486
1487 /*
1488 * Return the number of reservable vector registers supported
1489 * @param long_or_fp, true if floating point computations will be
1490 * executed or the operations will be long type while vector
1491 * registers are reserved.
1492 * @return the number of vector registers that are available
1493 * @note The backend should ensure that sufficient vector registers
1494 * are held back to generate scalar code without exhausting vector
1495 * registers, if scalar code also uses the vector registers.
1496 */
1497 virtual int NumReservableVectorRegisters(bool long_or_fp ATTRIBUTE_UNUSED) {
1498 return 0;
1499 }
1500
David Srbecky1109fb32015-04-07 20:21:06 +01001501 /**
1502 * @brief Buffer of DWARF's Call Frame Information opcodes.
1503 * @details It is used by debuggers and other tools to unwind the call stack.
1504 */
1505 dwarf::LazyDebugFrameOpCodeWriter& cfi() { return cfi_; }
1506
Brian Carlstrom7940e442013-07-12 13:46:57 -07001507 protected:
1508 Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
1509
1510 CompilationUnit* GetCompilationUnit() {
1511 return cu_;
1512 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001513 /*
Mark Mendell4708dcd2014-01-22 09:05:18 -08001514 * @brief Do these SRs overlap?
1515 * @param rl_op1 One RegLocation
1516 * @param rl_op2 The other RegLocation
1517 * @return 'true' if the VR pairs overlap
1518 *
1519 * Check to see if a result pair has a misaligned overlap with an operand pair. This
1520 * is not usual for dx to generate, but it is legal (for now). In a future rev of
1521 * dex, we'll want to make this case illegal.
1522 */
Alexei Zavjalovd8c3e362014-10-08 15:51:59 +07001523 bool PartiallyIntersects(RegLocation rl_op1, RegLocation rl_op2);
1524
1525 /*
1526 * @brief Do these SRs intersect?
1527 * @param rl_op1 One RegLocation
1528 * @param rl_op2 The other RegLocation
1529 * @return 'true' if the VR pairs intersect
1530 *
1531 * Check to see if a result pair has misaligned overlap or
1532 * full overlap with an operand pair.
1533 */
1534 bool Intersects(RegLocation rl_op1, RegLocation rl_op2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001535
Mark Mendelle02d48f2014-01-15 11:19:23 -08001536 /*
1537 * @brief Force a location (in a register) into a temporary register
1538 * @param loc location of result
1539 * @returns update location
1540 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001541 virtual RegLocation ForceTemp(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001542
1543 /*
1544 * @brief Force a wide location (in registers) into temporary registers
1545 * @param loc location of result
1546 * @returns update location
1547 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001548 virtual RegLocation ForceTempWide(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001549
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001550 virtual void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
1551 RegLocation rl_dest, RegLocation rl_src);
1552
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001553 void AddSlowPath(LIRSlowPath* slowpath);
1554
Serguei Katkov9ee45192014-07-17 14:39:03 +07001555 /*
1556 *
1557 * @brief Implement Set up instanceof a class.
1558 * @param needs_access_check 'true' if we must check the access.
1559 * @param type_known_final 'true' if the type is known to be a final class.
1560 * @param type_known_abstract 'true' if the type is known to be an abstract class.
1561 * @param use_declaring_class 'true' if the type can be loaded off the current Method*.
1562 * @param can_assume_type_is_in_dex_cache 'true' if the type is known to be in the cache.
1563 * @param type_idx Type index to use if use_declaring_class is 'false'.
1564 * @param rl_dest Result to be set to 0 or 1.
1565 * @param rl_src Object to be tested.
1566 */
1567 void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1568 bool type_known_abstract, bool use_declaring_class,
1569 bool can_assume_type_is_in_dex_cache,
1570 uint32_t type_idx, RegLocation rl_dest,
1571 RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001572
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001573 /**
1574 * @brief Used to insert marker that can be used to associate MIR with LIR.
1575 * @details Only inserts marker if verbosity is enabled.
1576 * @param mir The mir that is currently being generated.
1577 */
1578 void GenPrintLabel(MIR* mir);
1579
1580 /**
1581 * @brief Used to generate return sequence when there is no frame.
1582 * @details Assumes that the return registers have already been populated.
1583 */
1584 virtual void GenSpecialExitSequence() = 0;
1585
1586 /**
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001587 * @brief Used to generate stack frame for suspend path of special methods.
1588 */
1589 virtual void GenSpecialEntryForSuspend() = 0;
1590
1591 /**
1592 * @brief Used to pop the stack frame for suspend path of special methods.
1593 */
1594 virtual void GenSpecialExitForSuspend() = 0;
1595
1596 /**
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001597 * @brief Used to generate code for special methods that are known to be
1598 * small enough to work in frameless mode.
1599 * @param bb The basic block of the first MIR.
1600 * @param mir The first MIR of the special method.
1601 * @param special Information about the special method.
1602 * @return Returns whether or not this was handled successfully. Returns false
1603 * if caller should punt to normal MIR2LIR conversion.
1604 */
1605 virtual bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
1606
Brian Carlstrom7940e442013-07-12 13:46:57 -07001607 void ClobberBody(RegisterInfo* p);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001608 void SetCurrentDexPc(DexOffset dexpc) {
1609 current_dalvik_offset_ = dexpc;
1610 }
1611
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001612 /**
1613 * @brief Used to lock register if argument at in_position was passed that way.
1614 * @details Does nothing if the argument is passed via stack.
1615 * @param in_position The argument number whose register to lock.
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001616 */
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001617 void LockArg(size_t in_position);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001618
1619 /**
1620 * @brief Used to load VR argument to a physical register.
1621 * @details The load is only done if the argument is not already in physical register.
1622 * LockArg must have been previously called.
1623 * @param in_position The argument number to load.
1624 * @param wide Whether the argument is 64-bit or not.
1625 * @return Returns the register (or register pair) for the loaded argument.
1626 */
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001627 RegStorage LoadArg(size_t in_position, RegisterClass reg_class, bool wide = false);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001628
1629 /**
1630 * @brief Used to load a VR argument directly to a specified register location.
1631 * @param in_position The argument number to place in register.
1632 * @param rl_dest The register location where to place argument.
1633 */
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001634 void LoadArgDirect(size_t in_position, RegLocation rl_dest);
1635
1636 /**
1637 * @brief Used to spill register if argument at in_position was passed that way.
1638 * @details Does nothing if the argument is passed via stack.
1639 * @param in_position The argument number whose register to spill.
1640 */
1641 void SpillArg(size_t in_position);
1642
1643 /**
1644 * @brief Used to unspill register if argument at in_position was passed that way.
1645 * @details Does nothing if the argument is passed via stack.
1646 * @param in_position The argument number whose register to spill.
1647 */
1648 void UnspillArg(size_t in_position);
1649
1650 /**
1651 * @brief Generate suspend test in a special method.
1652 */
1653 SpecialSuspendCheckSlowPath* GenSpecialSuspendTest();
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001654
1655 /**
1656 * @brief Used to generate LIR for special getter method.
1657 * @param mir The mir that represents the iget.
1658 * @param special Information about the special getter method.
1659 * @return Returns whether LIR was successfully generated.
1660 */
1661 bool GenSpecialIGet(MIR* mir, const InlineMethod& special);
1662
1663 /**
1664 * @brief Used to generate LIR for special setter method.
1665 * @param mir The mir that represents the iput.
1666 * @param special Information about the special setter method.
1667 * @return Returns whether LIR was successfully generated.
1668 */
1669 bool GenSpecialIPut(MIR* mir, const InlineMethod& special);
1670
1671 /**
1672 * @brief Used to generate LIR for special return-args method.
1673 * @param mir The mir that represents the return of argument.
1674 * @param special Information about the special return-args method.
1675 * @return Returns whether LIR was successfully generated.
1676 */
1677 bool GenSpecialIdentity(MIR* mir, const InlineMethod& special);
1678
Vladimir Marko20f85592015-03-19 10:07:02 +00001679 /**
1680 * @brief Generate code to check if result is null and, if it is, call helper to load it.
1681 * @param r_result the result register.
1682 * @param trampoline the helper to call in slow path.
1683 * @param imm the immediate passed to the helper.
Vladimir Marko20f85592015-03-19 10:07:02 +00001684 */
Vladimir Marko5ea536a2015-04-20 20:11:30 +01001685 void GenIfNullUseHelperImm(RegStorage r_result, QuickEntrypointEnum trampoline, int imm);
Vladimir Marko20f85592015-03-19 10:07:02 +00001686
Vladimir Marko34773072015-04-07 09:56:48 +01001687 /**
1688 * @brief Generate code to retrieve Class* for another type to be used by SGET/SPUT.
1689 * @param field_info information about the field to be accessed.
1690 * @param opt_flags the optimization flags of the MIR.
1691 */
1692 RegStorage GenGetOtherTypeForSgetSput(const MirSFieldLoweringInfo& field_info, int opt_flags);
1693
Mingyao Yang42894562014-04-07 12:42:16 -07001694 void AddDivZeroCheckSlowPath(LIR* branch);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001695
Mingyao Yang80365d92014-04-18 12:10:58 -07001696 // Copy arg0 and arg1 to kArg0 and kArg1 safely, possibly using
1697 // kArg2 as temp.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001698 virtual void CopyToArgumentRegs(RegStorage arg0, RegStorage arg1);
1699
1700 /**
1701 * @brief Load Constant into RegLocation
1702 * @param rl_dest Destination RegLocation
1703 * @param value Constant value
1704 */
1705 virtual void GenConst(RegLocation rl_dest, int value);
Mingyao Yang80365d92014-04-18 12:10:58 -07001706
Serguei Katkov59a42af2014-07-05 00:55:46 +07001707 /**
1708 * Returns true iff wide GPRs are just different views on the same physical register.
1709 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001710 virtual bool WideGPRsAreAliases() const = 0;
Serguei Katkov59a42af2014-07-05 00:55:46 +07001711
1712 /**
1713 * Returns true iff wide FPRs are just different views on the same physical register.
1714 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001715 virtual bool WideFPRsAreAliases() const = 0;
Serguei Katkov59a42af2014-07-05 00:55:46 +07001716
1717
Andreas Gampe4b537a82014-06-30 22:24:53 -07001718 enum class WidenessCheck { // private
1719 kIgnoreWide,
1720 kCheckWide,
1721 kCheckNotWide
1722 };
1723
1724 enum class RefCheck { // private
1725 kIgnoreRef,
1726 kCheckRef,
1727 kCheckNotRef
1728 };
1729
1730 enum class FPCheck { // private
1731 kIgnoreFP,
1732 kCheckFP,
1733 kCheckNotFP
1734 };
1735
1736 /**
1737 * Check whether a reg storage seems well-formed, that is, if a reg storage is valid,
1738 * that it has the expected form for the flags.
1739 * A flag value of 0 means ignore. A flag value of -1 means false. A flag value of 1 means true.
1740 */
1741 void CheckRegStorageImpl(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp, bool fail,
1742 bool report)
1743 const;
1744
1745 /**
1746 * Check whether a reg location seems well-formed, that is, if a reg storage is encoded,
1747 * that it has the expected size.
1748 */
1749 void CheckRegLocationImpl(RegLocation rl, bool fail, bool report) const;
1750
1751 // See CheckRegStorageImpl. Will print or fail depending on kFailOnSizeError and
1752 // kReportSizeError.
1753 void CheckRegStorage(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp) const;
1754 // See CheckRegLocationImpl.
1755 void CheckRegLocation(RegLocation rl) const;
1756
Vladimir Marko767c7522015-03-20 12:47:30 +00001757 // Find the references at the beginning of a basic block (for generating GC maps).
1758 void InitReferenceVRegs(BasicBlock* bb, BitVector* references);
1759
1760 // Update references from prev_mir to mir in the same BB. If mir is null or before
1761 // prev_mir, report failure (return false) and update references to the end of the BB.
1762 bool UpdateReferenceVRegsLocal(MIR* mir, MIR* prev_mir, BitVector* references);
1763
1764 // Update references from prev_mir to mir.
1765 void UpdateReferenceVRegs(MIR* mir, MIR* prev_mir, BitVector* references);
1766
David Srbecky1109fb32015-04-07 20:21:06 +01001767 /**
1768 * Returns true if the frame spills the given core register.
1769 */
1770 bool CoreSpillMaskContains(int reg) {
1771 return (core_spill_mask_ & (1u << reg)) != 0;
1772 }
1773
Brian Carlstrom7940e442013-07-12 13:46:57 -07001774 public:
1775 // TODO: add accessors for these.
1776 LIR* literal_list_; // Constants.
1777 LIR* method_literal_list_; // Method literals requiring patching.
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001778 LIR* class_literal_list_; // Class literals requiring patching.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001779 LIR* code_literal_list_; // Code literals requiring patching.
buzbeeb48819d2013-09-14 16:15:25 -07001780 LIR* first_fixup_; // Doubly-linked list of LIR nodes requiring fixups.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001781
1782 protected:
Andreas Gampe9c462082015-01-27 14:31:40 -08001783 ArenaAllocator* const arena_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001784 CompilationUnit* const cu_;
1785 MIRGraph* const mir_graph_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001786 ArenaVector<SwitchTable*> switch_tables_;
1787 ArenaVector<FillArrayData*> fill_array_data_;
1788 ArenaVector<RegisterInfo*> tempreg_info_;
1789 ArenaVector<RegisterInfo*> reginfo_map_;
Vladimir Markof6737f72015-03-23 17:05:14 +00001790 ArenaVector<const void*> pointer_storage_;
buzbee0d829482013-10-11 15:24:55 -07001791 CodeOffset data_offset_; // starting offset of literal pool.
1792 size_t total_size_; // header + code size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001793 LIR* block_label_list_;
1794 PromotionMap* promotion_map_;
1795 /*
1796 * TODO: The code generation utilities don't have a built-in
1797 * mechanism to propagate the original Dalvik opcode address to the
1798 * associated generated instructions. For the trace compiler, this wasn't
1799 * necessary because the interpreter handled all throws and debugging
1800 * requests. For now we'll handle this by placing the Dalvik offset
1801 * in the CompilationUnit struct before codegen for each instruction.
1802 * The low-level LIR creation utilites will pull it from here. Rework this.
1803 */
buzbee0d829482013-10-11 15:24:55 -07001804 DexOffset current_dalvik_offset_;
Vladimir Marko767c7522015-03-20 12:47:30 +00001805 MIR* current_mir_;
buzbee0d829482013-10-11 15:24:55 -07001806 size_t estimated_native_code_size_; // Just an estimate; used to reserve code_buffer_ size.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001807 std::unique_ptr<RegisterPool> reg_pool_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001808 /*
1809 * Sanity checking for the register temp tracking. The same ssa
1810 * name should never be associated with one temp register per
1811 * instruction compilation.
1812 */
1813 int live_sreg_;
1814 CodeBuffer code_buffer_;
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001815 // The source mapping table data (pc -> dex). More entries than in encoded_mapping_table_
Andreas Gampee21dc3d2014-12-08 16:59:43 -08001816 DefaultSrcMap src_mapping_table_;
Ian Rogers96faf5b2013-08-09 22:05:32 -07001817 // The encoding mapping table data (dex -> pc offset and pc offset -> dex) with a size prefix.
Vladimir Marko80b96d12015-02-19 15:50:28 +00001818 ArenaVector<uint8_t> encoded_mapping_table_;
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001819 ArenaVector<uint32_t> core_vmap_table_;
1820 ArenaVector<uint32_t> fp_vmap_table_;
Vladimir Marko80b96d12015-02-19 15:50:28 +00001821 ArenaVector<uint8_t> native_gc_map_;
Vladimir Markof4da6752014-08-01 19:04:18 +01001822 ArenaVector<LinkerPatch> patches_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001823 int num_core_spills_;
1824 int num_fp_spills_;
1825 int frame_size_;
1826 unsigned int core_spill_mask_;
1827 unsigned int fp_spill_mask_;
1828 LIR* first_lir_insn_;
1829 LIR* last_lir_insn_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001830
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001831 ArenaVector<LIRSlowPath*> slow_paths_;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001832
1833 // The memory reference type for new LIRs.
1834 // NOTE: Passing this as an explicit parameter by all functions that directly or indirectly
1835 // invoke RawLIR() would clutter the code and reduce the readability.
1836 ResourceMask::ResourceBit mem_ref_type_;
1837
1838 // Each resource mask now takes 16-bytes, so having both use/def masks directly in a LIR
1839 // would consume 32 bytes per LIR. Instead, the LIR now holds only pointers to the masks
1840 // (i.e. 8 bytes on 32-bit arch, 16 bytes on 64-bit arch) and we use ResourceMaskCache
1841 // to deduplicate the masks.
1842 ResourceMaskCache mask_cache_;
Fred Shih37f05ef2014-07-16 18:38:08 -07001843
Mathieu Chartier2cebb242015-04-21 16:50:40 -07001844 // Record the MIR that generated a given safepoint (null for prologue safepoints).
Vladimir Marko767c7522015-03-20 12:47:30 +00001845 ArenaVector<std::pair<LIR*, MIR*>> safepoints_;
1846
Vladimir Marko20f85592015-03-19 10:07:02 +00001847 // The layout of the cu_->dex_file's dex cache arrays for PC-relative addressing.
1848 const DexCacheArraysLayout dex_cache_arrays_layout_;
1849
Vladimir Markocc234812015-04-07 09:36:09 +01001850 // For architectures that don't have true PC-relative addressing, we can promote
1851 // a PC of an instruction (or another PC-relative address such as a pointer to
1852 // the dex cache arrays if supported) to a register. This is indicated to the
1853 // register promotion by allocating a backend temp.
1854 CompilerTemp* pc_rel_temp_;
1855
1856 // For architectures that don't have true PC-relative addressing (see pc_rel_temp_
1857 // above) and also have a limited range of offsets for loads, it's be useful to
1858 // know the minimum offset into the dex cache arrays, so we calculate that as well
Mathieu Chartier2cebb242015-04-21 16:50:40 -07001859 // if pc_rel_temp_ isn't null.
Vladimir Markocc234812015-04-07 09:36:09 +01001860 uint32_t dex_cache_arrays_min_offset_;
1861
David Srbecky1109fb32015-04-07 20:21:06 +01001862 dwarf::LazyDebugFrameOpCodeWriter cfi_;
1863
Serguei Katkov717a3e42014-11-13 17:19:42 +06001864 // ABI support
1865 class ShortyArg {
1866 public:
1867 explicit ShortyArg(char type) : type_(type) { }
1868 bool IsFP() { return type_ == 'F' || type_ == 'D'; }
1869 bool IsWide() { return type_ == 'J' || type_ == 'D'; }
1870 bool IsRef() { return type_ == 'L'; }
1871 char GetType() { return type_; }
1872 private:
1873 char type_;
1874 };
1875
1876 class ShortyIterator {
1877 public:
1878 ShortyIterator(const char* shorty, bool is_static);
1879 bool Next();
1880 ShortyArg GetArg() { return ShortyArg(pending_this_ ? 'L' : *cur_); }
1881 private:
1882 const char* cur_;
1883 bool pending_this_;
1884 bool initialized_;
1885 };
1886
1887 class InToRegStorageMapper {
1888 public:
1889 virtual RegStorage GetNextReg(ShortyArg arg) = 0;
1890 virtual ~InToRegStorageMapper() {}
1891 virtual void Reset() = 0;
1892 };
1893
1894 class InToRegStorageMapping {
1895 public:
1896 explicit InToRegStorageMapping(ArenaAllocator* arena)
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001897 : mapping_(arena->Adapter()),
1898 end_mapped_in_(0u), has_arguments_on_stack_(false), initialized_(false) {}
Serguei Katkov717a3e42014-11-13 17:19:42 +06001899 void Initialize(ShortyIterator* shorty, InToRegStorageMapper* mapper);
1900 /**
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001901 * @return the past-the-end index of VRs mapped to physical registers.
1902 * In other words any VR starting from this index is mapped to memory.
Serguei Katkov717a3e42014-11-13 17:19:42 +06001903 */
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001904 size_t GetEndMappedIn() { return end_mapped_in_; }
Serguei Katkov717a3e42014-11-13 17:19:42 +06001905 bool HasArgumentsOnStack() { return has_arguments_on_stack_; }
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001906 RegStorage GetReg(size_t in_position);
1907 ShortyArg GetShorty(size_t in_position);
Serguei Katkov717a3e42014-11-13 17:19:42 +06001908 bool IsInitialized() { return initialized_; }
1909 private:
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001910 static constexpr char kInvalidShorty = '-';
1911 ArenaVector<std::pair<ShortyArg, RegStorage>> mapping_;
1912 size_t end_mapped_in_;
Serguei Katkov717a3e42014-11-13 17:19:42 +06001913 bool has_arguments_on_stack_;
1914 bool initialized_;
1915 };
1916
1917 // Cached mapping of method input to reg storage according to ABI.
1918 InToRegStorageMapping in_to_reg_storage_mapping_;
1919 virtual InToRegStorageMapper* GetResetedInToRegStorageMapper() = 0;
1920
Fred Shih37f05ef2014-07-16 18:38:08 -07001921 private:
1922 static bool SizeMatchesTypeForEntrypoint(OpSize size, Primitive::Type type);
David Srbecky1109fb32015-04-07 20:21:06 +01001923
1924 friend class QuickCFITest;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001925}; // Class Mir2Lir
1926
1927} // namespace art
1928
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001929#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_