blob: 5995f33e18e3f49a40e709b3e228f5f2c8e6d4ab [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
Mathieu Chartierb666f482015-02-18 14:33:14 -080020#include "base/arena_allocator.h"
21#include "base/arena_containers.h"
22#include "base/arena_object.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023#include "compiled_method.h"
24#include "dex/compiler_enums.h"
Andreas Gampe0b9203e2015-01-22 20:39:27 -080025#include "dex/dex_flags.h"
26#include "dex/dex_types.h"
Andreas Gampe4b537a82014-06-30 22:24:53 -070027#include "dex/reg_location.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000028#include "dex/reg_storage.h"
Vladimir Marko8dea81c2014-06-06 14:50:36 +010029#include "dex/quick/resource_mask.h"
Andreas Gampe98430592014-07-27 19:44:50 -070030#include "entrypoints/quick/quick_entrypoints_enum.h"
Ian Rogersd582fa42014-11-05 23:46:43 -080031#include "invoke_type.h"
David Srbecky1109fb32015-04-07 20:21:06 +010032#include "lazy_debug_frame_opcode_writer.h"
Ian Rogersd582fa42014-11-05 23:46:43 -080033#include "leb128.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070034#include "safe_map.h"
Vladimir Marko089142c2014-06-05 10:57:05 +010035#include "utils/array_ref.h"
Vladimir Marko20f85592015-03-19 10:07:02 +000036#include "utils/dex_cache_arrays_layout.h"
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +010037#include "utils/stack_checks.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070038
39namespace art {
40
41// Set to 1 to measure cost of suspend check.
42#define NO_SUSPEND 0
43
44#define IS_BINARY_OP (1ULL << kIsBinaryOp)
45#define IS_BRANCH (1ULL << kIsBranch)
46#define IS_IT (1ULL << kIsIT)
Serban Constantinescu63999682014-07-15 17:44:21 +010047#define IS_MOVE (1ULL << kIsMoveOp)
Brian Carlstrom7940e442013-07-12 13:46:57 -070048#define IS_LOAD (1ULL << kMemLoad)
49#define IS_QUAD_OP (1ULL << kIsQuadOp)
50#define IS_QUIN_OP (1ULL << kIsQuinOp)
51#define IS_SEXTUPLE_OP (1ULL << kIsSextupleOp)
52#define IS_STORE (1ULL << kMemStore)
53#define IS_TERTIARY_OP (1ULL << kIsTertiaryOp)
54#define IS_UNARY_OP (1ULL << kIsUnaryOp)
Serban Constantinescu63999682014-07-15 17:44:21 +010055#define IS_VOLATILE (1ULL << kMemVolatile)
Brian Carlstrom7940e442013-07-12 13:46:57 -070056#define NEEDS_FIXUP (1ULL << kPCRelFixup)
57#define NO_OPERAND (1ULL << kNoOperand)
58#define REG_DEF0 (1ULL << kRegDef0)
59#define REG_DEF1 (1ULL << kRegDef1)
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -080060#define REG_DEF2 (1ULL << kRegDef2)
Brian Carlstrom7940e442013-07-12 13:46:57 -070061#define REG_DEFA (1ULL << kRegDefA)
62#define REG_DEFD (1ULL << kRegDefD)
63#define REG_DEF_FPCS_LIST0 (1ULL << kRegDefFPCSList0)
64#define REG_DEF_FPCS_LIST2 (1ULL << kRegDefFPCSList2)
65#define REG_DEF_LIST0 (1ULL << kRegDefList0)
66#define REG_DEF_LIST1 (1ULL << kRegDefList1)
67#define REG_DEF_LR (1ULL << kRegDefLR)
68#define REG_DEF_SP (1ULL << kRegDefSP)
69#define REG_USE0 (1ULL << kRegUse0)
70#define REG_USE1 (1ULL << kRegUse1)
71#define REG_USE2 (1ULL << kRegUse2)
72#define REG_USE3 (1ULL << kRegUse3)
73#define REG_USE4 (1ULL << kRegUse4)
74#define REG_USEA (1ULL << kRegUseA)
75#define REG_USEC (1ULL << kRegUseC)
76#define REG_USED (1ULL << kRegUseD)
Vladimir Marko70b797d2013-12-03 15:25:24 +000077#define REG_USEB (1ULL << kRegUseB)
Brian Carlstrom7940e442013-07-12 13:46:57 -070078#define REG_USE_FPCS_LIST0 (1ULL << kRegUseFPCSList0)
79#define REG_USE_FPCS_LIST2 (1ULL << kRegUseFPCSList2)
80#define REG_USE_LIST0 (1ULL << kRegUseList0)
81#define REG_USE_LIST1 (1ULL << kRegUseList1)
82#define REG_USE_LR (1ULL << kRegUseLR)
83#define REG_USE_PC (1ULL << kRegUsePC)
84#define REG_USE_SP (1ULL << kRegUseSP)
85#define SETS_CCODES (1ULL << kSetsCCodes)
86#define USES_CCODES (1ULL << kUsesCCodes)
Serguei Katkove90501d2014-03-12 15:56:54 +070087#define USE_FP_STACK (1ULL << kUseFpStack)
buzbee9da5c102014-03-28 12:59:18 -070088#define REG_USE_LO (1ULL << kUseLo)
89#define REG_USE_HI (1ULL << kUseHi)
90#define REG_DEF_LO (1ULL << kDefLo)
91#define REG_DEF_HI (1ULL << kDefHi)
Serban Constantinescu63999682014-07-15 17:44:21 +010092#define SCALED_OFFSET_X0 (1ULL << kMemScaledx0)
93#define SCALED_OFFSET_X2 (1ULL << kMemScaledx2)
94#define SCALED_OFFSET_X4 (1ULL << kMemScaledx4)
95
96// Special load/stores
97#define IS_LOADX (IS_LOAD | IS_VOLATILE)
98#define IS_LOAD_OFF (IS_LOAD | SCALED_OFFSET_X0)
99#define IS_LOAD_OFF2 (IS_LOAD | SCALED_OFFSET_X2)
100#define IS_LOAD_OFF4 (IS_LOAD | SCALED_OFFSET_X4)
101
102#define IS_STOREX (IS_STORE | IS_VOLATILE)
103#define IS_STORE_OFF (IS_STORE | SCALED_OFFSET_X0)
104#define IS_STORE_OFF2 (IS_STORE | SCALED_OFFSET_X2)
105#define IS_STORE_OFF4 (IS_STORE | SCALED_OFFSET_X4)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700106
107// Common combo register usage patterns.
108#define REG_DEF01 (REG_DEF0 | REG_DEF1)
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100109#define REG_DEF012 (REG_DEF0 | REG_DEF1 | REG_DEF2)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700110#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
111#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
112#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
113#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000114#define REG_DEF0_USE123 (REG_DEF0 | REG_USE123)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700115#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
116#define REG_DEF0_USE2 (REG_DEF0 | REG_USE2)
117#define REG_DEFAD_USEAD (REG_DEFAD_USEA | REG_USED)
118#define REG_DEFAD_USEA (REG_DEFA_USEA | REG_DEFD)
119#define REG_DEFA_USEA (REG_DEFA | REG_USEA)
120#define REG_USE012 (REG_USE01 | REG_USE2)
121#define REG_USE014 (REG_USE01 | REG_USE4)
122#define REG_USE01 (REG_USE0 | REG_USE1)
123#define REG_USE02 (REG_USE0 | REG_USE2)
124#define REG_USE12 (REG_USE1 | REG_USE2)
125#define REG_USE23 (REG_USE2 | REG_USE3)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000126#define REG_USE123 (REG_USE1 | REG_USE2 | REG_USE3)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700127
Andreas Gampe0b9203e2015-01-22 20:39:27 -0800128/*
129 * Assembly is an iterative process, and usually terminates within
130 * two or three passes. This should be high enough to handle bizarre
131 * cases, but detect an infinite loop bug.
132 */
133#define MAX_ASSEMBLER_RETRIES 50
buzbee695d13a2014-04-19 13:32:20 -0700134
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700135class BasicBlock;
Vladimir Marko767c7522015-03-20 12:47:30 +0000136class BitVector;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700137struct CallInfo;
138struct CompilationUnit;
Vladimir Markocc234812015-04-07 09:36:09 +0100139struct CompilerTemp;
Vladimir Marko5816ed42013-11-27 17:04:20 +0000140struct InlineMethod;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700141class MIR;
buzbeeb48819d2013-09-14 16:15:25 -0700142struct LIR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700143struct RegisterInfo;
Vladimir Marko5c96e6b2013-11-14 15:34:17 +0000144class DexFileMethodInliner;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145class MIRGraph;
Vladimir Markof4da6752014-08-01 19:04:18 +0100146class MirMethodLoweringInfo;
Vladimir Marko34773072015-04-07 09:56:48 +0100147class MirSFieldLoweringInfo;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700148
149typedef int (*NextCallInsn)(CompilationUnit*, CallInfo*, int,
150 const MethodReference& target_method,
151 uint32_t method_idx, uintptr_t direct_code,
152 uintptr_t direct_method, InvokeType type);
153
Vladimir Marko80b96d12015-02-19 15:50:28 +0000154typedef ArenaVector<uint8_t> CodeBuffer;
Andreas Gampe0b9203e2015-01-22 20:39:27 -0800155typedef uint32_t CodeOffset; // Native code offset in bytes.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700156
buzbeeb48819d2013-09-14 16:15:25 -0700157struct UseDefMasks {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100158 const ResourceMask* use_mask; // Resource mask for use.
159 const ResourceMask* def_mask; // Resource mask for def.
buzbeeb48819d2013-09-14 16:15:25 -0700160};
161
162struct AssemblyInfo {
163 LIR* pcrel_next; // Chain of LIR nodes needing pc relative fixups.
buzbeeb48819d2013-09-14 16:15:25 -0700164};
Brian Carlstrom7940e442013-07-12 13:46:57 -0700165
166struct LIR {
buzbee0d829482013-10-11 15:24:55 -0700167 CodeOffset offset; // Offset of this instruction.
168 NarrowDexOffset dalvik_offset; // Offset of Dalvik opcode in code units (16-bit words).
buzbeeb48819d2013-09-14 16:15:25 -0700169 int16_t opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700170 LIR* next;
171 LIR* prev;
172 LIR* target;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700173 struct {
buzbeeb48819d2013-09-14 16:15:25 -0700174 unsigned int alias_info:17; // For Dalvik register disambiguation.
175 bool is_nop:1; // LIR is optimized away.
176 unsigned int size:4; // Note: size of encoded instruction is in bytes.
177 bool use_def_invalid:1; // If true, masks should not be used.
178 unsigned int generation:1; // Used to track visitation state during fixup pass.
179 unsigned int fixup:8; // Fixup kind.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700180 } flags;
buzbeeb48819d2013-09-14 16:15:25 -0700181 union {
buzbee0d829482013-10-11 15:24:55 -0700182 UseDefMasks m; // Use & Def masks used during optimization.
Vladimir Marko306f0172014-01-07 18:21:20 +0000183 AssemblyInfo a; // Instruction info used during assembly phase.
buzbeeb48819d2013-09-14 16:15:25 -0700184 } u;
buzbee0d829482013-10-11 15:24:55 -0700185 int32_t operands[5]; // [0..4] = [dest, src1, src2, extra, extra2].
Brian Carlstrom7940e442013-07-12 13:46:57 -0700186};
187
Brian Carlstrom7940e442013-07-12 13:46:57 -0700188// Utility macros to traverse the LIR list.
189#define NEXT_LIR(lir) (lir->next)
190#define PREV_LIR(lir) (lir->prev)
191
192// Defines for alias_info (tracks Dalvik register references).
193#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
buzbeeb48819d2013-09-14 16:15:25 -0700194#define DECODE_ALIAS_INFO_WIDE_FLAG (0x10000)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700195#define DECODE_ALIAS_INFO_WIDE(X) ((X & DECODE_ALIAS_INFO_WIDE_FLAG) ? 1 : 0)
196#define ENCODE_ALIAS_INFO(REG, ISWIDE) (REG | (ISWIDE ? DECODE_ALIAS_INFO_WIDE_FLAG : 0))
197
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800198#define ENCODE_REG_PAIR(low_reg, high_reg) ((low_reg & 0xff) | ((high_reg & 0xff) << 8))
199#define DECODE_REG_PAIR(both_regs, low_reg, high_reg) \
200 do { \
201 low_reg = both_regs & 0xff; \
202 high_reg = (both_regs >> 8) & 0xff; \
203 } while (false)
204
buzbeeb5860fb2014-06-21 15:31:01 -0700205// Mask to denote sreg as the start of a 64-bit item. Must not interfere with low 16 bits.
206#define STARTING_WIDE_SREG 0x10000
buzbeec729a6b2013-09-14 16:04:31 -0700207
Andreas Gampe9c462082015-01-27 14:31:40 -0800208class Mir2Lir {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700209 public:
Andreas Gampe4b537a82014-06-30 22:24:53 -0700210 static constexpr bool kFailOnSizeError = true && kIsDebugBuild;
211 static constexpr bool kReportSizeError = true && kIsDebugBuild;
212
Andreas Gampe48971b32014-08-06 10:09:01 -0700213 // TODO: If necessary, this could be made target-dependent.
214 static constexpr uint16_t kSmallSwitchThreshold = 5;
215
buzbee0d829482013-10-11 15:24:55 -0700216 /*
217 * Auxiliary information describing the location of data embedded in the Dalvik
218 * byte code stream.
219 */
220 struct EmbeddedData {
221 CodeOffset offset; // Code offset of data block.
222 const uint16_t* table; // Original dex data.
223 DexOffset vaddr; // Dalvik offset of parent opcode.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700224 };
225
buzbee0d829482013-10-11 15:24:55 -0700226 struct FillArrayData : EmbeddedData {
227 int32_t size;
228 };
229
230 struct SwitchTable : EmbeddedData {
231 LIR* anchor; // Reference instruction for relative offsets.
Chao-ying Fu72f53af2014-11-11 16:48:40 -0800232 MIR* switch_mir; // The switch mir.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700233 };
234
235 /* Static register use counts */
236 struct RefCounts {
237 int count;
238 int s_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700239 };
240
241 /*
buzbee091cc402014-03-31 10:14:40 -0700242 * Data structure tracking the mapping detween a Dalvik value (32 or 64 bits)
243 * and native register storage. The primary purpose is to reuse previuosly
244 * loaded values, if possible, and otherwise to keep the value in register
245 * storage as long as possible.
246 *
247 * NOTE 1: wide_value refers to the width of the Dalvik value contained in
248 * this register (or pair). For example, a 64-bit register containing a 32-bit
249 * Dalvik value would have wide_value==false even though the storage container itself
250 * is wide. Similarly, a 32-bit register containing half of a 64-bit Dalvik value
251 * would have wide_value==true (and additionally would have its partner field set to the
252 * other half whose wide_value field would also be true.
253 *
254 * NOTE 2: In the case of a register pair, you can determine which of the partners
255 * is the low half by looking at the s_reg names. The high s_reg will equal low_sreg + 1.
256 *
257 * NOTE 3: In the case of a 64-bit register holding a Dalvik wide value, wide_value
258 * will be true and partner==self. s_reg refers to the low-order word of the Dalvik
259 * value, and the s_reg of the high word is implied (s_reg + 1).
260 *
261 * NOTE 4: The reg and is_temp fields should always be correct. If is_temp is false no
262 * other fields have meaning. [perhaps not true, wide should work for promoted regs?]
263 * If is_temp==true and live==false, no other fields have
264 * meaning. If is_temp==true and live==true, wide_value, partner, dirty, s_reg, def_start
265 * and def_end describe the relationship between the temp register/register pair and
266 * the Dalvik value[s] described by s_reg/s_reg+1.
267 *
268 * The fields used_storage, master_storage and storage_mask are used to track allocation
269 * in light of potential aliasing. For example, consider Arm's d2, which overlaps s4 & s5.
270 * d2's storage mask would be 0x00000003, the two low-order bits denoting 64 bits of
271 * storage use. For s4, it would be 0x0000001; for s5 0x00000002. These values should not
272 * change once initialized. The "used_storage" field tracks current allocation status.
273 * Although each record contains this field, only the field from the largest member of
274 * an aliased group is used. In our case, it would be d2's. The master_storage pointer
275 * of d2, s4 and s5 would all point to d2's used_storage field. Each bit in a used_storage
276 * represents 32 bits of storage. d2's used_storage would be initialized to 0xfffffffc.
277 * Then, if we wanted to determine whether s4 could be allocated, we would "and"
278 * s4's storage_mask with s4's *master_storage. If the result is zero, s4 is free and
279 * to allocate: *master_storage |= storage_mask. To free, *master_storage &= ~storage_mask.
280 *
281 * For an X86 vector register example, storage_mask would be:
282 * 0x00000001 for 32-bit view of xmm1
283 * 0x00000003 for 64-bit view of xmm1
284 * 0x0000000f for 128-bit view of xmm1
285 * 0x000000ff for 256-bit view of ymm1 // future expansion, if needed
286 * 0x0000ffff for 512-bit view of ymm1 // future expansion, if needed
287 * 0xffffffff for 1024-bit view of ymm1 // future expansion, if needed
288 *
buzbee30adc732014-05-09 15:10:18 -0700289 * The "liveness" of a register is handled in a similar way. The liveness_ storage is
290 * held in the widest member of an aliased set. Note, though, that for a temp register to
291 * reused as live, it must both be marked live and the associated SReg() must match the
292 * desired s_reg. This gets a little complicated when dealing with aliased registers. All
293 * members of an aliased set will share the same liveness flags, but each will individually
294 * maintain s_reg_. In this way we can know that at least one member of an
295 * aliased set is live, but will only fully match on the appropriate alias view. For example,
296 * if Arm d1 is live as a double and has s_reg_ set to Dalvik v8 (which also implies v9
297 * because it is wide), its aliases s2 and s3 will show as live, but will have
298 * s_reg_ == INVALID_SREG. An attempt to later AllocLiveReg() of v9 with a single-precision
299 * view will fail because although s3's liveness bit is set, its s_reg_ will not match v9.
300 * This will cause all members of the aliased set to be clobbered and AllocLiveReg() will
301 * report that v9 is currently not live as a single (which is what we want).
302 *
buzbee091cc402014-03-31 10:14:40 -0700303 * NOTE: the x86 usage is still somewhat in flux. There are competing notions of how
304 * to treat xmm registers:
305 * 1. Treat them all as 128-bits wide, but denote how much data used via bytes field.
306 * o This more closely matches reality, but means you'd need to be able to get
307 * to the associated RegisterInfo struct to figure out how it's being used.
308 * o This is how 64-bit core registers will be used - always 64 bits, but the
309 * "bytes" field will be 4 for 32-bit usage and 8 for 64-bit usage.
310 * 2. View the xmm registers based on contents.
311 * o A single in a xmm2 register would be k32BitVector, while a double in xmm2 would
312 * be a k64BitVector.
313 * o Note that the two uses above would be considered distinct registers (but with
314 * the aliasing mechanism, we could detect interference).
315 * o This is how aliased double and single float registers will be handled on
316 * Arm and MIPS.
317 * Working plan is, for all targets, to follow mechanism 1 for 64-bit core registers, and
318 * mechanism 2 for aliased float registers and x86 vector registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700319 */
Vladimir Marko080dd412014-11-05 14:54:34 +0000320 class RegisterInfo : public ArenaObject<kArenaAllocRegAlloc> {
buzbee091cc402014-03-31 10:14:40 -0700321 public:
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100322 RegisterInfo(RegStorage r, const ResourceMask& mask = kEncodeAll);
buzbee091cc402014-03-31 10:14:40 -0700323 ~RegisterInfo() {}
buzbee091cc402014-03-31 10:14:40 -0700324
buzbee85089dd2014-05-25 15:10:52 -0700325 static const uint32_t k32SoloStorageMask = 0x00000001;
326 static const uint32_t kLowSingleStorageMask = 0x00000001;
327 static const uint32_t kHighSingleStorageMask = 0x00000002;
328 static const uint32_t k64SoloStorageMask = 0x00000003;
329 static const uint32_t k128SoloStorageMask = 0x0000000f;
330 static const uint32_t k256SoloStorageMask = 0x000000ff;
331 static const uint32_t k512SoloStorageMask = 0x0000ffff;
332 static const uint32_t k1024SoloStorageMask = 0xffffffff;
333
buzbee091cc402014-03-31 10:14:40 -0700334 bool InUse() { return (storage_mask_ & master_->used_storage_) != 0; }
335 void MarkInUse() { master_->used_storage_ |= storage_mask_; }
336 void MarkFree() { master_->used_storage_ &= ~storage_mask_; }
buzbeeba574512014-05-12 15:13:16 -0700337 // No part of the containing storage is live in this view.
338 bool IsDead() { return (master_->liveness_ & storage_mask_) == 0; }
339 // Liveness of this view matches. Note: not equivalent to !IsDead().
buzbee30adc732014-05-09 15:10:18 -0700340 bool IsLive() { return (master_->liveness_ & storage_mask_) == storage_mask_; }
buzbee082833c2014-05-17 23:16:26 -0700341 void MarkLive(int s_reg) {
342 // TODO: Anything useful to assert here?
343 s_reg_ = s_reg;
344 master_->liveness_ |= storage_mask_;
345 }
buzbee30adc732014-05-09 15:10:18 -0700346 void MarkDead() {
buzbee082833c2014-05-17 23:16:26 -0700347 if (SReg() != INVALID_SREG) {
348 s_reg_ = INVALID_SREG;
349 master_->liveness_ &= ~storage_mask_;
350 ResetDefBody();
351 }
buzbee30adc732014-05-09 15:10:18 -0700352 }
buzbee091cc402014-03-31 10:14:40 -0700353 RegStorage GetReg() { return reg_; }
354 void SetReg(RegStorage reg) { reg_ = reg; }
355 bool IsTemp() { return is_temp_; }
356 void SetIsTemp(bool val) { is_temp_ = val; }
357 bool IsWide() { return wide_value_; }
buzbee082833c2014-05-17 23:16:26 -0700358 void SetIsWide(bool val) {
359 wide_value_ = val;
360 if (!val) {
361 // If not wide, reset partner to self.
362 SetPartner(GetReg());
363 }
364 }
buzbee091cc402014-03-31 10:14:40 -0700365 bool IsDirty() { return dirty_; }
366 void SetIsDirty(bool val) { dirty_ = val; }
367 RegStorage Partner() { return partner_; }
368 void SetPartner(RegStorage partner) { partner_ = partner; }
buzbee082833c2014-05-17 23:16:26 -0700369 int SReg() { return (!IsTemp() || IsLive()) ? s_reg_ : INVALID_SREG; }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100370 const ResourceMask& DefUseMask() { return def_use_mask_; }
371 void SetDefUseMask(const ResourceMask& def_use_mask) { def_use_mask_ = def_use_mask; }
buzbee091cc402014-03-31 10:14:40 -0700372 RegisterInfo* Master() { return master_; }
buzbee30adc732014-05-09 15:10:18 -0700373 void SetMaster(RegisterInfo* master) {
374 master_ = master;
375 if (master != this) {
376 master_->aliased_ = true;
buzbeeba574512014-05-12 15:13:16 -0700377 DCHECK(alias_chain_ == nullptr);
378 alias_chain_ = master_->alias_chain_;
379 master_->alias_chain_ = this;
buzbee30adc732014-05-09 15:10:18 -0700380 }
381 }
382 bool IsAliased() { return aliased_; }
buzbeeba574512014-05-12 15:13:16 -0700383 RegisterInfo* GetAliasChain() { return alias_chain_; }
buzbee091cc402014-03-31 10:14:40 -0700384 uint32_t StorageMask() { return storage_mask_; }
385 void SetStorageMask(uint32_t storage_mask) { storage_mask_ = storage_mask; }
386 LIR* DefStart() { return def_start_; }
387 void SetDefStart(LIR* def_start) { def_start_ = def_start; }
388 LIR* DefEnd() { return def_end_; }
389 void SetDefEnd(LIR* def_end) { def_end_ = def_end; }
390 void ResetDefBody() { def_start_ = def_end_ = nullptr; }
buzbee85089dd2014-05-25 15:10:52 -0700391 // Find member of aliased set matching storage_used; return nullptr if none.
392 RegisterInfo* FindMatchingView(uint32_t storage_used) {
393 RegisterInfo* res = Master();
394 for (; res != nullptr; res = res->GetAliasChain()) {
395 if (res->StorageMask() == storage_used)
396 break;
397 }
398 return res;
399 }
buzbee091cc402014-03-31 10:14:40 -0700400
401 private:
402 RegStorage reg_;
403 bool is_temp_; // Can allocate as temp?
404 bool wide_value_; // Holds a Dalvik wide value (either itself, or part of a pair).
buzbee091cc402014-03-31 10:14:40 -0700405 bool dirty_; // If live, is it dirty?
buzbee30adc732014-05-09 15:10:18 -0700406 bool aliased_; // Is this the master for other aliased RegisterInfo's?
buzbee091cc402014-03-31 10:14:40 -0700407 RegStorage partner_; // If wide_value, other reg of pair or self if 64-bit register.
408 int s_reg_; // Name of live value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100409 ResourceMask def_use_mask_; // Resources for this element.
buzbee091cc402014-03-31 10:14:40 -0700410 uint32_t used_storage_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee30adc732014-05-09 15:10:18 -0700411 uint32_t liveness_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee091cc402014-03-31 10:14:40 -0700412 RegisterInfo* master_; // Pointer to controlling storage mask.
413 uint32_t storage_mask_; // Track allocation of sub-units.
414 LIR *def_start_; // Starting inst in last def sequence.
415 LIR *def_end_; // Ending inst in last def sequence.
buzbeeba574512014-05-12 15:13:16 -0700416 RegisterInfo* alias_chain_; // Chain of aliased registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700417 };
418
Vladimir Marko080dd412014-11-05 14:54:34 +0000419 class RegisterPool : public DeletableArenaObject<kArenaAllocRegAlloc> {
buzbee091cc402014-03-31 10:14:40 -0700420 public:
buzbeeb01bf152014-05-13 15:59:07 -0700421 RegisterPool(Mir2Lir* m2l, ArenaAllocator* arena,
Vladimir Marko089142c2014-06-05 10:57:05 +0100422 const ArrayRef<const RegStorage>& core_regs,
423 const ArrayRef<const RegStorage>& core64_regs,
424 const ArrayRef<const RegStorage>& sp_regs,
425 const ArrayRef<const RegStorage>& dp_regs,
426 const ArrayRef<const RegStorage>& reserved_regs,
427 const ArrayRef<const RegStorage>& reserved64_regs,
428 const ArrayRef<const RegStorage>& core_temps,
429 const ArrayRef<const RegStorage>& core64_temps,
430 const ArrayRef<const RegStorage>& sp_temps,
431 const ArrayRef<const RegStorage>& dp_temps);
buzbee091cc402014-03-31 10:14:40 -0700432 ~RegisterPool() {}
buzbee091cc402014-03-31 10:14:40 -0700433 void ResetNextTemp() {
434 next_core_reg_ = 0;
435 next_sp_reg_ = 0;
436 next_dp_reg_ = 0;
437 }
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100438 ArenaVector<RegisterInfo*> core_regs_;
buzbee091cc402014-03-31 10:14:40 -0700439 int next_core_reg_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100440 ArenaVector<RegisterInfo*> core64_regs_;
buzbeeb01bf152014-05-13 15:59:07 -0700441 int next_core64_reg_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100442 ArenaVector<RegisterInfo*> sp_regs_; // Single precision float.
buzbee091cc402014-03-31 10:14:40 -0700443 int next_sp_reg_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100444 ArenaVector<RegisterInfo*> dp_regs_; // Double precision float.
buzbee091cc402014-03-31 10:14:40 -0700445 int next_dp_reg_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100446 ArenaVector<RegisterInfo*>* ref_regs_; // Points to core_regs_ or core64_regs_
buzbeea0cd2d72014-06-01 09:33:49 -0700447 int* next_ref_reg_;
buzbee091cc402014-03-31 10:14:40 -0700448
449 private:
450 Mir2Lir* const m2l_;
451 };
Brian Carlstrom7940e442013-07-12 13:46:57 -0700452
453 struct PromotionMap {
454 RegLocationType core_location:3;
455 uint8_t core_reg;
456 RegLocationType fp_location:3;
buzbeeb5860fb2014-06-21 15:31:01 -0700457 uint8_t fp_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700458 bool first_in_pair;
459 };
460
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800461 //
462 // Slow paths. This object is used generate a sequence of code that is executed in the
463 // slow path. For example, resolving a string or class is slow as it will only be executed
464 // once (after that it is resolved and doesn't need to be done again). We want slow paths
465 // to be placed out-of-line, and not require a (mispredicted, probably) conditional forward
466 // branch over them.
467 //
468 // If you want to create a slow path, declare a class derived from LIRSlowPath and provide
469 // the Compile() function that will be called near the end of the code generated by the
470 // method.
471 //
472 // The basic flow for a slow path is:
473 //
474 // CMP reg, #value
475 // BEQ fromfast
476 // cont:
477 // ...
478 // fast path code
479 // ...
480 // more code
481 // ...
482 // RETURN
483 ///
484 // fromfast:
485 // ...
486 // slow path code
487 // ...
488 // B cont
489 //
490 // So you see we need two labels and two branches. The first branch (called fromfast) is
491 // the conditional branch to the slow path code. The second label (called cont) is used
492 // as an unconditional branch target for getting back to the code after the slow path
493 // has completed.
494 //
495
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700496 class LIRSlowPath : public ArenaObject<kArenaAllocSlowPaths> {
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800497 public:
Vladimir Marko0b40ecf2015-03-20 12:08:03 +0000498 LIRSlowPath(Mir2Lir* m2l, LIR* fromfast, LIR* cont = nullptr)
Vladimir Marko767c7522015-03-20 12:47:30 +0000499 : m2l_(m2l), cu_(m2l->cu_),
500 current_dex_pc_(m2l->current_dalvik_offset_), current_mir_(m2l->current_mir_),
Vladimir Marko0b40ecf2015-03-20 12:08:03 +0000501 fromfast_(fromfast), cont_(cont) {
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800502 }
503 virtual ~LIRSlowPath() {}
504 virtual void Compile() = 0;
505
Mark Mendelle87f9b52014-04-30 14:13:18 -0400506 LIR *GetContinuationLabel() {
507 return cont_;
508 }
509
510 LIR *GetFromFast() {
511 return fromfast_;
512 }
513
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800514 protected:
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700515 LIR* GenerateTargetLabel(int opcode = kPseudoTargetLabel);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800516
517 Mir2Lir* const m2l_;
Andreas Gampe2f244e92014-05-08 03:35:25 -0700518 CompilationUnit* const cu_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800519 const DexOffset current_dex_pc_;
Vladimir Marko767c7522015-03-20 12:47:30 +0000520 MIR* current_mir_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800521 LIR* const fromfast_;
522 LIR* const cont_;
523 };
524
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000525 class SuspendCheckSlowPath;
526 class SpecialSuspendCheckSlowPath;
527
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100528 // Helper class for changing mem_ref_type_ until the end of current scope. See mem_ref_type_.
529 class ScopedMemRefType {
530 public:
531 ScopedMemRefType(Mir2Lir* m2l, ResourceMask::ResourceBit new_mem_ref_type)
532 : m2l_(m2l),
533 old_mem_ref_type_(m2l->mem_ref_type_) {
534 m2l_->mem_ref_type_ = new_mem_ref_type;
535 }
536
537 ~ScopedMemRefType() {
538 m2l_->mem_ref_type_ = old_mem_ref_type_;
539 }
540
541 private:
542 Mir2Lir* const m2l_;
543 ResourceMask::ResourceBit old_mem_ref_type_;
544
545 DISALLOW_COPY_AND_ASSIGN(ScopedMemRefType);
546 };
547
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700548 virtual ~Mir2Lir() {}
Brian Carlstrom7940e442013-07-12 13:46:57 -0700549
Serban Constantinescu63999682014-07-15 17:44:21 +0100550 /**
551 * @brief Decodes the LIR offset.
552 * @return Returns the scaled offset of LIR.
553 */
554 virtual size_t GetInstructionOffset(LIR* lir);
555
Brian Carlstrom7940e442013-07-12 13:46:57 -0700556 int32_t s4FromSwitchData(const void* switch_data) {
557 return *reinterpret_cast<const int32_t*>(switch_data);
558 }
559
buzbee091cc402014-03-31 10:14:40 -0700560 /*
561 * TODO: this is a trace JIT vestige, and its use should be reconsidered. At the time
562 * it was introduced, it was intended to be a quick best guess of type without having to
563 * take the time to do type analysis. Currently, though, we have a much better idea of
564 * the types of Dalvik virtual registers. Instead of using this for a best guess, why not
565 * just use our knowledge of type to select the most appropriate register class?
566 */
567 RegisterClass RegClassBySize(OpSize size) {
buzbeea0cd2d72014-06-01 09:33:49 -0700568 if (size == kReference) {
569 return kRefReg;
570 } else {
571 return (size == kUnsignedHalf || size == kSignedHalf || size == kUnsignedByte ||
572 size == kSignedByte) ? kCoreReg : kAnyReg;
573 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700574 }
575
576 size_t CodeBufferSizeInBytes() {
577 return code_buffer_.size() / sizeof(code_buffer_[0]);
578 }
579
Vladimir Marko306f0172014-01-07 18:21:20 +0000580 static bool IsPseudoLirOp(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700581 return (opcode < 0);
582 }
583
buzbee0d829482013-10-11 15:24:55 -0700584 /*
585 * LIR operands are 32-bit integers. Sometimes, (especially for managing
586 * instructions which require PC-relative fixups), we need the operands to carry
587 * pointers. To do this, we assign these pointers an index in pointer_storage_, and
588 * hold that index in the operand array.
589 * TUNING: If use of these utilities becomes more common on 32-bit builds, it
590 * may be worth conditionally-compiling a set of identity functions here.
591 */
Vladimir Markof6737f72015-03-23 17:05:14 +0000592 template <typename T>
593 uint32_t WrapPointer(const T* pointer) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100594 uint32_t res = pointer_storage_.size();
595 pointer_storage_.push_back(pointer);
buzbee0d829482013-10-11 15:24:55 -0700596 return res;
597 }
598
Vladimir Markof6737f72015-03-23 17:05:14 +0000599 template <typename T>
600 const T* UnwrapPointer(size_t index) {
601 return reinterpret_cast<const T*>(pointer_storage_[index]);
buzbee0d829482013-10-11 15:24:55 -0700602 }
603
604 // strdup(), but allocates from the arena.
605 char* ArenaStrdup(const char* str) {
606 size_t len = strlen(str) + 1;
Vladimir Markoe4fcc5b2015-02-13 10:28:29 +0000607 char* res = arena_->AllocArray<char>(len, kArenaAllocMisc);
buzbee0d829482013-10-11 15:24:55 -0700608 if (res != NULL) {
609 strncpy(res, str, len);
610 }
611 return res;
612 }
613
Brian Carlstrom7940e442013-07-12 13:46:57 -0700614 // Shared by all targets - implemented in codegen_util.cc
615 void AppendLIR(LIR* lir);
616 void InsertLIRBefore(LIR* current_lir, LIR* new_lir);
617 void InsertLIRAfter(LIR* current_lir, LIR* new_lir);
618
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800619 /**
620 * @brief Provides the maximum number of compiler temporaries that the backend can/wants
621 * to place in a frame.
622 * @return Returns the maximum number of compiler temporaries.
623 */
624 size_t GetMaxPossibleCompilerTemps() const;
625
626 /**
627 * @brief Provides the number of bytes needed in frame for spilling of compiler temporaries.
628 * @return Returns the size in bytes for space needed for compiler temporary spill region.
629 */
630 size_t GetNumBytesForCompilerTempSpillRegion();
631
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800632 DexOffset GetCurrentDexPc() const {
633 return current_dalvik_offset_;
634 }
635
buzbeea0cd2d72014-06-01 09:33:49 -0700636 RegisterClass ShortyToRegClass(char shorty_type);
637 RegisterClass LocToRegClass(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700638 int ComputeFrameSize();
639 virtual void Materialize();
640 virtual CompiledMethod* GetCompiledMethod();
641 void MarkSafepointPC(LIR* inst);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000642 void MarkSafepointPCAfter(LIR* after);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100643 void SetupResourceMasks(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700644 void SetMemRefType(LIR* lir, bool is_load, int mem_type);
645 void AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load, bool is64bit);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100646 void SetupRegMask(ResourceMask* mask, int reg);
Serban Constantinescu63999682014-07-15 17:44:21 +0100647 void ClearRegMask(ResourceMask* mask, int reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700648 void DumpLIRInsn(LIR* arg, unsigned char* base_addr);
Serban Constantinescu63999682014-07-15 17:44:21 +0100649 void EliminateLoad(LIR* lir, int reg_id);
650 void DumpDependentInsnPair(LIR* check_lir, LIR* this_lir, const char* type);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700651 void DumpPromotionMap();
652 void CodegenDump();
buzbee0d829482013-10-11 15:24:55 -0700653 LIR* RawLIR(DexOffset dalvik_offset, int opcode, int op0 = 0, int op1 = 0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700654 int op2 = 0, int op3 = 0, int op4 = 0, LIR* target = NULL);
655 LIR* NewLIR0(int opcode);
656 LIR* NewLIR1(int opcode, int dest);
657 LIR* NewLIR2(int opcode, int dest, int src1);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800658 LIR* NewLIR2NoDest(int opcode, int src, int info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700659 LIR* NewLIR3(int opcode, int dest, int src1, int src2);
660 LIR* NewLIR4(int opcode, int dest, int src1, int src2, int info);
661 LIR* NewLIR5(int opcode, int dest, int src1, int src2, int info1, int info2);
662 LIR* ScanLiteralPool(LIR* data_target, int value, unsigned int delta);
663 LIR* ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi);
Vladimir Markoa51a0b02014-05-21 12:08:39 +0100664 LIR* ScanLiteralPoolMethod(LIR* data_target, const MethodReference& method);
Fred Shihe7f82e22014-08-06 10:46:37 -0700665 LIR* ScanLiteralPoolClass(LIR* data_target, const DexFile& dex_file, uint32_t type_idx);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700666 LIR* AddWordData(LIR* *constant_list_p, int value);
667 LIR* AddWideData(LIR* *constant_list_p, int val_lo, int val_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700668 void DumpSparseSwitchTable(const uint16_t* table);
669 void DumpPackedSwitchTable(const uint16_t* table);
buzbee0d829482013-10-11 15:24:55 -0700670 void MarkBoundary(DexOffset offset, const char* inst_str);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700671 void NopLIR(LIR* lir);
buzbee252254b2013-09-08 16:20:53 -0700672 void UnlinkLIR(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700673 bool IsInexpensiveConstant(RegLocation rl_src);
674 ConditionCode FlipComparisonOrder(ConditionCode before);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000675 ConditionCode NegateComparison(ConditionCode before);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800676 virtual void InstallLiteralPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700677 void InstallSwitchTables();
678 void InstallFillArrayData();
679 bool VerifyCatchEntries();
680 void CreateMappingTables();
681 void CreateNativeGcMap();
Vladimir Marko767c7522015-03-20 12:47:30 +0000682 void CreateNativeGcMapWithoutRegisterPromotion();
buzbee0d829482013-10-11 15:24:55 -0700683 int AssignLiteralOffset(CodeOffset offset);
684 int AssignSwitchTablesOffset(CodeOffset offset);
685 int AssignFillArrayDataOffset(CodeOffset offset);
Chao-ying Fu72f53af2014-11-11 16:48:40 -0800686 LIR* InsertCaseLabel(uint32_t bbid, int keyVal);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400687
buzbee85089dd2014-05-25 15:10:52 -0700688 // Handle bookkeeping to convert a wide RegLocation to a narrow RegLocation. No code generated.
Mark Mendelle9f3e712014-07-03 21:34:41 -0400689 virtual RegLocation NarrowRegLoc(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700690
691 // Shared by all targets - implemented in local_optimizations.cc
buzbee2700f7e2014-03-07 09:46:20 -0800692 void ConvertMemOpIntoMove(LIR* orig_lir, RegStorage dest, RegStorage src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700693 void ApplyLoadStoreElimination(LIR* head_lir, LIR* tail_lir);
694 void ApplyLoadHoisting(LIR* head_lir, LIR* tail_lir);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400695 virtual void ApplyLocalOptimizations(LIR* head_lir, LIR* tail_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700696
697 // Shared by all targets - implemented in ralloc_util.cc
698 int GetSRegHi(int lowSreg);
buzbee091cc402014-03-31 10:14:40 -0700699 bool LiveOut(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700700 void SimpleRegAlloc();
701 void ResetRegPool();
buzbee091cc402014-03-31 10:14:40 -0700702 void CompilerInitPool(RegisterInfo* info, RegStorage* regs, int num);
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100703 void DumpRegPool(ArenaVector<RegisterInfo*>* regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700704 void DumpCoreRegPool();
705 void DumpFpRegPool();
buzbee091cc402014-03-31 10:14:40 -0700706 void DumpRegPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700707 /* Mark a temp register as dead. Does not affect allocation state. */
buzbee2700f7e2014-03-07 09:46:20 -0800708 void Clobber(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700709 void ClobberSReg(int s_reg);
buzbee642fe342014-05-23 16:04:08 -0700710 void ClobberAliases(RegisterInfo* info, uint32_t clobber_mask);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700711 int SRegToPMap(int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800712 void RecordCorePromotion(RegStorage reg, int s_reg);
713 RegStorage AllocPreservedCoreReg(int s_reg);
buzbeeb5860fb2014-06-21 15:31:01 -0700714 void RecordFpPromotion(RegStorage reg, int s_reg);
715 RegStorage AllocPreservedFpReg(int s_reg);
716 virtual RegStorage AllocPreservedSingle(int s_reg);
buzbee091cc402014-03-31 10:14:40 -0700717 virtual RegStorage AllocPreservedDouble(int s_reg);
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100718 RegStorage AllocTempBody(ArenaVector<RegisterInfo*>& regs, int* next_temp, bool required);
Serguei Katkov9ee45192014-07-17 14:39:03 +0700719 virtual RegStorage AllocTemp(bool required = true);
720 virtual RegStorage AllocTempWide(bool required = true);
721 virtual RegStorage AllocTempRef(bool required = true);
722 virtual RegStorage AllocTempSingle(bool required = true);
723 virtual RegStorage AllocTempDouble(bool required = true);
724 virtual RegStorage AllocTypedTemp(bool fp_hint, int reg_class, bool required = true);
725 virtual RegStorage AllocTypedTempWide(bool fp_hint, int reg_class, bool required = true);
buzbee091cc402014-03-31 10:14:40 -0700726 void FlushReg(RegStorage reg);
727 void FlushRegWide(RegStorage reg);
728 RegStorage AllocLiveReg(int s_reg, int reg_class, bool wide);
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100729 RegStorage FindLiveReg(ArenaVector<RegisterInfo*>& regs, int s_reg);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400730 virtual void FreeTemp(RegStorage reg);
731 virtual void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
732 virtual bool IsLive(RegStorage reg);
733 virtual bool IsTemp(RegStorage reg);
buzbee262b2992014-03-27 11:22:43 -0700734 bool IsPromoted(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800735 bool IsDirty(RegStorage reg);
Mark Mendelle9f3e712014-07-03 21:34:41 -0400736 virtual void LockTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800737 void ResetDef(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700738 void NullifyRange(RegStorage reg, int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700739 void MarkDef(RegLocation rl, LIR *start, LIR *finish);
740 void MarkDefWide(RegLocation rl, LIR *start, LIR *finish);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700741 void ResetDefLoc(RegLocation rl);
buzbee091cc402014-03-31 10:14:40 -0700742 void ResetDefLocWide(RegLocation rl);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700743 void ResetDefTracking();
buzbeeba574512014-05-12 15:13:16 -0700744 void ClobberAllTemps();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800745 void FlushSpecificReg(RegisterInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700746 void FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800747 bool RegClassMatches(int reg_class, RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700748 void MarkLive(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800749 void MarkTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800750 void UnmarkTemp(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700751 void MarkWide(RegStorage reg);
buzbee082833c2014-05-17 23:16:26 -0700752 void MarkNarrow(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700753 void MarkClean(RegLocation loc);
754 void MarkDirty(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800755 void MarkInUse(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700756 bool CheckCorePoolSanity();
Mark Mendelle87f9b52014-04-30 14:13:18 -0400757 virtual RegLocation UpdateLoc(RegLocation loc);
758 virtual RegLocation UpdateLocWide(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700759 RegLocation UpdateRawLoc(RegLocation loc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800760
761 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100762 * @brief Used to prepare a register location to receive a wide value.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800763 * @see EvalLoc
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100764 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800765 * @param reg_class Type of register needed.
766 * @param update Whether the liveness information should be updated.
767 * @return Returns the properly typed temporary in physical register pairs.
768 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400769 virtual RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800770
771 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100772 * @brief Used to prepare a register location to receive a value.
773 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800774 * @param reg_class Type of register needed.
775 * @param update Whether the liveness information should be updated.
776 * @return Returns the properly typed temporary in physical register.
777 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400778 virtual RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800779
Vladimir Markocc234812015-04-07 09:36:09 +0100780 void AnalyzeMIR(RefCounts* core_counts, MIR* mir, uint32_t weight);
781 virtual void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700782 void DumpCounts(const RefCounts* arr, int size, const char* msg);
Vladimir Markocc234812015-04-07 09:36:09 +0100783 virtual void DoPromotion();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700784 int VRegOffset(int v_reg);
785 int SRegOffset(int s_reg);
buzbeea0cd2d72014-06-01 09:33:49 -0700786 RegLocation GetReturnWide(RegisterClass reg_class);
787 RegLocation GetReturn(RegisterClass reg_class);
buzbee091cc402014-03-31 10:14:40 -0700788 RegisterInfo* GetRegInfo(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700789
790 // Shared by all targets - implemented in gen_common.cc.
Mingyao Yang3a74d152014-04-21 15:39:44 -0700791 void AddIntrinsicSlowPath(CallInfo* info, LIR* branch, LIR* resume = nullptr);
Matteo Franchinc61b3c92014-06-18 11:52:47 +0100792 virtual bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
793 RegLocation rl_src, RegLocation rl_dest, int lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700794 bool HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit);
Ningsheng Jian675e09b2014-10-23 13:48:36 +0800795 bool HandleEasyFloatingPointDiv(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400796 virtual void HandleSlowPaths();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700797 void GenBarrier();
Mingyao Yange643a172014-04-08 11:02:52 -0700798 void GenDivZeroException();
799 // c_code holds condition code that's generated from testing divisor against 0.
800 void GenDivZeroCheck(ConditionCode c_code);
801 // reg holds divisor.
802 void GenDivZeroCheck(RegStorage reg);
Mingyao Yang80365d92014-04-18 12:10:58 -0700803 void GenArrayBoundsCheck(RegStorage index, RegStorage length);
804 void GenArrayBoundsCheck(int32_t index, RegStorage length);
Mingyao Yange643a172014-04-08 11:02:52 -0700805 LIR* GenNullCheck(RegStorage reg);
Dave Allisonb373e092014-02-20 16:06:36 -0800806 void MarkPossibleNullPointerException(int opt_flags);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000807 void MarkPossibleNullPointerExceptionAfter(int opt_flags, LIR* after);
Dave Allisonb373e092014-02-20 16:06:36 -0800808 void MarkPossibleStackOverflowException();
buzbee2700f7e2014-03-07 09:46:20 -0800809 void ForceImplicitNullCheck(RegStorage reg, int opt_flags);
buzbee2700f7e2014-03-07 09:46:20 -0800810 LIR* GenNullCheck(RegStorage m_reg, int opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -0700811 LIR* GenExplicitNullCheck(RegStorage m_reg, int opt_flags);
Dave Allison69dfe512014-07-11 17:11:58 +0000812 virtual void GenImplicitNullCheck(RegStorage reg, int opt_flags);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700813 void GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1, RegLocation rl_src2,
814 LIR* taken);
815 void GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src, LIR* taken);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100816 virtual void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
Yevgeny Rouban6af82062014-11-26 18:11:54 +0600817 virtual void GenLongToInt(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700818 void GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
819 RegLocation rl_src);
820 void GenNewArray(uint32_t type_idx, RegLocation rl_dest,
821 RegLocation rl_src);
822 void GenFilledNewArray(CallInfo* info);
Ian Rogers832336b2014-10-08 15:35:22 -0700823 void GenFillArrayData(MIR* mir, DexOffset table_offset, RegLocation rl_src);
Fred Shih37f05ef2014-07-16 18:38:08 -0700824 void GenSput(MIR* mir, RegLocation rl_src, OpSize size);
825 // Get entrypoints are specific for types, size alone is not sufficient to safely infer
826 // entrypoint.
827 void GenSget(MIR* mir, RegLocation rl_dest, OpSize size, Primitive::Type type);
828 void GenIGet(MIR* mir, int opt_flags, OpSize size, Primitive::Type type,
829 RegLocation rl_dest, RegLocation rl_obj);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000830 void GenIPut(MIR* mir, int opt_flags, OpSize size,
Fred Shih37f05ef2014-07-16 18:38:08 -0700831 RegLocation rl_src, RegLocation rl_obj);
Ian Rogersa9a82542013-10-04 11:17:26 -0700832 void GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
833 RegLocation rl_src);
834
Brian Carlstrom7940e442013-07-12 13:46:57 -0700835 void GenConstClass(uint32_t type_idx, RegLocation rl_dest);
836 void GenConstString(uint32_t string_idx, RegLocation rl_dest);
837 void GenNewInstance(uint32_t type_idx, RegLocation rl_dest);
838 void GenThrow(RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800839 void GenInstanceof(uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko22fe45d2015-03-18 11:33:58 +0000840 void GenCheckCast(int opt_flags, uint32_t insn_idx, uint32_t type_idx, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700841 void GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
842 RegLocation rl_src1, RegLocation rl_src2);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100843 virtual void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700844 RegLocation rl_src1, RegLocation rl_shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700845 void GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest,
846 RegLocation rl_src, int lit);
Andreas Gampec76c6142014-08-04 16:30:03 -0700847 virtual void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700848 RegLocation rl_src1, RegLocation rl_src2, int flags);
Andreas Gampe98430592014-07-27 19:44:50 -0700849 void GenConversionCall(QuickEntrypointEnum trampoline, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko8b858e12014-11-27 14:52:37 +0000850 void GenSuspendTest(int opt_flags);
851 void GenSuspendTestAndBranch(int opt_flags, LIR* target);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800852
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000853 // This will be overridden by x86 implementation.
854 virtual void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800855 virtual void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700856 RegLocation rl_src1, RegLocation rl_src2, int flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700857
858 // Shared by all targets - implemented in gen_invoke.cc.
Andreas Gampe98430592014-07-27 19:44:50 -0700859 LIR* CallHelper(RegStorage r_tgt, QuickEntrypointEnum trampoline, bool safepoint_pc,
Dave Allisond6ed6422014-04-09 23:36:15 +0000860 bool use_link = true);
Andreas Gampe98430592014-07-27 19:44:50 -0700861 RegStorage CallHelperSetup(QuickEntrypointEnum trampoline);
862
863 void CallRuntimeHelper(QuickEntrypointEnum trampoline, bool safepoint_pc);
864 void CallRuntimeHelperImm(QuickEntrypointEnum trampoline, int arg0, bool safepoint_pc);
865 void CallRuntimeHelperReg(QuickEntrypointEnum trampoline, RegStorage arg0, bool safepoint_pc);
866 void CallRuntimeHelperRegLocation(QuickEntrypointEnum trampoline, RegLocation arg0,
Ian Rogers468532e2013-08-05 10:56:33 -0700867 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700868 void CallRuntimeHelperImmImm(QuickEntrypointEnum trampoline, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700869 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700870 void CallRuntimeHelperImmRegLocation(QuickEntrypointEnum trampoline, int arg0, RegLocation arg1,
871 bool safepoint_pc);
872 void CallRuntimeHelperRegLocationImm(QuickEntrypointEnum trampoline, RegLocation arg0, int arg1,
873 bool safepoint_pc);
874 void CallRuntimeHelperImmReg(QuickEntrypointEnum trampoline, int arg0, RegStorage arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700875 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700876 void CallRuntimeHelperRegImm(QuickEntrypointEnum trampoline, RegStorage arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700877 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700878 void CallRuntimeHelperImmMethod(QuickEntrypointEnum trampoline, int arg0, bool safepoint_pc);
879 void CallRuntimeHelperRegMethod(QuickEntrypointEnum trampoline, RegStorage arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700880 bool safepoint_pc);
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800881 void CallRuntimeHelperRegRegLocationMethod(QuickEntrypointEnum trampoline, RegStorage arg0,
882 RegLocation arg1, bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700883 void CallRuntimeHelperRegLocationRegLocation(QuickEntrypointEnum trampoline, RegLocation arg0,
884 RegLocation arg1, bool safepoint_pc);
885 void CallRuntimeHelperRegReg(QuickEntrypointEnum trampoline, RegStorage arg0, RegStorage arg1,
886 bool safepoint_pc);
887 void CallRuntimeHelperRegRegImm(QuickEntrypointEnum trampoline, RegStorage arg0,
888 RegStorage arg1, int arg2, bool safepoint_pc);
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800889 void CallRuntimeHelperImmRegLocationMethod(QuickEntrypointEnum trampoline, int arg0,
890 RegLocation arg1, bool safepoint_pc);
891 void CallRuntimeHelperImmImmMethod(QuickEntrypointEnum trampoline, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700892 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700893 void CallRuntimeHelperImmRegLocationRegLocation(QuickEntrypointEnum trampoline, int arg0,
894 RegLocation arg1, RegLocation arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700895 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700896 void CallRuntimeHelperRegLocationRegLocationRegLocation(QuickEntrypointEnum trampoline,
Ian Rogersa9a82542013-10-04 11:17:26 -0700897 RegLocation arg0, RegLocation arg1,
898 RegLocation arg2,
899 bool safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700900 void GenInvoke(CallInfo* info);
Vladimir Marko3bc86152014-03-13 14:11:28 +0000901 void GenInvokeNoInline(CallInfo* info);
Andreas Gamped500b532015-01-16 22:09:55 -0800902 virtual NextCallInsn GetNextSDCallInsn() = 0;
Vladimir Markof4da6752014-08-01 19:04:18 +0100903
904 /*
905 * @brief Generate the actual call insn based on the method info.
906 * @param method_info the lowering info for the method call.
907 * @returns Call instruction
908 */
Andreas Gamped500b532015-01-16 22:09:55 -0800909 virtual LIR* GenCallInsn(const MirMethodLoweringInfo& method_info) = 0;
Vladimir Markof4da6752014-08-01 19:04:18 +0100910
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100911 virtual void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
Serguei Katkov717a3e42014-11-13 17:19:42 +0600912 virtual int GenDalvikArgs(CallInfo* info, int call_state, LIR** pcrLabel,
913 NextCallInsn next_call_insn,
914 const MethodReference& target_method,
915 uint32_t vtable_idx,
916 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
917 bool skip_this);
918 virtual int GenDalvikArgsBulkCopy(CallInfo* info, int first, int count);
919 virtual void GenDalvikArgsFlushPromoted(CallInfo* info, int start);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800920 /**
921 * @brief Used to determine the register location of destination.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700922 * @details This is needed during generation of inline intrinsics because it finds destination
923 * of return,
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800924 * either the physical register or the target of move-result.
925 * @param info Information about the invoke.
926 * @return Returns the destination location.
927 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700928 RegLocation InlineTarget(CallInfo* info);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800929
930 /**
931 * @brief Used to determine the wide register location of destination.
932 * @see InlineTarget
933 * @param info Information about the invoke.
934 * @return Returns the destination location.
935 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700936 RegLocation InlineTargetWide(CallInfo* info);
937
Mathieu Chartiercd48f2d2014-09-09 13:51:09 -0700938 bool GenInlinedReferenceGetReferent(CallInfo* info);
Andreas Gampe98430592014-07-27 19:44:50 -0700939 virtual bool GenInlinedCharAt(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700940 bool GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty);
Serban Constantinescu23abec92014-07-02 16:13:38 +0100941 virtual bool GenInlinedReverseBits(CallInfo* info, OpSize size);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +0000942 bool GenInlinedReverseBytes(CallInfo* info, OpSize size);
Martyn Capewell9a8a5062014-08-07 11:31:48 +0100943 virtual bool GenInlinedAbsInt(CallInfo* info);
Serban Constantinescu169489b2014-06-11 16:43:35 +0100944 virtual bool GenInlinedAbsLong(CallInfo* info);
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100945 virtual bool GenInlinedAbsFloat(CallInfo* info) = 0;
946 virtual bool GenInlinedAbsDouble(CallInfo* info) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700947 bool GenInlinedFloatCvt(CallInfo* info);
948 bool GenInlinedDoubleCvt(CallInfo* info);
Serban Constantinescu2eba1fa2014-07-31 19:07:17 +0100949 virtual bool GenInlinedCeil(CallInfo* info);
950 virtual bool GenInlinedFloor(CallInfo* info);
951 virtual bool GenInlinedRint(CallInfo* info);
952 virtual bool GenInlinedRound(CallInfo* info, bool is_double);
DaniilSokolov70c4f062014-06-24 17:34:00 -0700953 virtual bool GenInlinedArrayCopyCharArray(CallInfo* info);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800954 virtual bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700955 bool GenInlinedStringCompareTo(CallInfo* info);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700956 virtual bool GenInlinedCurrentThread(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700957 bool GenInlinedUnsafeGet(CallInfo* info, bool is_long, bool is_volatile);
958 bool GenInlinedUnsafePut(CallInfo* info, bool is_long, bool is_object,
959 bool is_volatile, bool is_ordered);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700960
961 // Shared by all targets - implemented in gen_loadstore.cc.
962 RegLocation LoadCurrMethod();
buzbee2700f7e2014-03-07 09:46:20 -0800963 void LoadCurrMethodDirect(RegStorage r_tgt);
Vladimir Marko20f85592015-03-19 10:07:02 +0000964 RegStorage LoadCurrMethodWithHint(RegStorage r_hint);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400965 virtual LIR* LoadConstant(RegStorage r_dest, int value);
buzbee695d13a2014-04-19 13:32:20 -0700966 // Natural word size.
Andreas Gampef6815702015-01-20 09:53:48 -0800967 LIR* LoadWordDisp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000968 return LoadBaseDisp(r_base, displacement, r_dest, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700969 }
970 // Load 32 bits, regardless of target.
Andreas Gampef6815702015-01-20 09:53:48 -0800971 LIR* Load32Disp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000972 return LoadBaseDisp(r_base, displacement, r_dest, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700973 }
974 // Load a reference at base + displacement and decompress into register.
Andreas Gampef6815702015-01-20 09:53:48 -0800975 LIR* LoadRefDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000976 VolatileKind is_volatile) {
977 return LoadBaseDisp(r_base, displacement, r_dest, kReference, is_volatile);
978 }
979 // Load a reference at base + index and decompress into register.
Andreas Gampef6815702015-01-20 09:53:48 -0800980 LIR* LoadRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
Matteo Franchin255e0142014-07-04 13:50:41 +0100981 int scale) {
982 return LoadBaseIndexed(r_base, r_index, r_dest, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -0700983 }
984 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400985 virtual RegLocation LoadValue(RegLocation rl_src, RegisterClass op_kind);
buzbee695d13a2014-04-19 13:32:20 -0700986 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400987 virtual RegLocation LoadValueWide(RegLocation rl_src, RegisterClass op_kind);
buzbee695d13a2014-04-19 13:32:20 -0700988 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400989 virtual void LoadValueDirect(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700990 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400991 virtual void LoadValueDirectFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700992 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400993 virtual void LoadValueDirectWide(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700994 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400995 virtual void LoadValueDirectWideFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700996 // Store an item of natural word size.
Andreas Gampef6815702015-01-20 09:53:48 -0800997 LIR* StoreWordDisp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000998 return StoreBaseDisp(r_base, displacement, r_src, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700999 }
1000 // Store an uncompressed reference into a compressed 32-bit container.
Andreas Gampef6815702015-01-20 09:53:48 -08001001 LIR* StoreRefDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001002 VolatileKind is_volatile) {
1003 return StoreBaseDisp(r_base, displacement, r_src, kReference, is_volatile);
1004 }
1005 // Store an uncompressed reference into a compressed 32-bit container by index.
Andreas Gampef6815702015-01-20 09:53:48 -08001006 LIR* StoreRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
Matteo Franchin255e0142014-07-04 13:50:41 +01001007 int scale) {
1008 return StoreBaseIndexed(r_base, r_index, r_src, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -07001009 }
1010 // Store 32 bits, regardless of target.
Andreas Gampef6815702015-01-20 09:53:48 -08001011 LIR* Store32Disp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001012 return StoreBaseDisp(r_base, displacement, r_src, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -07001013 }
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001014
1015 /**
1016 * @brief Used to do the final store in the destination as per bytecode semantics.
1017 * @param rl_dest The destination dalvik register location.
1018 * @param rl_src The source register location. Can be either physical register or dalvik register.
1019 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001020 virtual void StoreValue(RegLocation rl_dest, RegLocation rl_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001021
1022 /**
1023 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1024 * @see StoreValue
1025 * @param rl_dest The destination dalvik register location.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001026 * @param rl_src The source register location. Can be either physical register or dalvik
1027 * register.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001028 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001029 virtual void StoreValueWide(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001030
Mark Mendelle02d48f2014-01-15 11:19:23 -08001031 /**
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001032 * @brief Used to do the final store to a destination as per bytecode semantics.
1033 * @see StoreValue
1034 * @param rl_dest The destination dalvik register location.
1035 * @param rl_src The source register location. It must be kLocPhysReg
1036 *
1037 * This is used for x86 two operand computations, where we have computed the correct
1038 * register value that now needs to be properly registered. This is used to avoid an
1039 * extra register copy that would result if StoreValue was called.
1040 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001041 virtual void StoreFinalValue(RegLocation rl_dest, RegLocation rl_src);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001042
1043 /**
Mark Mendelle02d48f2014-01-15 11:19:23 -08001044 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1045 * @see StoreValueWide
1046 * @param rl_dest The destination dalvik register location.
1047 * @param rl_src The source register location. It must be kLocPhysReg
1048 *
1049 * This is used for x86 two operand computations, where we have computed the correct
1050 * register values that now need to be properly registered. This is used to avoid an
1051 * extra pair of register copies that would result if StoreValueWide was called.
1052 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001053 virtual void StoreFinalValueWide(RegLocation rl_dest, RegLocation rl_src);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001054
Brian Carlstrom7940e442013-07-12 13:46:57 -07001055 // Shared by all targets - implemented in mir_to_lir.cc.
1056 void CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001057 virtual void HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001058 bool MethodBlockCodeGen(BasicBlock* bb);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001059 bool SpecialMIR2LIR(const InlineMethod& special);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001060 virtual void MethodMIR2LIR();
buzbee7a11ab02014-04-28 20:02:38 -07001061 // Update LIR for verbose listings.
1062 void UpdateLIROffsets();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001063
Vladimir Markobf535be2014-11-19 18:52:35 +00001064 /**
1065 * @brief Mark a garbage collection card. Skip if the stored value is null.
1066 * @param val_reg the register holding the stored value to check against null.
1067 * @param tgt_addr_reg the address of the object or array where the value was stored.
Vladimir Marko743b98c2014-11-24 19:45:41 +00001068 * @param opt_flags the optimization flags which may indicate that the value is non-null.
Vladimir Markobf535be2014-11-19 18:52:35 +00001069 */
Vladimir Marko743b98c2014-11-24 19:45:41 +00001070 void MarkGCCard(int opt_flags, RegStorage val_reg, RegStorage tgt_addr_reg);
Vladimir Markobf535be2014-11-19 18:52:35 +00001071
Mark Mendell55d0eac2014-02-06 11:02:52 -08001072 /*
1073 * @brief Load the address of the dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001074 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001075 * @param type How the method will be invoked.
1076 * @param register that will contain the code address.
1077 * @note register will be passed to TargetReg to get physical register.
1078 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001079 void LoadCodeAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001080 SpecialTargetRegister symbolic_reg);
1081
1082 /*
1083 * @brief Load the Method* of a dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001084 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001085 * @param type How the method will be invoked.
1086 * @param register that will contain the code address.
1087 * @note register will be passed to TargetReg to get physical register.
1088 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001089 virtual void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001090 SpecialTargetRegister symbolic_reg);
1091
1092 /*
1093 * @brief Load the Class* of a Dex Class type into the register.
Fred Shihe7f82e22014-08-06 10:46:37 -07001094 * @param dex DexFile that contains the class type.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001095 * @param type How the method will be invoked.
1096 * @param register that will contain the code address.
1097 * @note register will be passed to TargetReg to get physical register.
1098 */
Fred Shihe7f82e22014-08-06 10:46:37 -07001099 virtual void LoadClassType(const DexFile& dex_file, uint32_t type_idx,
1100 SpecialTargetRegister symbolic_reg);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001101
Vladimir Marko20f85592015-03-19 10:07:02 +00001102 // TODO: Support PC-relative dex cache array loads on all platforms and
1103 // replace CanUseOpPcRelDexCacheArrayLoad() with dex_cache_arrays_layout_.Valid().
1104 virtual bool CanUseOpPcRelDexCacheArrayLoad() const;
1105
1106 /*
1107 * @brief Load an element of one of the dex cache arrays.
1108 * @param dex_file the dex file associated with the target dex cache.
1109 * @param offset the offset of the element in the fixed dex cache arrays' layout.
1110 * @param r_dest the register where to load the element.
1111 */
1112 virtual void OpPcRelDexCacheArrayLoad(const DexFile* dex_file, int offset, RegStorage r_dest);
1113
Mark Mendell766e9292014-01-27 07:55:47 -08001114 // Routines that work for the generic case, but may be overriden by target.
1115 /*
1116 * @brief Compare memory to immediate, and branch if condition true.
1117 * @param cond The condition code that when true will branch to the target.
1118 * @param temp_reg A temporary register that can be used if compare to memory is not
1119 * supported by the architecture.
1120 * @param base_reg The register holding the base address.
1121 * @param offset The offset from the base.
1122 * @param check_value The immediate to compare to.
Dave Allison69dfe512014-07-11 17:11:58 +00001123 * @param target branch target (or nullptr)
1124 * @param compare output for getting LIR for comparison (or nullptr)
Mark Mendell766e9292014-01-27 07:55:47 -08001125 * @returns The branch instruction that was generated.
1126 */
buzbee2700f7e2014-03-07 09:46:20 -08001127 virtual LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Dave Allison69dfe512014-07-11 17:11:58 +00001128 int offset, int check_value, LIR* target, LIR** compare);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001129
1130 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -07001131 virtual bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001132 RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ian Rogerse2143c02014-03-28 08:47:16 -07001133 virtual bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ningsheng Jian675e09b2014-10-23 13:48:36 +08001134 virtual void GenMultiplyByConstantFloat(RegLocation rl_dest, RegLocation rl_src1,
1135 int32_t constant) = 0;
1136 virtual void GenMultiplyByConstantDouble(RegLocation rl_dest, RegLocation rl_src1,
1137 int64_t constant) = 0;
Dave Allisonb373e092014-02-20 16:06:36 -08001138 virtual LIR* CheckSuspendUsingLoad() = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001139
Andreas Gampe98430592014-07-27 19:44:50 -07001140 virtual RegStorage LoadHelper(QuickEntrypointEnum trampoline) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001141
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001142 virtual LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001143 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001144 virtual LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
1145 int scale, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001146 virtual LIR* LoadConstantNoClobber(RegStorage r_dest, int value) = 0;
1147 virtual LIR* LoadConstantWide(RegStorage r_dest, int64_t value) = 0;
1148 virtual LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001149 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001150 virtual LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
1151 int scale, OpSize size) = 0;
Vladimir Markobf535be2014-11-19 18:52:35 +00001152
1153 /**
1154 * @brief Unconditionally mark a garbage collection card.
1155 * @param tgt_addr_reg the address of the object or array where the value was stored.
1156 */
1157 virtual void UnconditionallyMarkGCCard(RegStorage tgt_addr_reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001158
1159 // Required for target - register utilities.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001160
buzbeeb5860fb2014-06-21 15:31:01 -07001161 bool IsSameReg(RegStorage reg1, RegStorage reg2) {
1162 RegisterInfo* info1 = GetRegInfo(reg1);
1163 RegisterInfo* info2 = GetRegInfo(reg2);
1164 return (info1->Master() == info2->Master() &&
1165 (info1->StorageMask() & info2->StorageMask()) != 0);
1166 }
1167
Fred Shih37f05ef2014-07-16 18:38:08 -07001168 static constexpr bool IsWide(OpSize size) {
1169 return size == k64 || size == kDouble;
1170 }
1171
1172 static constexpr bool IsRef(OpSize size) {
1173 return size == kReference;
1174 }
1175
Andreas Gampe4b537a82014-06-30 22:24:53 -07001176 /**
1177 * @brief Portable way of getting special registers from the backend.
1178 * @param reg Enumeration describing the purpose of the register.
1179 * @return Return the #RegStorage corresponding to the given purpose @p reg.
1180 * @note This function is currently allowed to return any suitable view of the registers
1181 * (e.g. this could be 64-bit solo or 32-bit solo for 64-bit backends).
1182 */
buzbee2700f7e2014-03-07 09:46:20 -08001183 virtual RegStorage TargetReg(SpecialTargetRegister reg) = 0;
Andreas Gampe4b537a82014-06-30 22:24:53 -07001184
1185 /**
1186 * @brief Portable way of getting special registers from the backend.
1187 * @param reg Enumeration describing the purpose of the register.
Andreas Gampeccc60262014-07-04 18:02:38 -07001188 * @param wide_kind What kind of view of the special register is required.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001189 * @return Return the #RegStorage corresponding to the given purpose @p reg.
Andreas Gampeccc60262014-07-04 18:02:38 -07001190 *
Matteo Franchined7a0f22014-06-10 19:23:45 +01001191 * @note For 32b system, wide (kWide) views only make sense for the argument registers and the
Andreas Gampeccc60262014-07-04 18:02:38 -07001192 * return. In that case, this function should return a pair where the first component of
1193 * the result will be the indicated special register.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001194 */
Andreas Gampeccc60262014-07-04 18:02:38 -07001195 virtual RegStorage TargetReg(SpecialTargetRegister reg, WideKind wide_kind) {
1196 if (wide_kind == kWide) {
Zheng Xu5667fdb2014-10-23 18:29:55 +08001197 DCHECK((kArg0 <= reg && reg < kArg7) || (kFArg0 <= reg && reg < kFArg15) || (kRet0 == reg));
Andreas Gampe785d2f22014-11-03 22:57:30 -08001198 static_assert((kArg1 == kArg0 + 1) && (kArg2 == kArg1 + 1) && (kArg3 == kArg2 + 1) &&
1199 (kArg4 == kArg3 + 1) && (kArg5 == kArg4 + 1) && (kArg6 == kArg5 + 1) &&
1200 (kArg7 == kArg6 + 1), "kargs range unexpected");
1201 static_assert((kFArg1 == kFArg0 + 1) && (kFArg2 == kFArg1 + 1) && (kFArg3 == kFArg2 + 1) &&
1202 (kFArg4 == kFArg3 + 1) && (kFArg5 == kFArg4 + 1) && (kFArg6 == kFArg5 + 1) &&
1203 (kFArg7 == kFArg6 + 1) && (kFArg8 == kFArg7 + 1) && (kFArg9 == kFArg8 + 1) &&
1204 (kFArg10 == kFArg9 + 1) && (kFArg11 == kFArg10 + 1) &&
1205 (kFArg12 == kFArg11 + 1) && (kFArg13 == kFArg12 + 1) &&
1206 (kFArg14 == kFArg13 + 1) && (kFArg15 == kFArg14 + 1),
1207 "kfargs range unexpected");
1208 static_assert(kRet1 == kRet0 + 1, "kret range unexpected");
Andreas Gampeccc60262014-07-04 18:02:38 -07001209 return RegStorage::MakeRegPair(TargetReg(reg),
1210 TargetReg(static_cast<SpecialTargetRegister>(reg + 1)));
1211 } else {
1212 return TargetReg(reg);
1213 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001214 }
1215
Chao-ying Fua77ee512014-07-01 17:43:41 -07001216 /**
1217 * @brief Portable way of getting a special register for storing a pointer.
1218 * @see TargetReg()
1219 */
1220 virtual RegStorage TargetPtrReg(SpecialTargetRegister reg) {
1221 return TargetReg(reg);
1222 }
1223
Andreas Gampe4b537a82014-06-30 22:24:53 -07001224 // Get a reg storage corresponding to the wide & ref flags of the reg location.
1225 virtual RegStorage TargetReg(SpecialTargetRegister reg, RegLocation loc) {
1226 if (loc.ref) {
Andreas Gampeccc60262014-07-04 18:02:38 -07001227 return TargetReg(reg, kRef);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001228 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -07001229 return TargetReg(reg, loc.wide ? kWide : kNotWide);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001230 }
1231 }
1232
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001233 void EnsureInitializedArgMappingToPhysicalReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001234 virtual RegLocation GetReturnAlt() = 0;
1235 virtual RegLocation GetReturnWideAlt() = 0;
1236 virtual RegLocation LocCReturn() = 0;
buzbeea0cd2d72014-06-01 09:33:49 -07001237 virtual RegLocation LocCReturnRef() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001238 virtual RegLocation LocCReturnDouble() = 0;
1239 virtual RegLocation LocCReturnFloat() = 0;
1240 virtual RegLocation LocCReturnWide() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001241 virtual ResourceMask GetRegMaskCommon(const RegStorage& reg) const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001242 virtual void AdjustSpillMask() = 0;
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001243 virtual void ClobberCallerSave() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001244 virtual void FreeCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001245 virtual void LockCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001246 virtual void CompilerInitializeRegAlloc() = 0;
1247
1248 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -07001249 virtual void AssembleLIR() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001250 virtual void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) = 0;
1251 virtual void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
1252 ResourceMask* use_mask, ResourceMask* def_mask) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001253 virtual const char* GetTargetInstFmt(int opcode) = 0;
1254 virtual const char* GetTargetInstName(int opcode) = 0;
1255 virtual std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) = 0;
Andreas Gampeaf263df2014-07-11 16:40:54 -07001256
1257 // Note: This may return kEncodeNone on architectures that do not expose a PC. The caller must
1258 // take care of this.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001259 virtual ResourceMask GetPCUseDefEncoding() const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001260 virtual uint64_t GetTargetInstFlags(int opcode) = 0;
Ian Rogers5aa6e042014-06-13 16:38:24 -07001261 virtual size_t GetInsnSize(LIR* lir) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001262 virtual bool IsUnconditionalBranch(LIR* lir) = 0;
1263
Vladimir Marko674744e2014-04-24 15:18:26 +01001264 // Get the register class for load/store of a field.
1265 virtual RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) = 0;
1266
Brian Carlstrom7940e442013-07-12 13:46:57 -07001267 // Required for target - Dalvik-level generators.
1268 virtual void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001269 RegLocation rl_src1, RegLocation rl_src2, int flags) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001270 virtual void GenArithOpDouble(Instruction::Code opcode,
1271 RegLocation rl_dest, RegLocation rl_src1,
1272 RegLocation rl_src2) = 0;
1273 virtual void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
1274 RegLocation rl_src1, RegLocation rl_src2) = 0;
1275 virtual void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
1276 RegLocation rl_src1, RegLocation rl_src2) = 0;
1277 virtual void GenConversion(Instruction::Code opcode, RegLocation rl_dest,
1278 RegLocation rl_src) = 0;
Vladimir Marko1c282e22013-11-21 14:49:47 +00001279 virtual bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001280
1281 /**
1282 * @brief Used to generate code for intrinsic java\.lang\.Math methods min and max.
1283 * @details This is also applicable for java\.lang\.StrictMath since it is a simple algorithm
1284 * that applies on integers. The generated code will write the smallest or largest value
1285 * directly into the destination register as specified by the invoke information.
1286 * @param info Information about the invoke.
1287 * @param is_min If true generates code that computes minimum. Otherwise computes maximum.
Serban Constantinescu23abec92014-07-02 16:13:38 +01001288 * @param is_long If true the value value is Long. Otherwise the value is Int.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001289 * @return Returns true if successfully generated
1290 */
Serban Constantinescu23abec92014-07-02 16:13:38 +01001291 virtual bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) = 0;
1292 virtual bool GenInlinedMinMaxFP(CallInfo* info, bool is_min, bool is_double);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001293
Brian Carlstrom7940e442013-07-12 13:46:57 -07001294 virtual bool GenInlinedSqrt(CallInfo* info) = 0;
Vladimir Markoe508a202013-11-04 15:24:22 +00001295 virtual bool GenInlinedPeek(CallInfo* info, OpSize size) = 0;
1296 virtual bool GenInlinedPoke(CallInfo* info, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001297 virtual RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001298 bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001299 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001300 bool is_div) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001301 /*
1302 * @brief Generate an integer div or rem operation by a literal.
1303 * @param rl_dest Destination Location.
1304 * @param rl_src1 Numerator Location.
1305 * @param rl_src2 Divisor Location.
1306 * @param is_div 'true' if this is a division, 'false' for a remainder.
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001307 * @param flags The instruction optimization flags. It can include information
1308 * if exception check can be elided.
Mark Mendell2bf31e62014-01-23 12:13:40 -08001309 */
1310 virtual RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001311 RegLocation rl_src2, bool is_div, int flags) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001312 /*
1313 * @brief Generate an integer div or rem operation by a literal.
1314 * @param rl_dest Destination Location.
1315 * @param rl_src Numerator Location.
1316 * @param lit Divisor.
1317 * @param is_div 'true' if this is a division, 'false' for a remainder.
1318 */
buzbee2700f7e2014-03-07 09:46:20 -08001319 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit,
1320 bool is_div) = 0;
1321 virtual void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001322
1323 /**
1324 * @brief Used for generating code that throws ArithmeticException if both registers are zero.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001325 * @details This is used for generating DivideByZero checks when divisor is held in two
1326 * separate registers.
Mingyao Yange643a172014-04-08 11:02:52 -07001327 * @param reg The register holding the pair of 32-bit values.
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001328 */
Mingyao Yange643a172014-04-08 11:02:52 -07001329 virtual void GenDivZeroCheckWide(RegStorage reg) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001330
buzbee2700f7e2014-03-07 09:46:20 -08001331 virtual void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001332 virtual void GenExitSequence() = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001333 virtual void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001334 virtual void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001335
Mark Mendelld65c51a2014-04-29 16:55:20 -04001336 /*
1337 * @brief Handle Machine Specific MIR Extended opcodes.
1338 * @param bb The basic block in which the MIR is from.
1339 * @param mir The MIR whose opcode is not standard extended MIR.
1340 * @note Base class implementation will abort for unknown opcodes.
1341 */
1342 virtual void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir);
1343
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001344 /**
1345 * @brief Lowers the kMirOpSelect MIR into LIR.
1346 * @param bb The basic block in which the MIR is from.
1347 * @param mir The MIR whose opcode is kMirOpSelect.
1348 */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001349 virtual void GenSelect(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001350
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001351 /**
Andreas Gampe90969af2014-07-15 23:02:11 -07001352 * @brief Generates code to select one of the given constants depending on the given opcode.
Andreas Gampe90969af2014-07-15 23:02:11 -07001353 */
1354 virtual void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
1355 int32_t true_val, int32_t false_val, RegStorage rs_dest,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001356 RegisterClass dest_reg_class) = 0;
Andreas Gampe90969af2014-07-15 23:02:11 -07001357
1358 /**
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001359 * @brief Used to generate a memory barrier in an architecture specific way.
1360 * @details The last generated LIR will be considered for use as barrier. Namely,
1361 * if the last LIR can be updated in a way where it will serve the semantics of
1362 * barrier, then it will be used as such. Otherwise, a new LIR will be generated
1363 * that can keep the semantics.
1364 * @param barrier_kind The kind of memory barrier to generate.
Andreas Gampeb14329f2014-05-15 11:16:06 -07001365 * @return whether a new instruction was generated.
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001366 */
Andreas Gampeb14329f2014-05-15 11:16:06 -07001367 virtual bool GenMemBarrier(MemBarrierKind barrier_kind) = 0;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001368
Brian Carlstrom7940e442013-07-12 13:46:57 -07001369 virtual void GenMoveException(RegLocation rl_dest) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001370 virtual void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
1371 int first_bit, int second_bit) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001372 virtual void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) = 0;
1373 virtual void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) = 0;
Andreas Gampe48971b32014-08-06 10:09:01 -07001374
1375 // Create code for switch statements. Will decide between short and long versions below.
1376 void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1377 void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1378
1379 // Potentially backend-specific versions of switch instructions for shorter switch statements.
1380 // The default implementation will create a chained compare-and-branch.
1381 virtual void GenSmallPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1382 virtual void GenSmallSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1383 // Backend-specific versions of switch instructions for longer switch statements.
1384 virtual void GenLargePackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1385 virtual void GenLargeSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1386
Brian Carlstrom7940e442013-07-12 13:46:57 -07001387 virtual void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
1388 RegLocation rl_index, RegLocation rl_dest, int scale) = 0;
1389 virtual void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001390 RegLocation rl_index, RegLocation rl_src, int scale,
1391 bool card_mark) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001392 virtual void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001393 RegLocation rl_src1, RegLocation rl_shift, int flags) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001394
1395 // Required for target - single operation generators.
1396 virtual LIR* OpUnconditionalBranch(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001397 virtual LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) = 0;
1398 virtual LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value,
1399 LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001400 virtual LIR* OpCondBranch(ConditionCode cc, LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001401 virtual LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) = 0;
1402 virtual LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001403 virtual LIR* OpIT(ConditionCode cond, const char* guide) = 0;
Dave Allison3da67a52014-04-02 17:03:45 -07001404 virtual void OpEndIT(LIR* it) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001405 virtual LIR* OpMem(OpKind op, RegStorage r_base, int disp) = 0;
Vladimir Markof6737f72015-03-23 17:05:14 +00001406 virtual void OpPcRelLoad(RegStorage reg, LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001407 virtual LIR* OpReg(OpKind op, RegStorage r_dest_src) = 0;
buzbee7a11ab02014-04-28 20:02:38 -07001408 virtual void OpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001409 virtual LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) = 0;
1410 virtual LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001411 virtual LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001412
1413 /**
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001414 * @brief Used to generate an LIR that does a load from mem to reg.
1415 * @param r_dest The destination physical register.
1416 * @param r_base The base physical register for memory operand.
1417 * @param offset The displacement for memory operand.
1418 * @param move_type Specification on the move desired (size, alignment, register kind).
1419 * @return Returns the generate move LIR.
1420 */
buzbee2700f7e2014-03-07 09:46:20 -08001421 virtual LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset,
1422 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001423
1424 /**
1425 * @brief Used to generate an LIR that does a store from reg to mem.
1426 * @param r_base The base physical register for memory operand.
1427 * @param offset The displacement for memory operand.
1428 * @param r_src The destination physical register.
1429 * @param bytes_to_move The number of bytes to move.
1430 * @param is_aligned Whether the memory location is known to be aligned.
1431 * @return Returns the generate move LIR.
1432 */
buzbee2700f7e2014-03-07 09:46:20 -08001433 virtual LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src,
1434 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001435
1436 /**
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001437 * @brief Used for generating a conditional register to register operation.
1438 * @param op The opcode kind.
1439 * @param cc The condition code that when true will perform the opcode.
1440 * @param r_dest The destination physical register.
1441 * @param r_src The source physical register.
1442 * @return Returns the newly created LIR or null in case of creation failure.
1443 */
buzbee2700f7e2014-03-07 09:46:20 -08001444 virtual LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001445
buzbee2700f7e2014-03-07 09:46:20 -08001446 virtual LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) = 0;
1447 virtual LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1,
1448 RegStorage r_src2) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001449 virtual LIR* OpTestSuspend(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001450 virtual LIR* OpVldm(RegStorage r_base, int count) = 0;
1451 virtual LIR* OpVstm(RegStorage r_base, int count) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001452 virtual void OpRegCopyWide(RegStorage dest, RegStorage src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001453 virtual bool InexpensiveConstantInt(int32_t value) = 0;
1454 virtual bool InexpensiveConstantFloat(int32_t value) = 0;
1455 virtual bool InexpensiveConstantLong(int64_t value) = 0;
1456 virtual bool InexpensiveConstantDouble(int64_t value) = 0;
Matteo Franchinc763e352014-07-04 12:53:27 +01001457 virtual bool InexpensiveConstantInt(int32_t value, Instruction::Code opcode) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001458 UNUSED(opcode);
Matteo Franchinc763e352014-07-04 12:53:27 +01001459 return InexpensiveConstantInt(value);
1460 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001461
Ningsheng Jian675e09b2014-10-23 13:48:36 +08001462 /**
1463 * @brief Whether division by the given divisor can be converted to multiply by its reciprocal.
1464 * @param divisor A constant divisor bits of float type.
1465 * @return Returns true iff, x/divisor == x*(1.0f/divisor), for every float x.
1466 */
1467 bool CanDivideByReciprocalMultiplyFloat(int32_t divisor) {
1468 // True, if float value significand bits are 0.
1469 return ((divisor & 0x7fffff) == 0);
1470 }
1471
1472 /**
1473 * @brief Whether division by the given divisor can be converted to multiply by its reciprocal.
1474 * @param divisor A constant divisor bits of double type.
1475 * @return Returns true iff, x/divisor == x*(1.0/divisor), for every double x.
1476 */
1477 bool CanDivideByReciprocalMultiplyDouble(int64_t divisor) {
1478 // True, if double value significand bits are 0.
1479 return ((divisor & ((UINT64_C(1) << 52) - 1)) == 0);
1480 }
1481
Ian Rogersd9c4fc92013-10-01 19:45:43 -07001482 // May be optimized by targets.
1483 virtual void GenMonitorEnter(int opt_flags, RegLocation rl_src);
1484 virtual void GenMonitorExit(int opt_flags, RegLocation rl_src);
1485
Andreas Gampe98430592014-07-27 19:44:50 -07001486 virtual LIR* InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) = 0;
1487
Andreas Gampe9c462082015-01-27 14:31:40 -08001488 // Queries for backend support for vectors
1489 /*
1490 * Return the number of bits in a vector register.
1491 * @return 0 if vector registers are not supported, or the
1492 * number of bits in the vector register if supported.
1493 */
1494 virtual int VectorRegisterSize() {
1495 return 0;
1496 }
1497
1498 /*
1499 * Return the number of reservable vector registers supported
1500 * @param long_or_fp, true if floating point computations will be
1501 * executed or the operations will be long type while vector
1502 * registers are reserved.
1503 * @return the number of vector registers that are available
1504 * @note The backend should ensure that sufficient vector registers
1505 * are held back to generate scalar code without exhausting vector
1506 * registers, if scalar code also uses the vector registers.
1507 */
1508 virtual int NumReservableVectorRegisters(bool long_or_fp ATTRIBUTE_UNUSED) {
1509 return 0;
1510 }
1511
David Srbecky1109fb32015-04-07 20:21:06 +01001512 /**
1513 * @brief Buffer of DWARF's Call Frame Information opcodes.
1514 * @details It is used by debuggers and other tools to unwind the call stack.
1515 */
1516 dwarf::LazyDebugFrameOpCodeWriter& cfi() { return cfi_; }
1517
Brian Carlstrom7940e442013-07-12 13:46:57 -07001518 protected:
1519 Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
1520
1521 CompilationUnit* GetCompilationUnit() {
1522 return cu_;
1523 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001524 /*
Mark Mendell4708dcd2014-01-22 09:05:18 -08001525 * @brief Do these SRs overlap?
1526 * @param rl_op1 One RegLocation
1527 * @param rl_op2 The other RegLocation
1528 * @return 'true' if the VR pairs overlap
1529 *
1530 * Check to see if a result pair has a misaligned overlap with an operand pair. This
1531 * is not usual for dx to generate, but it is legal (for now). In a future rev of
1532 * dex, we'll want to make this case illegal.
1533 */
Alexei Zavjalovd8c3e362014-10-08 15:51:59 +07001534 bool PartiallyIntersects(RegLocation rl_op1, RegLocation rl_op2);
1535
1536 /*
1537 * @brief Do these SRs intersect?
1538 * @param rl_op1 One RegLocation
1539 * @param rl_op2 The other RegLocation
1540 * @return 'true' if the VR pairs intersect
1541 *
1542 * Check to see if a result pair has misaligned overlap or
1543 * full overlap with an operand pair.
1544 */
1545 bool Intersects(RegLocation rl_op1, RegLocation rl_op2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001546
Mark Mendelle02d48f2014-01-15 11:19:23 -08001547 /*
1548 * @brief Force a location (in a register) into a temporary register
1549 * @param loc location of result
1550 * @returns update location
1551 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001552 virtual RegLocation ForceTemp(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001553
1554 /*
1555 * @brief Force a wide location (in registers) into temporary registers
1556 * @param loc location of result
1557 * @returns update location
1558 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001559 virtual RegLocation ForceTempWide(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001560
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001561 virtual void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
1562 RegLocation rl_dest, RegLocation rl_src);
1563
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001564 void AddSlowPath(LIRSlowPath* slowpath);
1565
Serguei Katkov9ee45192014-07-17 14:39:03 +07001566 /*
1567 *
1568 * @brief Implement Set up instanceof a class.
1569 * @param needs_access_check 'true' if we must check the access.
1570 * @param type_known_final 'true' if the type is known to be a final class.
1571 * @param type_known_abstract 'true' if the type is known to be an abstract class.
1572 * @param use_declaring_class 'true' if the type can be loaded off the current Method*.
1573 * @param can_assume_type_is_in_dex_cache 'true' if the type is known to be in the cache.
1574 * @param type_idx Type index to use if use_declaring_class is 'false'.
1575 * @param rl_dest Result to be set to 0 or 1.
1576 * @param rl_src Object to be tested.
1577 */
1578 void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1579 bool type_known_abstract, bool use_declaring_class,
1580 bool can_assume_type_is_in_dex_cache,
1581 uint32_t type_idx, RegLocation rl_dest,
1582 RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001583
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001584 /**
1585 * @brief Used to insert marker that can be used to associate MIR with LIR.
1586 * @details Only inserts marker if verbosity is enabled.
1587 * @param mir The mir that is currently being generated.
1588 */
1589 void GenPrintLabel(MIR* mir);
1590
1591 /**
1592 * @brief Used to generate return sequence when there is no frame.
1593 * @details Assumes that the return registers have already been populated.
1594 */
1595 virtual void GenSpecialExitSequence() = 0;
1596
1597 /**
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001598 * @brief Used to generate stack frame for suspend path of special methods.
1599 */
1600 virtual void GenSpecialEntryForSuspend() = 0;
1601
1602 /**
1603 * @brief Used to pop the stack frame for suspend path of special methods.
1604 */
1605 virtual void GenSpecialExitForSuspend() = 0;
1606
1607 /**
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001608 * @brief Used to generate code for special methods that are known to be
1609 * small enough to work in frameless mode.
1610 * @param bb The basic block of the first MIR.
1611 * @param mir The first MIR of the special method.
1612 * @param special Information about the special method.
1613 * @return Returns whether or not this was handled successfully. Returns false
1614 * if caller should punt to normal MIR2LIR conversion.
1615 */
1616 virtual bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
1617
Brian Carlstrom7940e442013-07-12 13:46:57 -07001618 void ClobberBody(RegisterInfo* p);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001619 void SetCurrentDexPc(DexOffset dexpc) {
1620 current_dalvik_offset_ = dexpc;
1621 }
1622
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001623 /**
1624 * @brief Used to lock register if argument at in_position was passed that way.
1625 * @details Does nothing if the argument is passed via stack.
1626 * @param in_position The argument number whose register to lock.
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001627 */
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001628 void LockArg(size_t in_position);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001629
1630 /**
1631 * @brief Used to load VR argument to a physical register.
1632 * @details The load is only done if the argument is not already in physical register.
1633 * LockArg must have been previously called.
1634 * @param in_position The argument number to load.
1635 * @param wide Whether the argument is 64-bit or not.
1636 * @return Returns the register (or register pair) for the loaded argument.
1637 */
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001638 RegStorage LoadArg(size_t in_position, RegisterClass reg_class, bool wide = false);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001639
1640 /**
1641 * @brief Used to load a VR argument directly to a specified register location.
1642 * @param in_position The argument number to place in register.
1643 * @param rl_dest The register location where to place argument.
1644 */
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001645 void LoadArgDirect(size_t in_position, RegLocation rl_dest);
1646
1647 /**
1648 * @brief Used to spill register if argument at in_position was passed that way.
1649 * @details Does nothing if the argument is passed via stack.
1650 * @param in_position The argument number whose register to spill.
1651 */
1652 void SpillArg(size_t in_position);
1653
1654 /**
1655 * @brief Used to unspill register if argument at in_position was passed that way.
1656 * @details Does nothing if the argument is passed via stack.
1657 * @param in_position The argument number whose register to spill.
1658 */
1659 void UnspillArg(size_t in_position);
1660
1661 /**
1662 * @brief Generate suspend test in a special method.
1663 */
1664 SpecialSuspendCheckSlowPath* GenSpecialSuspendTest();
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001665
1666 /**
1667 * @brief Used to generate LIR for special getter method.
1668 * @param mir The mir that represents the iget.
1669 * @param special Information about the special getter method.
1670 * @return Returns whether LIR was successfully generated.
1671 */
1672 bool GenSpecialIGet(MIR* mir, const InlineMethod& special);
1673
1674 /**
1675 * @brief Used to generate LIR for special setter method.
1676 * @param mir The mir that represents the iput.
1677 * @param special Information about the special setter method.
1678 * @return Returns whether LIR was successfully generated.
1679 */
1680 bool GenSpecialIPut(MIR* mir, const InlineMethod& special);
1681
1682 /**
1683 * @brief Used to generate LIR for special return-args method.
1684 * @param mir The mir that represents the return of argument.
1685 * @param special Information about the special return-args method.
1686 * @return Returns whether LIR was successfully generated.
1687 */
1688 bool GenSpecialIdentity(MIR* mir, const InlineMethod& special);
1689
Vladimir Marko20f85592015-03-19 10:07:02 +00001690 /**
1691 * @brief Generate code to check if result is null and, if it is, call helper to load it.
1692 * @param r_result the result register.
1693 * @param trampoline the helper to call in slow path.
1694 * @param imm the immediate passed to the helper.
1695 * @param r_method the register with ArtMethod* if available, otherwise RegStorage::Invalid().
1696 */
1697 void GenIfNullUseHelperImmMethod(
1698 RegStorage r_result, QuickEntrypointEnum trampoline, int imm, RegStorage r_method);
1699
Vladimir Marko34773072015-04-07 09:56:48 +01001700 /**
1701 * @brief Generate code to retrieve Class* for another type to be used by SGET/SPUT.
1702 * @param field_info information about the field to be accessed.
1703 * @param opt_flags the optimization flags of the MIR.
1704 */
1705 RegStorage GenGetOtherTypeForSgetSput(const MirSFieldLoweringInfo& field_info, int opt_flags);
1706
Mingyao Yang42894562014-04-07 12:42:16 -07001707 void AddDivZeroCheckSlowPath(LIR* branch);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001708
Mingyao Yang80365d92014-04-18 12:10:58 -07001709 // Copy arg0 and arg1 to kArg0 and kArg1 safely, possibly using
1710 // kArg2 as temp.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001711 virtual void CopyToArgumentRegs(RegStorage arg0, RegStorage arg1);
1712
1713 /**
1714 * @brief Load Constant into RegLocation
1715 * @param rl_dest Destination RegLocation
1716 * @param value Constant value
1717 */
1718 virtual void GenConst(RegLocation rl_dest, int value);
Mingyao Yang80365d92014-04-18 12:10:58 -07001719
Serguei Katkov59a42af2014-07-05 00:55:46 +07001720 /**
1721 * Returns true iff wide GPRs are just different views on the same physical register.
1722 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001723 virtual bool WideGPRsAreAliases() const = 0;
Serguei Katkov59a42af2014-07-05 00:55:46 +07001724
1725 /**
1726 * Returns true iff wide FPRs are just different views on the same physical register.
1727 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001728 virtual bool WideFPRsAreAliases() const = 0;
Serguei Katkov59a42af2014-07-05 00:55:46 +07001729
1730
Andreas Gampe4b537a82014-06-30 22:24:53 -07001731 enum class WidenessCheck { // private
1732 kIgnoreWide,
1733 kCheckWide,
1734 kCheckNotWide
1735 };
1736
1737 enum class RefCheck { // private
1738 kIgnoreRef,
1739 kCheckRef,
1740 kCheckNotRef
1741 };
1742
1743 enum class FPCheck { // private
1744 kIgnoreFP,
1745 kCheckFP,
1746 kCheckNotFP
1747 };
1748
1749 /**
1750 * Check whether a reg storage seems well-formed, that is, if a reg storage is valid,
1751 * that it has the expected form for the flags.
1752 * A flag value of 0 means ignore. A flag value of -1 means false. A flag value of 1 means true.
1753 */
1754 void CheckRegStorageImpl(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp, bool fail,
1755 bool report)
1756 const;
1757
1758 /**
1759 * Check whether a reg location seems well-formed, that is, if a reg storage is encoded,
1760 * that it has the expected size.
1761 */
1762 void CheckRegLocationImpl(RegLocation rl, bool fail, bool report) const;
1763
1764 // See CheckRegStorageImpl. Will print or fail depending on kFailOnSizeError and
1765 // kReportSizeError.
1766 void CheckRegStorage(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp) const;
1767 // See CheckRegLocationImpl.
1768 void CheckRegLocation(RegLocation rl) const;
1769
Vladimir Marko767c7522015-03-20 12:47:30 +00001770 // Find the references at the beginning of a basic block (for generating GC maps).
1771 void InitReferenceVRegs(BasicBlock* bb, BitVector* references);
1772
1773 // Update references from prev_mir to mir in the same BB. If mir is null or before
1774 // prev_mir, report failure (return false) and update references to the end of the BB.
1775 bool UpdateReferenceVRegsLocal(MIR* mir, MIR* prev_mir, BitVector* references);
1776
1777 // Update references from prev_mir to mir.
1778 void UpdateReferenceVRegs(MIR* mir, MIR* prev_mir, BitVector* references);
1779
David Srbecky1109fb32015-04-07 20:21:06 +01001780 /**
1781 * Returns true if the frame spills the given core register.
1782 */
1783 bool CoreSpillMaskContains(int reg) {
1784 return (core_spill_mask_ & (1u << reg)) != 0;
1785 }
1786
Brian Carlstrom7940e442013-07-12 13:46:57 -07001787 public:
1788 // TODO: add accessors for these.
1789 LIR* literal_list_; // Constants.
1790 LIR* method_literal_list_; // Method literals requiring patching.
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001791 LIR* class_literal_list_; // Class literals requiring patching.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001792 LIR* code_literal_list_; // Code literals requiring patching.
buzbeeb48819d2013-09-14 16:15:25 -07001793 LIR* first_fixup_; // Doubly-linked list of LIR nodes requiring fixups.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001794
1795 protected:
Andreas Gampe9c462082015-01-27 14:31:40 -08001796 ArenaAllocator* const arena_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001797 CompilationUnit* const cu_;
1798 MIRGraph* const mir_graph_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001799 ArenaVector<SwitchTable*> switch_tables_;
1800 ArenaVector<FillArrayData*> fill_array_data_;
1801 ArenaVector<RegisterInfo*> tempreg_info_;
1802 ArenaVector<RegisterInfo*> reginfo_map_;
Vladimir Markof6737f72015-03-23 17:05:14 +00001803 ArenaVector<const void*> pointer_storage_;
buzbee0d829482013-10-11 15:24:55 -07001804 CodeOffset data_offset_; // starting offset of literal pool.
1805 size_t total_size_; // header + code size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001806 LIR* block_label_list_;
1807 PromotionMap* promotion_map_;
1808 /*
1809 * TODO: The code generation utilities don't have a built-in
1810 * mechanism to propagate the original Dalvik opcode address to the
1811 * associated generated instructions. For the trace compiler, this wasn't
1812 * necessary because the interpreter handled all throws and debugging
1813 * requests. For now we'll handle this by placing the Dalvik offset
1814 * in the CompilationUnit struct before codegen for each instruction.
1815 * The low-level LIR creation utilites will pull it from here. Rework this.
1816 */
buzbee0d829482013-10-11 15:24:55 -07001817 DexOffset current_dalvik_offset_;
Vladimir Marko767c7522015-03-20 12:47:30 +00001818 MIR* current_mir_;
buzbee0d829482013-10-11 15:24:55 -07001819 size_t estimated_native_code_size_; // Just an estimate; used to reserve code_buffer_ size.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001820 std::unique_ptr<RegisterPool> reg_pool_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001821 /*
1822 * Sanity checking for the register temp tracking. The same ssa
1823 * name should never be associated with one temp register per
1824 * instruction compilation.
1825 */
1826 int live_sreg_;
1827 CodeBuffer code_buffer_;
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001828 // The source mapping table data (pc -> dex). More entries than in encoded_mapping_table_
Andreas Gampee21dc3d2014-12-08 16:59:43 -08001829 DefaultSrcMap src_mapping_table_;
Ian Rogers96faf5b2013-08-09 22:05:32 -07001830 // The encoding mapping table data (dex -> pc offset and pc offset -> dex) with a size prefix.
Vladimir Marko80b96d12015-02-19 15:50:28 +00001831 ArenaVector<uint8_t> encoded_mapping_table_;
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001832 ArenaVector<uint32_t> core_vmap_table_;
1833 ArenaVector<uint32_t> fp_vmap_table_;
Vladimir Marko80b96d12015-02-19 15:50:28 +00001834 ArenaVector<uint8_t> native_gc_map_;
Vladimir Markof4da6752014-08-01 19:04:18 +01001835 ArenaVector<LinkerPatch> patches_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001836 int num_core_spills_;
1837 int num_fp_spills_;
1838 int frame_size_;
1839 unsigned int core_spill_mask_;
1840 unsigned int fp_spill_mask_;
1841 LIR* first_lir_insn_;
1842 LIR* last_lir_insn_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001843
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001844 ArenaVector<LIRSlowPath*> slow_paths_;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001845
1846 // The memory reference type for new LIRs.
1847 // NOTE: Passing this as an explicit parameter by all functions that directly or indirectly
1848 // invoke RawLIR() would clutter the code and reduce the readability.
1849 ResourceMask::ResourceBit mem_ref_type_;
1850
1851 // Each resource mask now takes 16-bytes, so having both use/def masks directly in a LIR
1852 // would consume 32 bytes per LIR. Instead, the LIR now holds only pointers to the masks
1853 // (i.e. 8 bytes on 32-bit arch, 16 bytes on 64-bit arch) and we use ResourceMaskCache
1854 // to deduplicate the masks.
1855 ResourceMaskCache mask_cache_;
Fred Shih37f05ef2014-07-16 18:38:08 -07001856
Vladimir Marko767c7522015-03-20 12:47:30 +00001857 // Record the MIR that generated a given safepoint (nullptr for prologue safepoints).
1858 ArenaVector<std::pair<LIR*, MIR*>> safepoints_;
1859
Vladimir Marko20f85592015-03-19 10:07:02 +00001860 // The layout of the cu_->dex_file's dex cache arrays for PC-relative addressing.
1861 const DexCacheArraysLayout dex_cache_arrays_layout_;
1862
Vladimir Markocc234812015-04-07 09:36:09 +01001863 // For architectures that don't have true PC-relative addressing, we can promote
1864 // a PC of an instruction (or another PC-relative address such as a pointer to
1865 // the dex cache arrays if supported) to a register. This is indicated to the
1866 // register promotion by allocating a backend temp.
1867 CompilerTemp* pc_rel_temp_;
1868
1869 // For architectures that don't have true PC-relative addressing (see pc_rel_temp_
1870 // above) and also have a limited range of offsets for loads, it's be useful to
1871 // know the minimum offset into the dex cache arrays, so we calculate that as well
1872 // if pc_rel_temp_ isn't nullptr.
1873 uint32_t dex_cache_arrays_min_offset_;
1874
David Srbecky1109fb32015-04-07 20:21:06 +01001875 dwarf::LazyDebugFrameOpCodeWriter cfi_;
1876
Serguei Katkov717a3e42014-11-13 17:19:42 +06001877 // ABI support
1878 class ShortyArg {
1879 public:
1880 explicit ShortyArg(char type) : type_(type) { }
1881 bool IsFP() { return type_ == 'F' || type_ == 'D'; }
1882 bool IsWide() { return type_ == 'J' || type_ == 'D'; }
1883 bool IsRef() { return type_ == 'L'; }
1884 char GetType() { return type_; }
1885 private:
1886 char type_;
1887 };
1888
1889 class ShortyIterator {
1890 public:
1891 ShortyIterator(const char* shorty, bool is_static);
1892 bool Next();
1893 ShortyArg GetArg() { return ShortyArg(pending_this_ ? 'L' : *cur_); }
1894 private:
1895 const char* cur_;
1896 bool pending_this_;
1897 bool initialized_;
1898 };
1899
1900 class InToRegStorageMapper {
1901 public:
1902 virtual RegStorage GetNextReg(ShortyArg arg) = 0;
1903 virtual ~InToRegStorageMapper() {}
1904 virtual void Reset() = 0;
1905 };
1906
1907 class InToRegStorageMapping {
1908 public:
1909 explicit InToRegStorageMapping(ArenaAllocator* arena)
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001910 : mapping_(arena->Adapter()),
1911 end_mapped_in_(0u), has_arguments_on_stack_(false), initialized_(false) {}
Serguei Katkov717a3e42014-11-13 17:19:42 +06001912 void Initialize(ShortyIterator* shorty, InToRegStorageMapper* mapper);
1913 /**
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001914 * @return the past-the-end index of VRs mapped to physical registers.
1915 * In other words any VR starting from this index is mapped to memory.
Serguei Katkov717a3e42014-11-13 17:19:42 +06001916 */
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001917 size_t GetEndMappedIn() { return end_mapped_in_; }
Serguei Katkov717a3e42014-11-13 17:19:42 +06001918 bool HasArgumentsOnStack() { return has_arguments_on_stack_; }
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001919 RegStorage GetReg(size_t in_position);
1920 ShortyArg GetShorty(size_t in_position);
Serguei Katkov717a3e42014-11-13 17:19:42 +06001921 bool IsInitialized() { return initialized_; }
1922 private:
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001923 static constexpr char kInvalidShorty = '-';
1924 ArenaVector<std::pair<ShortyArg, RegStorage>> mapping_;
1925 size_t end_mapped_in_;
Serguei Katkov717a3e42014-11-13 17:19:42 +06001926 bool has_arguments_on_stack_;
1927 bool initialized_;
1928 };
1929
1930 // Cached mapping of method input to reg storage according to ABI.
1931 InToRegStorageMapping in_to_reg_storage_mapping_;
1932 virtual InToRegStorageMapper* GetResetedInToRegStorageMapper() = 0;
1933
Fred Shih37f05ef2014-07-16 18:38:08 -07001934 private:
1935 static bool SizeMatchesTypeForEntrypoint(OpSize size, Primitive::Type type);
David Srbecky1109fb32015-04-07 20:21:06 +01001936
1937 friend class QuickCFITest;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001938}; // Class Mir2Lir
1939
1940} // namespace art
1941
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001942#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_