blob: f70087d451e7d50f3fc752ebbd14a0ea11ae71df [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
20#include "invoke_type.h"
21#include "compiled_method.h"
22#include "dex/compiler_enums.h"
23#include "dex/compiler_ir.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000024#include "dex/reg_storage.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070025#include "dex/backend.h"
Vladimir Marko8dea81c2014-06-06 14:50:36 +010026#include "dex/quick/resource_mask.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070027#include "driver/compiler_driver.h"
Andreas Gampe7cd26f32014-06-18 17:01:15 -070028#include "instruction_set.h"
Brian Carlstroma1ce1fe2014-02-24 23:23:58 -080029#include "leb128.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070030#include "safe_map.h"
Vladimir Marko089142c2014-06-05 10:57:05 +010031#include "utils/array_ref.h"
Nicolas Geoffray818f2102014-02-18 16:43:35 +000032#include "utils/arena_allocator.h"
33#include "utils/growable_array.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070034
35namespace art {
36
buzbee0d829482013-10-11 15:24:55 -070037/*
38 * TODO: refactoring pass to move these (and other) typdefs towards usage style of runtime to
39 * add type safety (see runtime/offsets.h).
40 */
41typedef uint32_t DexOffset; // Dex offset in code units.
42typedef uint16_t NarrowDexOffset; // For use in structs, Dex offsets range from 0 .. 0xffff.
43typedef uint32_t CodeOffset; // Native code offset in bytes.
44
Brian Carlstrom7940e442013-07-12 13:46:57 -070045// Set to 1 to measure cost of suspend check.
46#define NO_SUSPEND 0
47
48#define IS_BINARY_OP (1ULL << kIsBinaryOp)
49#define IS_BRANCH (1ULL << kIsBranch)
50#define IS_IT (1ULL << kIsIT)
51#define IS_LOAD (1ULL << kMemLoad)
52#define IS_QUAD_OP (1ULL << kIsQuadOp)
53#define IS_QUIN_OP (1ULL << kIsQuinOp)
54#define IS_SEXTUPLE_OP (1ULL << kIsSextupleOp)
55#define IS_STORE (1ULL << kMemStore)
56#define IS_TERTIARY_OP (1ULL << kIsTertiaryOp)
57#define IS_UNARY_OP (1ULL << kIsUnaryOp)
58#define NEEDS_FIXUP (1ULL << kPCRelFixup)
59#define NO_OPERAND (1ULL << kNoOperand)
60#define REG_DEF0 (1ULL << kRegDef0)
61#define REG_DEF1 (1ULL << kRegDef1)
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -080062#define REG_DEF2 (1ULL << kRegDef2)
Brian Carlstrom7940e442013-07-12 13:46:57 -070063#define REG_DEFA (1ULL << kRegDefA)
64#define REG_DEFD (1ULL << kRegDefD)
65#define REG_DEF_FPCS_LIST0 (1ULL << kRegDefFPCSList0)
66#define REG_DEF_FPCS_LIST2 (1ULL << kRegDefFPCSList2)
67#define REG_DEF_LIST0 (1ULL << kRegDefList0)
68#define REG_DEF_LIST1 (1ULL << kRegDefList1)
69#define REG_DEF_LR (1ULL << kRegDefLR)
70#define REG_DEF_SP (1ULL << kRegDefSP)
71#define REG_USE0 (1ULL << kRegUse0)
72#define REG_USE1 (1ULL << kRegUse1)
73#define REG_USE2 (1ULL << kRegUse2)
74#define REG_USE3 (1ULL << kRegUse3)
75#define REG_USE4 (1ULL << kRegUse4)
76#define REG_USEA (1ULL << kRegUseA)
77#define REG_USEC (1ULL << kRegUseC)
78#define REG_USED (1ULL << kRegUseD)
Vladimir Marko70b797d2013-12-03 15:25:24 +000079#define REG_USEB (1ULL << kRegUseB)
Brian Carlstrom7940e442013-07-12 13:46:57 -070080#define REG_USE_FPCS_LIST0 (1ULL << kRegUseFPCSList0)
81#define REG_USE_FPCS_LIST2 (1ULL << kRegUseFPCSList2)
82#define REG_USE_LIST0 (1ULL << kRegUseList0)
83#define REG_USE_LIST1 (1ULL << kRegUseList1)
84#define REG_USE_LR (1ULL << kRegUseLR)
85#define REG_USE_PC (1ULL << kRegUsePC)
86#define REG_USE_SP (1ULL << kRegUseSP)
87#define SETS_CCODES (1ULL << kSetsCCodes)
88#define USES_CCODES (1ULL << kUsesCCodes)
Serguei Katkove90501d2014-03-12 15:56:54 +070089#define USE_FP_STACK (1ULL << kUseFpStack)
buzbee9da5c102014-03-28 12:59:18 -070090#define REG_USE_LO (1ULL << kUseLo)
91#define REG_USE_HI (1ULL << kUseHi)
92#define REG_DEF_LO (1ULL << kDefLo)
93#define REG_DEF_HI (1ULL << kDefHi)
Brian Carlstrom7940e442013-07-12 13:46:57 -070094
95// Common combo register usage patterns.
96#define REG_DEF01 (REG_DEF0 | REG_DEF1)
Matteo Franchine45fb9e2014-05-06 10:10:30 +010097#define REG_DEF012 (REG_DEF0 | REG_DEF1 | REG_DEF2)
Brian Carlstrom7940e442013-07-12 13:46:57 -070098#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
99#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
100#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
101#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000102#define REG_DEF0_USE123 (REG_DEF0 | REG_USE123)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700103#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
104#define REG_DEF0_USE2 (REG_DEF0 | REG_USE2)
105#define REG_DEFAD_USEAD (REG_DEFAD_USEA | REG_USED)
106#define REG_DEFAD_USEA (REG_DEFA_USEA | REG_DEFD)
107#define REG_DEFA_USEA (REG_DEFA | REG_USEA)
108#define REG_USE012 (REG_USE01 | REG_USE2)
109#define REG_USE014 (REG_USE01 | REG_USE4)
110#define REG_USE01 (REG_USE0 | REG_USE1)
111#define REG_USE02 (REG_USE0 | REG_USE2)
112#define REG_USE12 (REG_USE1 | REG_USE2)
113#define REG_USE23 (REG_USE2 | REG_USE3)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000114#define REG_USE123 (REG_USE1 | REG_USE2 | REG_USE3)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700115
buzbee695d13a2014-04-19 13:32:20 -0700116// TODO: #includes need a cleanup
117#ifndef INVALID_SREG
118#define INVALID_SREG (-1)
119#endif
120
Brian Carlstrom7940e442013-07-12 13:46:57 -0700121struct BasicBlock;
122struct CallInfo;
123struct CompilationUnit;
Vladimir Marko5816ed42013-11-27 17:04:20 +0000124struct InlineMethod;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700125struct MIR;
buzbeeb48819d2013-09-14 16:15:25 -0700126struct LIR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700127struct RegLocation;
128struct RegisterInfo;
Vladimir Marko5c96e6b2013-11-14 15:34:17 +0000129class DexFileMethodInliner;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700130class MIRGraph;
131class Mir2Lir;
132
133typedef int (*NextCallInsn)(CompilationUnit*, CallInfo*, int,
134 const MethodReference& target_method,
135 uint32_t method_idx, uintptr_t direct_code,
136 uintptr_t direct_method, InvokeType type);
137
138typedef std::vector<uint8_t> CodeBuffer;
139
buzbeeb48819d2013-09-14 16:15:25 -0700140struct UseDefMasks {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100141 const ResourceMask* use_mask; // Resource mask for use.
142 const ResourceMask* def_mask; // Resource mask for def.
buzbeeb48819d2013-09-14 16:15:25 -0700143};
144
145struct AssemblyInfo {
146 LIR* pcrel_next; // Chain of LIR nodes needing pc relative fixups.
buzbeeb48819d2013-09-14 16:15:25 -0700147};
Brian Carlstrom7940e442013-07-12 13:46:57 -0700148
149struct LIR {
buzbee0d829482013-10-11 15:24:55 -0700150 CodeOffset offset; // Offset of this instruction.
151 NarrowDexOffset dalvik_offset; // Offset of Dalvik opcode in code units (16-bit words).
buzbeeb48819d2013-09-14 16:15:25 -0700152 int16_t opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700153 LIR* next;
154 LIR* prev;
155 LIR* target;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700156 struct {
buzbeeb48819d2013-09-14 16:15:25 -0700157 unsigned int alias_info:17; // For Dalvik register disambiguation.
158 bool is_nop:1; // LIR is optimized away.
159 unsigned int size:4; // Note: size of encoded instruction is in bytes.
160 bool use_def_invalid:1; // If true, masks should not be used.
161 unsigned int generation:1; // Used to track visitation state during fixup pass.
162 unsigned int fixup:8; // Fixup kind.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700163 } flags;
buzbeeb48819d2013-09-14 16:15:25 -0700164 union {
buzbee0d829482013-10-11 15:24:55 -0700165 UseDefMasks m; // Use & Def masks used during optimization.
Vladimir Marko306f0172014-01-07 18:21:20 +0000166 AssemblyInfo a; // Instruction info used during assembly phase.
buzbeeb48819d2013-09-14 16:15:25 -0700167 } u;
buzbee0d829482013-10-11 15:24:55 -0700168 int32_t operands[5]; // [0..4] = [dest, src1, src2, extra, extra2].
Brian Carlstrom7940e442013-07-12 13:46:57 -0700169};
170
171// Target-specific initialization.
172Mir2Lir* ArmCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
173 ArenaAllocator* const arena);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100174Mir2Lir* Arm64CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
175 ArenaAllocator* const arena);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700176Mir2Lir* MipsCodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
177 ArenaAllocator* const arena);
178Mir2Lir* X86CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
179 ArenaAllocator* const arena);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700180Mir2Lir* X86_64CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
181 ArenaAllocator* const arena);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700182
183// Utility macros to traverse the LIR list.
184#define NEXT_LIR(lir) (lir->next)
185#define PREV_LIR(lir) (lir->prev)
186
187// Defines for alias_info (tracks Dalvik register references).
188#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
buzbeeb48819d2013-09-14 16:15:25 -0700189#define DECODE_ALIAS_INFO_WIDE_FLAG (0x10000)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700190#define DECODE_ALIAS_INFO_WIDE(X) ((X & DECODE_ALIAS_INFO_WIDE_FLAG) ? 1 : 0)
191#define ENCODE_ALIAS_INFO(REG, ISWIDE) (REG | (ISWIDE ? DECODE_ALIAS_INFO_WIDE_FLAG : 0))
192
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800193#define ENCODE_REG_PAIR(low_reg, high_reg) ((low_reg & 0xff) | ((high_reg & 0xff) << 8))
194#define DECODE_REG_PAIR(both_regs, low_reg, high_reg) \
195 do { \
196 low_reg = both_regs & 0xff; \
197 high_reg = (both_regs >> 8) & 0xff; \
198 } while (false)
199
buzbeec729a6b2013-09-14 16:04:31 -0700200// Mask to denote sreg as the start of a double. Must not interfere with low 16 bits.
201#define STARTING_DOUBLE_SREG 0x10000
202
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700203// TODO: replace these macros
Brian Carlstrom7940e442013-07-12 13:46:57 -0700204#define SLOW_FIELD_PATH (cu_->enable_debug & (1 << kDebugSlowFieldPath))
205#define SLOW_INVOKE_PATH (cu_->enable_debug & (1 << kDebugSlowInvokePath))
206#define SLOW_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowStringPath))
207#define SLOW_TYPE_PATH (cu_->enable_debug & (1 << kDebugSlowTypePath))
208#define EXERCISE_SLOWEST_STRING_PATH (cu_->enable_debug & (1 << kDebugSlowestStringPath))
Brian Carlstrom7940e442013-07-12 13:46:57 -0700209
Andreas Gampe7cd26f32014-06-18 17:01:15 -0700210// Size of a frame that we definitely consider large. Anything larger than this should
211// definitely get a stack overflow check.
212static constexpr size_t kLargeFrameSize = 2 * KB;
213
214// Size of a frame that should be small. Anything leaf method smaller than this should run
215// without a stack overflow check.
216// The constant is from experience with frameworks code.
217static constexpr size_t kSmallFrameSize = 1 * KB;
218
219// Determine whether a frame is small or large, used in the decision on whether to elide a
220// stack overflow check on method entry.
221//
222// A frame is considered large when it's either above kLargeFrameSize, or a quarter of the
223// overflow-usable stack space.
224static constexpr bool IsLargeFrame(size_t size, InstructionSet isa) {
225 return size >= kLargeFrameSize || size >= GetStackOverflowReservedBytes(isa) / 4;
226}
227
228// We want to ensure that on all systems kSmallFrameSize will lead to false in IsLargeFrame.
229COMPILE_ASSERT(!IsLargeFrame(kSmallFrameSize, kArm),
230 kSmallFrameSize_is_not_a_small_frame_arm);
231COMPILE_ASSERT(!IsLargeFrame(kSmallFrameSize, kArm64),
232 kSmallFrameSize_is_not_a_small_frame_arm64);
233COMPILE_ASSERT(!IsLargeFrame(kSmallFrameSize, kMips),
234 kSmallFrameSize_is_not_a_small_frame_mips);
235COMPILE_ASSERT(!IsLargeFrame(kSmallFrameSize, kX86),
236 kSmallFrameSize_is_not_a_small_frame_x86);
237COMPILE_ASSERT(!IsLargeFrame(kSmallFrameSize, kX86_64),
238 kSmallFrameSize_is_not_a_small_frame_x64_64);
239
Brian Carlstrom7940e442013-07-12 13:46:57 -0700240class Mir2Lir : public Backend {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700241 public:
buzbee0d829482013-10-11 15:24:55 -0700242 /*
243 * Auxiliary information describing the location of data embedded in the Dalvik
244 * byte code stream.
245 */
246 struct EmbeddedData {
247 CodeOffset offset; // Code offset of data block.
248 const uint16_t* table; // Original dex data.
249 DexOffset vaddr; // Dalvik offset of parent opcode.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700250 };
251
buzbee0d829482013-10-11 15:24:55 -0700252 struct FillArrayData : EmbeddedData {
253 int32_t size;
254 };
255
256 struct SwitchTable : EmbeddedData {
257 LIR* anchor; // Reference instruction for relative offsets.
258 LIR** targets; // Array of case targets.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700259 };
260
261 /* Static register use counts */
262 struct RefCounts {
263 int count;
264 int s_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700265 };
266
267 /*
buzbee091cc402014-03-31 10:14:40 -0700268 * Data structure tracking the mapping detween a Dalvik value (32 or 64 bits)
269 * and native register storage. The primary purpose is to reuse previuosly
270 * loaded values, if possible, and otherwise to keep the value in register
271 * storage as long as possible.
272 *
273 * NOTE 1: wide_value refers to the width of the Dalvik value contained in
274 * this register (or pair). For example, a 64-bit register containing a 32-bit
275 * Dalvik value would have wide_value==false even though the storage container itself
276 * is wide. Similarly, a 32-bit register containing half of a 64-bit Dalvik value
277 * would have wide_value==true (and additionally would have its partner field set to the
278 * other half whose wide_value field would also be true.
279 *
280 * NOTE 2: In the case of a register pair, you can determine which of the partners
281 * is the low half by looking at the s_reg names. The high s_reg will equal low_sreg + 1.
282 *
283 * NOTE 3: In the case of a 64-bit register holding a Dalvik wide value, wide_value
284 * will be true and partner==self. s_reg refers to the low-order word of the Dalvik
285 * value, and the s_reg of the high word is implied (s_reg + 1).
286 *
287 * NOTE 4: The reg and is_temp fields should always be correct. If is_temp is false no
288 * other fields have meaning. [perhaps not true, wide should work for promoted regs?]
289 * If is_temp==true and live==false, no other fields have
290 * meaning. If is_temp==true and live==true, wide_value, partner, dirty, s_reg, def_start
291 * and def_end describe the relationship between the temp register/register pair and
292 * the Dalvik value[s] described by s_reg/s_reg+1.
293 *
294 * The fields used_storage, master_storage and storage_mask are used to track allocation
295 * in light of potential aliasing. For example, consider Arm's d2, which overlaps s4 & s5.
296 * d2's storage mask would be 0x00000003, the two low-order bits denoting 64 bits of
297 * storage use. For s4, it would be 0x0000001; for s5 0x00000002. These values should not
298 * change once initialized. The "used_storage" field tracks current allocation status.
299 * Although each record contains this field, only the field from the largest member of
300 * an aliased group is used. In our case, it would be d2's. The master_storage pointer
301 * of d2, s4 and s5 would all point to d2's used_storage field. Each bit in a used_storage
302 * represents 32 bits of storage. d2's used_storage would be initialized to 0xfffffffc.
303 * Then, if we wanted to determine whether s4 could be allocated, we would "and"
304 * s4's storage_mask with s4's *master_storage. If the result is zero, s4 is free and
305 * to allocate: *master_storage |= storage_mask. To free, *master_storage &= ~storage_mask.
306 *
307 * For an X86 vector register example, storage_mask would be:
308 * 0x00000001 for 32-bit view of xmm1
309 * 0x00000003 for 64-bit view of xmm1
310 * 0x0000000f for 128-bit view of xmm1
311 * 0x000000ff for 256-bit view of ymm1 // future expansion, if needed
312 * 0x0000ffff for 512-bit view of ymm1 // future expansion, if needed
313 * 0xffffffff for 1024-bit view of ymm1 // future expansion, if needed
314 *
buzbee30adc732014-05-09 15:10:18 -0700315 * The "liveness" of a register is handled in a similar way. The liveness_ storage is
316 * held in the widest member of an aliased set. Note, though, that for a temp register to
317 * reused as live, it must both be marked live and the associated SReg() must match the
318 * desired s_reg. This gets a little complicated when dealing with aliased registers. All
319 * members of an aliased set will share the same liveness flags, but each will individually
320 * maintain s_reg_. In this way we can know that at least one member of an
321 * aliased set is live, but will only fully match on the appropriate alias view. For example,
322 * if Arm d1 is live as a double and has s_reg_ set to Dalvik v8 (which also implies v9
323 * because it is wide), its aliases s2 and s3 will show as live, but will have
324 * s_reg_ == INVALID_SREG. An attempt to later AllocLiveReg() of v9 with a single-precision
325 * view will fail because although s3's liveness bit is set, its s_reg_ will not match v9.
326 * This will cause all members of the aliased set to be clobbered and AllocLiveReg() will
327 * report that v9 is currently not live as a single (which is what we want).
328 *
buzbee091cc402014-03-31 10:14:40 -0700329 * NOTE: the x86 usage is still somewhat in flux. There are competing notions of how
330 * to treat xmm registers:
331 * 1. Treat them all as 128-bits wide, but denote how much data used via bytes field.
332 * o This more closely matches reality, but means you'd need to be able to get
333 * to the associated RegisterInfo struct to figure out how it's being used.
334 * o This is how 64-bit core registers will be used - always 64 bits, but the
335 * "bytes" field will be 4 for 32-bit usage and 8 for 64-bit usage.
336 * 2. View the xmm registers based on contents.
337 * o A single in a xmm2 register would be k32BitVector, while a double in xmm2 would
338 * be a k64BitVector.
339 * o Note that the two uses above would be considered distinct registers (but with
340 * the aliasing mechanism, we could detect interference).
341 * o This is how aliased double and single float registers will be handled on
342 * Arm and MIPS.
343 * Working plan is, for all targets, to follow mechanism 1 for 64-bit core registers, and
344 * mechanism 2 for aliased float registers and x86 vector registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700345 */
buzbee091cc402014-03-31 10:14:40 -0700346 class RegisterInfo {
347 public:
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100348 RegisterInfo(RegStorage r, const ResourceMask& mask = kEncodeAll);
buzbee091cc402014-03-31 10:14:40 -0700349 ~RegisterInfo() {}
350 static void* operator new(size_t size, ArenaAllocator* arena) {
351 return arena->Alloc(size, kArenaAllocRegAlloc);
352 }
353
buzbee85089dd2014-05-25 15:10:52 -0700354 static const uint32_t k32SoloStorageMask = 0x00000001;
355 static const uint32_t kLowSingleStorageMask = 0x00000001;
356 static const uint32_t kHighSingleStorageMask = 0x00000002;
357 static const uint32_t k64SoloStorageMask = 0x00000003;
358 static const uint32_t k128SoloStorageMask = 0x0000000f;
359 static const uint32_t k256SoloStorageMask = 0x000000ff;
360 static const uint32_t k512SoloStorageMask = 0x0000ffff;
361 static const uint32_t k1024SoloStorageMask = 0xffffffff;
362
buzbee091cc402014-03-31 10:14:40 -0700363 bool InUse() { return (storage_mask_ & master_->used_storage_) != 0; }
364 void MarkInUse() { master_->used_storage_ |= storage_mask_; }
365 void MarkFree() { master_->used_storage_ &= ~storage_mask_; }
buzbeeba574512014-05-12 15:13:16 -0700366 // No part of the containing storage is live in this view.
367 bool IsDead() { return (master_->liveness_ & storage_mask_) == 0; }
368 // Liveness of this view matches. Note: not equivalent to !IsDead().
buzbee30adc732014-05-09 15:10:18 -0700369 bool IsLive() { return (master_->liveness_ & storage_mask_) == storage_mask_; }
buzbee082833c2014-05-17 23:16:26 -0700370 void MarkLive(int s_reg) {
371 // TODO: Anything useful to assert here?
372 s_reg_ = s_reg;
373 master_->liveness_ |= storage_mask_;
374 }
buzbee30adc732014-05-09 15:10:18 -0700375 void MarkDead() {
buzbee082833c2014-05-17 23:16:26 -0700376 if (SReg() != INVALID_SREG) {
377 s_reg_ = INVALID_SREG;
378 master_->liveness_ &= ~storage_mask_;
379 ResetDefBody();
380 }
buzbee30adc732014-05-09 15:10:18 -0700381 }
buzbee091cc402014-03-31 10:14:40 -0700382 RegStorage GetReg() { return reg_; }
383 void SetReg(RegStorage reg) { reg_ = reg; }
384 bool IsTemp() { return is_temp_; }
385 void SetIsTemp(bool val) { is_temp_ = val; }
386 bool IsWide() { return wide_value_; }
buzbee082833c2014-05-17 23:16:26 -0700387 void SetIsWide(bool val) {
388 wide_value_ = val;
389 if (!val) {
390 // If not wide, reset partner to self.
391 SetPartner(GetReg());
392 }
393 }
buzbee091cc402014-03-31 10:14:40 -0700394 bool IsDirty() { return dirty_; }
395 void SetIsDirty(bool val) { dirty_ = val; }
396 RegStorage Partner() { return partner_; }
397 void SetPartner(RegStorage partner) { partner_ = partner; }
buzbee082833c2014-05-17 23:16:26 -0700398 int SReg() { return (!IsTemp() || IsLive()) ? s_reg_ : INVALID_SREG; }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100399 const ResourceMask& DefUseMask() { return def_use_mask_; }
400 void SetDefUseMask(const ResourceMask& def_use_mask) { def_use_mask_ = def_use_mask; }
buzbee091cc402014-03-31 10:14:40 -0700401 RegisterInfo* Master() { return master_; }
buzbee30adc732014-05-09 15:10:18 -0700402 void SetMaster(RegisterInfo* master) {
403 master_ = master;
404 if (master != this) {
405 master_->aliased_ = true;
buzbeeba574512014-05-12 15:13:16 -0700406 DCHECK(alias_chain_ == nullptr);
407 alias_chain_ = master_->alias_chain_;
408 master_->alias_chain_ = this;
buzbee30adc732014-05-09 15:10:18 -0700409 }
410 }
411 bool IsAliased() { return aliased_; }
buzbeeba574512014-05-12 15:13:16 -0700412 RegisterInfo* GetAliasChain() { return alias_chain_; }
buzbee091cc402014-03-31 10:14:40 -0700413 uint32_t StorageMask() { return storage_mask_; }
414 void SetStorageMask(uint32_t storage_mask) { storage_mask_ = storage_mask; }
415 LIR* DefStart() { return def_start_; }
416 void SetDefStart(LIR* def_start) { def_start_ = def_start; }
417 LIR* DefEnd() { return def_end_; }
418 void SetDefEnd(LIR* def_end) { def_end_ = def_end; }
419 void ResetDefBody() { def_start_ = def_end_ = nullptr; }
buzbee85089dd2014-05-25 15:10:52 -0700420 // Find member of aliased set matching storage_used; return nullptr if none.
421 RegisterInfo* FindMatchingView(uint32_t storage_used) {
422 RegisterInfo* res = Master();
423 for (; res != nullptr; res = res->GetAliasChain()) {
424 if (res->StorageMask() == storage_used)
425 break;
426 }
427 return res;
428 }
buzbee091cc402014-03-31 10:14:40 -0700429
430 private:
431 RegStorage reg_;
432 bool is_temp_; // Can allocate as temp?
433 bool wide_value_; // Holds a Dalvik wide value (either itself, or part of a pair).
buzbee091cc402014-03-31 10:14:40 -0700434 bool dirty_; // If live, is it dirty?
buzbee30adc732014-05-09 15:10:18 -0700435 bool aliased_; // Is this the master for other aliased RegisterInfo's?
buzbee091cc402014-03-31 10:14:40 -0700436 RegStorage partner_; // If wide_value, other reg of pair or self if 64-bit register.
437 int s_reg_; // Name of live value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100438 ResourceMask def_use_mask_; // Resources for this element.
buzbee091cc402014-03-31 10:14:40 -0700439 uint32_t used_storage_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee30adc732014-05-09 15:10:18 -0700440 uint32_t liveness_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee091cc402014-03-31 10:14:40 -0700441 RegisterInfo* master_; // Pointer to controlling storage mask.
442 uint32_t storage_mask_; // Track allocation of sub-units.
443 LIR *def_start_; // Starting inst in last def sequence.
444 LIR *def_end_; // Ending inst in last def sequence.
buzbeeba574512014-05-12 15:13:16 -0700445 RegisterInfo* alias_chain_; // Chain of aliased registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700446 };
447
buzbee091cc402014-03-31 10:14:40 -0700448 class RegisterPool {
449 public:
buzbeeb01bf152014-05-13 15:59:07 -0700450 RegisterPool(Mir2Lir* m2l, ArenaAllocator* arena,
Vladimir Marko089142c2014-06-05 10:57:05 +0100451 const ArrayRef<const RegStorage>& core_regs,
452 const ArrayRef<const RegStorage>& core64_regs,
453 const ArrayRef<const RegStorage>& sp_regs,
454 const ArrayRef<const RegStorage>& dp_regs,
455 const ArrayRef<const RegStorage>& reserved_regs,
456 const ArrayRef<const RegStorage>& reserved64_regs,
457 const ArrayRef<const RegStorage>& core_temps,
458 const ArrayRef<const RegStorage>& core64_temps,
459 const ArrayRef<const RegStorage>& sp_temps,
460 const ArrayRef<const RegStorage>& dp_temps);
buzbee091cc402014-03-31 10:14:40 -0700461 ~RegisterPool() {}
462 static void* operator new(size_t size, ArenaAllocator* arena) {
463 return arena->Alloc(size, kArenaAllocRegAlloc);
464 }
465 void ResetNextTemp() {
466 next_core_reg_ = 0;
467 next_sp_reg_ = 0;
468 next_dp_reg_ = 0;
469 }
470 GrowableArray<RegisterInfo*> core_regs_;
471 int next_core_reg_;
buzbeeb01bf152014-05-13 15:59:07 -0700472 GrowableArray<RegisterInfo*> core64_regs_;
473 int next_core64_reg_;
buzbee091cc402014-03-31 10:14:40 -0700474 GrowableArray<RegisterInfo*> sp_regs_; // Single precision float.
475 int next_sp_reg_;
476 GrowableArray<RegisterInfo*> dp_regs_; // Double precision float.
477 int next_dp_reg_;
buzbeea0cd2d72014-06-01 09:33:49 -0700478 GrowableArray<RegisterInfo*>* ref_regs_; // Points to core_regs_ or core64_regs_
479 int* next_ref_reg_;
buzbee091cc402014-03-31 10:14:40 -0700480
481 private:
482 Mir2Lir* const m2l_;
483 };
Brian Carlstrom7940e442013-07-12 13:46:57 -0700484
485 struct PromotionMap {
486 RegLocationType core_location:3;
487 uint8_t core_reg;
488 RegLocationType fp_location:3;
489 uint8_t FpReg;
490 bool first_in_pair;
491 };
492
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800493 //
494 // Slow paths. This object is used generate a sequence of code that is executed in the
495 // slow path. For example, resolving a string or class is slow as it will only be executed
496 // once (after that it is resolved and doesn't need to be done again). We want slow paths
497 // to be placed out-of-line, and not require a (mispredicted, probably) conditional forward
498 // branch over them.
499 //
500 // If you want to create a slow path, declare a class derived from LIRSlowPath and provide
501 // the Compile() function that will be called near the end of the code generated by the
502 // method.
503 //
504 // The basic flow for a slow path is:
505 //
506 // CMP reg, #value
507 // BEQ fromfast
508 // cont:
509 // ...
510 // fast path code
511 // ...
512 // more code
513 // ...
514 // RETURN
515 ///
516 // fromfast:
517 // ...
518 // slow path code
519 // ...
520 // B cont
521 //
522 // So you see we need two labels and two branches. The first branch (called fromfast) is
523 // the conditional branch to the slow path code. The second label (called cont) is used
524 // as an unconditional branch target for getting back to the code after the slow path
525 // has completed.
526 //
527
528 class LIRSlowPath {
529 public:
530 LIRSlowPath(Mir2Lir* m2l, const DexOffset dexpc, LIR* fromfast,
531 LIR* cont = nullptr) :
Andreas Gampe2f244e92014-05-08 03:35:25 -0700532 m2l_(m2l), cu_(m2l->cu_), current_dex_pc_(dexpc), fromfast_(fromfast), cont_(cont) {
Mark Mendelle87f9b52014-04-30 14:13:18 -0400533 m2l->StartSlowPath(cont);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800534 }
535 virtual ~LIRSlowPath() {}
536 virtual void Compile() = 0;
537
538 static void* operator new(size_t size, ArenaAllocator* arena) {
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000539 return arena->Alloc(size, kArenaAllocData);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800540 }
541
Mark Mendelle87f9b52014-04-30 14:13:18 -0400542 LIR *GetContinuationLabel() {
543 return cont_;
544 }
545
546 LIR *GetFromFast() {
547 return fromfast_;
548 }
549
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800550 protected:
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700551 LIR* GenerateTargetLabel(int opcode = kPseudoTargetLabel);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800552
553 Mir2Lir* const m2l_;
Andreas Gampe2f244e92014-05-08 03:35:25 -0700554 CompilationUnit* const cu_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800555 const DexOffset current_dex_pc_;
556 LIR* const fromfast_;
557 LIR* const cont_;
558 };
559
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100560 // Helper class for changing mem_ref_type_ until the end of current scope. See mem_ref_type_.
561 class ScopedMemRefType {
562 public:
563 ScopedMemRefType(Mir2Lir* m2l, ResourceMask::ResourceBit new_mem_ref_type)
564 : m2l_(m2l),
565 old_mem_ref_type_(m2l->mem_ref_type_) {
566 m2l_->mem_ref_type_ = new_mem_ref_type;
567 }
568
569 ~ScopedMemRefType() {
570 m2l_->mem_ref_type_ = old_mem_ref_type_;
571 }
572
573 private:
574 Mir2Lir* const m2l_;
575 ResourceMask::ResourceBit old_mem_ref_type_;
576
577 DISALLOW_COPY_AND_ASSIGN(ScopedMemRefType);
578 };
579
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700580 virtual ~Mir2Lir() {}
Brian Carlstrom7940e442013-07-12 13:46:57 -0700581
582 int32_t s4FromSwitchData(const void* switch_data) {
583 return *reinterpret_cast<const int32_t*>(switch_data);
584 }
585
buzbee091cc402014-03-31 10:14:40 -0700586 /*
587 * TODO: this is a trace JIT vestige, and its use should be reconsidered. At the time
588 * it was introduced, it was intended to be a quick best guess of type without having to
589 * take the time to do type analysis. Currently, though, we have a much better idea of
590 * the types of Dalvik virtual registers. Instead of using this for a best guess, why not
591 * just use our knowledge of type to select the most appropriate register class?
592 */
593 RegisterClass RegClassBySize(OpSize size) {
buzbeea0cd2d72014-06-01 09:33:49 -0700594 if (size == kReference) {
595 return kRefReg;
596 } else {
597 return (size == kUnsignedHalf || size == kSignedHalf || size == kUnsignedByte ||
598 size == kSignedByte) ? kCoreReg : kAnyReg;
599 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700600 }
601
602 size_t CodeBufferSizeInBytes() {
603 return code_buffer_.size() / sizeof(code_buffer_[0]);
604 }
605
Vladimir Marko306f0172014-01-07 18:21:20 +0000606 static bool IsPseudoLirOp(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700607 return (opcode < 0);
608 }
609
buzbee0d829482013-10-11 15:24:55 -0700610 /*
611 * LIR operands are 32-bit integers. Sometimes, (especially for managing
612 * instructions which require PC-relative fixups), we need the operands to carry
613 * pointers. To do this, we assign these pointers an index in pointer_storage_, and
614 * hold that index in the operand array.
615 * TUNING: If use of these utilities becomes more common on 32-bit builds, it
616 * may be worth conditionally-compiling a set of identity functions here.
617 */
618 uint32_t WrapPointer(void* pointer) {
619 uint32_t res = pointer_storage_.Size();
620 pointer_storage_.Insert(pointer);
621 return res;
622 }
623
624 void* UnwrapPointer(size_t index) {
625 return pointer_storage_.Get(index);
626 }
627
628 // strdup(), but allocates from the arena.
629 char* ArenaStrdup(const char* str) {
630 size_t len = strlen(str) + 1;
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000631 char* res = reinterpret_cast<char*>(arena_->Alloc(len, kArenaAllocMisc));
buzbee0d829482013-10-11 15:24:55 -0700632 if (res != NULL) {
633 strncpy(res, str, len);
634 }
635 return res;
636 }
637
Brian Carlstrom7940e442013-07-12 13:46:57 -0700638 // Shared by all targets - implemented in codegen_util.cc
639 void AppendLIR(LIR* lir);
640 void InsertLIRBefore(LIR* current_lir, LIR* new_lir);
641 void InsertLIRAfter(LIR* current_lir, LIR* new_lir);
642
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800643 /**
644 * @brief Provides the maximum number of compiler temporaries that the backend can/wants
645 * to place in a frame.
646 * @return Returns the maximum number of compiler temporaries.
647 */
648 size_t GetMaxPossibleCompilerTemps() const;
649
650 /**
651 * @brief Provides the number of bytes needed in frame for spilling of compiler temporaries.
652 * @return Returns the size in bytes for space needed for compiler temporary spill region.
653 */
654 size_t GetNumBytesForCompilerTempSpillRegion();
655
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800656 DexOffset GetCurrentDexPc() const {
657 return current_dalvik_offset_;
658 }
659
buzbeea0cd2d72014-06-01 09:33:49 -0700660 RegisterClass ShortyToRegClass(char shorty_type);
661 RegisterClass LocToRegClass(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700662 int ComputeFrameSize();
663 virtual void Materialize();
664 virtual CompiledMethod* GetCompiledMethod();
665 void MarkSafepointPC(LIR* inst);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100666 void SetupResourceMasks(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700667 void SetMemRefType(LIR* lir, bool is_load, int mem_type);
668 void AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load, bool is64bit);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100669 void SetupRegMask(ResourceMask* mask, int reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700670 void DumpLIRInsn(LIR* arg, unsigned char* base_addr);
671 void DumpPromotionMap();
672 void CodegenDump();
buzbee0d829482013-10-11 15:24:55 -0700673 LIR* RawLIR(DexOffset dalvik_offset, int opcode, int op0 = 0, int op1 = 0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700674 int op2 = 0, int op3 = 0, int op4 = 0, LIR* target = NULL);
675 LIR* NewLIR0(int opcode);
676 LIR* NewLIR1(int opcode, int dest);
677 LIR* NewLIR2(int opcode, int dest, int src1);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800678 LIR* NewLIR2NoDest(int opcode, int src, int info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700679 LIR* NewLIR3(int opcode, int dest, int src1, int src2);
680 LIR* NewLIR4(int opcode, int dest, int src1, int src2, int info);
681 LIR* NewLIR5(int opcode, int dest, int src1, int src2, int info1, int info2);
682 LIR* ScanLiteralPool(LIR* data_target, int value, unsigned int delta);
683 LIR* ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi);
Vladimir Markoa51a0b02014-05-21 12:08:39 +0100684 LIR* ScanLiteralPoolMethod(LIR* data_target, const MethodReference& method);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700685 LIR* AddWordData(LIR* *constant_list_p, int value);
686 LIR* AddWideData(LIR* *constant_list_p, int val_lo, int val_hi);
687 void ProcessSwitchTables();
688 void DumpSparseSwitchTable(const uint16_t* table);
689 void DumpPackedSwitchTable(const uint16_t* table);
buzbee0d829482013-10-11 15:24:55 -0700690 void MarkBoundary(DexOffset offset, const char* inst_str);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700691 void NopLIR(LIR* lir);
buzbee252254b2013-09-08 16:20:53 -0700692 void UnlinkLIR(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700693 bool EvaluateBranch(Instruction::Code opcode, int src1, int src2);
694 bool IsInexpensiveConstant(RegLocation rl_src);
695 ConditionCode FlipComparisonOrder(ConditionCode before);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000696 ConditionCode NegateComparison(ConditionCode before);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800697 virtual void InstallLiteralPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700698 void InstallSwitchTables();
699 void InstallFillArrayData();
700 bool VerifyCatchEntries();
701 void CreateMappingTables();
702 void CreateNativeGcMap();
buzbee0d829482013-10-11 15:24:55 -0700703 int AssignLiteralOffset(CodeOffset offset);
704 int AssignSwitchTablesOffset(CodeOffset offset);
705 int AssignFillArrayDataOffset(CodeOffset offset);
706 LIR* InsertCaseLabel(DexOffset vaddr, int keyVal);
707 void MarkPackedCaseLabels(Mir2Lir::SwitchTable* tab_rec);
708 void MarkSparseCaseLabels(Mir2Lir::SwitchTable* tab_rec);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400709
710 virtual void StartSlowPath(LIR *label) {}
711 virtual void BeginInvoke(CallInfo* info) {}
712 virtual void EndInvoke(CallInfo* info) {}
713
714
buzbee85089dd2014-05-25 15:10:52 -0700715 // Handle bookkeeping to convert a wide RegLocation to a narrow RegLocation. No code generated.
buzbee2700f7e2014-03-07 09:46:20 -0800716 RegLocation NarrowRegLoc(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700717
718 // Shared by all targets - implemented in local_optimizations.cc
buzbee2700f7e2014-03-07 09:46:20 -0800719 void ConvertMemOpIntoMove(LIR* orig_lir, RegStorage dest, RegStorage src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700720 void ApplyLoadStoreElimination(LIR* head_lir, LIR* tail_lir);
721 void ApplyLoadHoisting(LIR* head_lir, LIR* tail_lir);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400722 virtual void ApplyLocalOptimizations(LIR* head_lir, LIR* tail_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700723
724 // Shared by all targets - implemented in ralloc_util.cc
725 int GetSRegHi(int lowSreg);
buzbee091cc402014-03-31 10:14:40 -0700726 bool LiveOut(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700727 void SimpleRegAlloc();
728 void ResetRegPool();
buzbee091cc402014-03-31 10:14:40 -0700729 void CompilerInitPool(RegisterInfo* info, RegStorage* regs, int num);
730 void DumpRegPool(GrowableArray<RegisterInfo*>* regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700731 void DumpCoreRegPool();
732 void DumpFpRegPool();
buzbee091cc402014-03-31 10:14:40 -0700733 void DumpRegPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700734 /* Mark a temp register as dead. Does not affect allocation state. */
buzbee2700f7e2014-03-07 09:46:20 -0800735 void Clobber(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700736 void ClobberSReg(int s_reg);
buzbee642fe342014-05-23 16:04:08 -0700737 void ClobberAliases(RegisterInfo* info, uint32_t clobber_mask);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700738 int SRegToPMap(int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800739 void RecordCorePromotion(RegStorage reg, int s_reg);
740 RegStorage AllocPreservedCoreReg(int s_reg);
buzbee091cc402014-03-31 10:14:40 -0700741 void RecordSinglePromotion(RegStorage reg, int s_reg);
742 void RecordDoublePromotion(RegStorage reg, int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800743 RegStorage AllocPreservedSingle(int s_reg);
buzbee091cc402014-03-31 10:14:40 -0700744 virtual RegStorage AllocPreservedDouble(int s_reg);
745 RegStorage AllocTempBody(GrowableArray<RegisterInfo*> &regs, int* next_temp, bool required);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400746 virtual RegStorage AllocFreeTemp();
747 virtual RegStorage AllocTemp();
buzbeeb01bf152014-05-13 15:59:07 -0700748 virtual RegStorage AllocTempWide();
buzbeea0cd2d72014-06-01 09:33:49 -0700749 virtual RegStorage AllocTempRef();
Mark Mendelle87f9b52014-04-30 14:13:18 -0400750 virtual RegStorage AllocTempSingle();
751 virtual RegStorage AllocTempDouble();
buzbeeb01bf152014-05-13 15:59:07 -0700752 virtual RegStorage AllocTypedTemp(bool fp_hint, int reg_class);
753 virtual RegStorage AllocTypedTempWide(bool fp_hint, int reg_class);
buzbee091cc402014-03-31 10:14:40 -0700754 void FlushReg(RegStorage reg);
755 void FlushRegWide(RegStorage reg);
756 RegStorage AllocLiveReg(int s_reg, int reg_class, bool wide);
757 RegStorage FindLiveReg(GrowableArray<RegisterInfo*> &regs, int s_reg);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400758 virtual void FreeTemp(RegStorage reg);
759 virtual void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
760 virtual bool IsLive(RegStorage reg);
761 virtual bool IsTemp(RegStorage reg);
buzbee262b2992014-03-27 11:22:43 -0700762 bool IsPromoted(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800763 bool IsDirty(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800764 void LockTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800765 void ResetDef(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700766 void NullifyRange(RegStorage reg, int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700767 void MarkDef(RegLocation rl, LIR *start, LIR *finish);
768 void MarkDefWide(RegLocation rl, LIR *start, LIR *finish);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700769 void ResetDefLoc(RegLocation rl);
buzbee091cc402014-03-31 10:14:40 -0700770 void ResetDefLocWide(RegLocation rl);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700771 void ResetDefTracking();
buzbeeba574512014-05-12 15:13:16 -0700772 void ClobberAllTemps();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800773 void FlushSpecificReg(RegisterInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700774 void FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800775 bool RegClassMatches(int reg_class, RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700776 void MarkLive(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800777 void MarkTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800778 void UnmarkTemp(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700779 void MarkWide(RegStorage reg);
buzbee082833c2014-05-17 23:16:26 -0700780 void MarkNarrow(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700781 void MarkClean(RegLocation loc);
782 void MarkDirty(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800783 void MarkInUse(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700784 bool CheckCorePoolSanity();
Mark Mendelle87f9b52014-04-30 14:13:18 -0400785 virtual RegLocation UpdateLoc(RegLocation loc);
786 virtual RegLocation UpdateLocWide(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700787 RegLocation UpdateRawLoc(RegLocation loc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800788
789 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100790 * @brief Used to prepare a register location to receive a wide value.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800791 * @see EvalLoc
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100792 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800793 * @param reg_class Type of register needed.
794 * @param update Whether the liveness information should be updated.
795 * @return Returns the properly typed temporary in physical register pairs.
796 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400797 virtual RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800798
799 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100800 * @brief Used to prepare a register location to receive a value.
801 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800802 * @param reg_class Type of register needed.
803 * @param update Whether the liveness information should be updated.
804 * @return Returns the properly typed temporary in physical register.
805 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400806 virtual RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800807
buzbeec729a6b2013-09-14 16:04:31 -0700808 void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700809 void DumpCounts(const RefCounts* arr, int size, const char* msg);
810 void DoPromotion();
811 int VRegOffset(int v_reg);
812 int SRegOffset(int s_reg);
buzbeea0cd2d72014-06-01 09:33:49 -0700813 RegLocation GetReturnWide(RegisterClass reg_class);
814 RegLocation GetReturn(RegisterClass reg_class);
buzbee091cc402014-03-31 10:14:40 -0700815 RegisterInfo* GetRegInfo(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700816
817 // Shared by all targets - implemented in gen_common.cc.
Mingyao Yang3a74d152014-04-21 15:39:44 -0700818 void AddIntrinsicSlowPath(CallInfo* info, LIR* branch, LIR* resume = nullptr);
buzbee11b63d12013-08-27 07:34:17 -0700819 bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700820 RegLocation rl_src, RegLocation rl_dest, int lit);
821 bool HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400822 virtual void HandleSlowPaths();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700823 void GenBarrier();
Mingyao Yange643a172014-04-08 11:02:52 -0700824 void GenDivZeroException();
825 // c_code holds condition code that's generated from testing divisor against 0.
826 void GenDivZeroCheck(ConditionCode c_code);
827 // reg holds divisor.
828 void GenDivZeroCheck(RegStorage reg);
Mingyao Yang80365d92014-04-18 12:10:58 -0700829 void GenArrayBoundsCheck(RegStorage index, RegStorage length);
830 void GenArrayBoundsCheck(int32_t index, RegStorage length);
Mingyao Yange643a172014-04-08 11:02:52 -0700831 LIR* GenNullCheck(RegStorage reg);
Dave Allisonb373e092014-02-20 16:06:36 -0800832 void MarkPossibleNullPointerException(int opt_flags);
833 void MarkPossibleStackOverflowException();
buzbee2700f7e2014-03-07 09:46:20 -0800834 void ForceImplicitNullCheck(RegStorage reg, int opt_flags);
835 LIR* GenImmedCheck(ConditionCode c_code, RegStorage reg, int imm_val, ThrowKind kind);
836 LIR* GenNullCheck(RegStorage m_reg, int opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -0700837 LIR* GenExplicitNullCheck(RegStorage m_reg, int opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700838 void GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
839 RegLocation rl_src2, LIR* taken, LIR* fall_through);
840 void GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src,
841 LIR* taken, LIR* fall_through);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100842 virtual void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700843 void GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
844 RegLocation rl_src);
845 void GenNewArray(uint32_t type_idx, RegLocation rl_dest,
846 RegLocation rl_src);
847 void GenFilledNewArray(CallInfo* info);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000848 void GenSput(MIR* mir, RegLocation rl_src,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700849 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000850 void GenSget(MIR* mir, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700851 bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000852 void GenIGet(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700853 RegLocation rl_dest, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000854 void GenIPut(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700855 RegLocation rl_src, RegLocation rl_obj, bool is_long_or_double, bool is_object);
Ian Rogersa9a82542013-10-04 11:17:26 -0700856 void GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
857 RegLocation rl_src);
858
Brian Carlstrom7940e442013-07-12 13:46:57 -0700859 void GenConstClass(uint32_t type_idx, RegLocation rl_dest);
860 void GenConstString(uint32_t string_idx, RegLocation rl_dest);
861 void GenNewInstance(uint32_t type_idx, RegLocation rl_dest);
862 void GenThrow(RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800863 void GenInstanceof(uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src);
864 void GenCheckCast(uint32_t insn_idx, uint32_t type_idx, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700865 void GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
866 RegLocation rl_src1, RegLocation rl_src2);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100867 virtual void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700868 RegLocation rl_src1, RegLocation rl_shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700869 void GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest,
870 RegLocation rl_src, int lit);
871 void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
872 RegLocation rl_src1, RegLocation rl_src2);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700873 template <size_t pointer_size>
874 void GenConversionCall(ThreadOffset<pointer_size> func_offset, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700875 RegLocation rl_src);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400876 virtual void GenSuspendTest(int opt_flags);
877 virtual void GenSuspendTestAndBranch(int opt_flags, LIR* target);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800878
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000879 // This will be overridden by x86 implementation.
880 virtual void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800881 virtual void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
882 RegLocation rl_src1, RegLocation rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700883
884 // Shared by all targets - implemented in gen_invoke.cc.
Andreas Gampe2f244e92014-05-08 03:35:25 -0700885 template <size_t pointer_size>
886 LIR* CallHelper(RegStorage r_tgt, ThreadOffset<pointer_size> helper_offset, bool safepoint_pc,
Dave Allisond6ed6422014-04-09 23:36:15 +0000887 bool use_link = true);
888 RegStorage CallHelperSetup(ThreadOffset<4> helper_offset);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700889 RegStorage CallHelperSetup(ThreadOffset<8> helper_offset);
890 template <size_t pointer_size>
891 void CallRuntimeHelper(ThreadOffset<pointer_size> helper_offset, bool safepoint_pc);
892 template <size_t pointer_size>
893 void CallRuntimeHelperImm(ThreadOffset<pointer_size> helper_offset, int arg0, bool safepoint_pc);
894 template <size_t pointer_size>
895 void CallRuntimeHelperReg(ThreadOffset<pointer_size> helper_offset, RegStorage arg0, bool safepoint_pc);
896 template <size_t pointer_size>
897 void CallRuntimeHelperRegLocation(ThreadOffset<pointer_size> helper_offset, RegLocation arg0,
Ian Rogers468532e2013-08-05 10:56:33 -0700898 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700899 template <size_t pointer_size>
900 void CallRuntimeHelperImmImm(ThreadOffset<pointer_size> helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700901 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700902 template <size_t pointer_size>
903 void CallRuntimeHelperImmRegLocation(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700904 RegLocation arg1, bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700905 template <size_t pointer_size>
906 void CallRuntimeHelperRegLocationImm(ThreadOffset<pointer_size> helper_offset, RegLocation arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700907 int arg1, bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700908 template <size_t pointer_size>
909 void CallRuntimeHelperImmReg(ThreadOffset<pointer_size> helper_offset, int arg0, RegStorage arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700910 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700911 template <size_t pointer_size>
912 void CallRuntimeHelperRegImm(ThreadOffset<pointer_size> helper_offset, RegStorage arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700913 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700914 template <size_t pointer_size>
915 void CallRuntimeHelperImmMethod(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700916 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700917 template <size_t pointer_size>
918 void CallRuntimeHelperRegMethod(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700919 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700920 template <size_t pointer_size>
921 void CallRuntimeHelperRegMethodRegLocation(ThreadOffset<pointer_size> helper_offset,
922 RegStorage arg0, RegLocation arg2, bool safepoint_pc);
923 template <size_t pointer_size>
924 void CallRuntimeHelperRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700925 RegLocation arg0, RegLocation arg1,
926 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700927 template <size_t pointer_size>
928 void CallRuntimeHelperRegReg(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
929 RegStorage arg1, bool safepoint_pc);
930 template <size_t pointer_size>
931 void CallRuntimeHelperRegRegImm(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
932 RegStorage arg1, int arg2, bool safepoint_pc);
933 template <size_t pointer_size>
934 void CallRuntimeHelperImmMethodRegLocation(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700935 RegLocation arg2, bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700936 template <size_t pointer_size>
937 void CallRuntimeHelperImmMethodImm(ThreadOffset<pointer_size> helper_offset, int arg0, int arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700938 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700939 template <size_t pointer_size>
940 void CallRuntimeHelperImmRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700941 int arg0, RegLocation arg1, RegLocation arg2,
942 bool safepoint_pc);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700943 template <size_t pointer_size>
944 void CallRuntimeHelperRegLocationRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Ian Rogersa9a82542013-10-04 11:17:26 -0700945 RegLocation arg0, RegLocation arg1,
946 RegLocation arg2,
947 bool safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700948 void GenInvoke(CallInfo* info);
Vladimir Marko3bc86152014-03-13 14:11:28 +0000949 void GenInvokeNoInline(CallInfo* info);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100950 virtual void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700951 virtual int GenDalvikArgsNoRange(CallInfo* info, int call_state, LIR** pcrLabel,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700952 NextCallInsn next_call_insn,
953 const MethodReference& target_method,
954 uint32_t vtable_idx,
955 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
956 bool skip_this);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700957 virtual int GenDalvikArgsRange(CallInfo* info, int call_state, LIR** pcrLabel,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700958 NextCallInsn next_call_insn,
959 const MethodReference& target_method,
960 uint32_t vtable_idx,
961 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
962 bool skip_this);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800963
964 /**
965 * @brief Used to determine the register location of destination.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700966 * @details This is needed during generation of inline intrinsics because it finds destination
967 * of return,
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800968 * either the physical register or the target of move-result.
969 * @param info Information about the invoke.
970 * @return Returns the destination location.
971 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700972 RegLocation InlineTarget(CallInfo* info);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800973
974 /**
975 * @brief Used to determine the wide register location of destination.
976 * @see InlineTarget
977 * @param info Information about the invoke.
978 * @return Returns the destination location.
979 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700980 RegLocation InlineTargetWide(CallInfo* info);
981
982 bool GenInlinedCharAt(CallInfo* info);
983 bool GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +0000984 bool GenInlinedReverseBytes(CallInfo* info, OpSize size);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700985 bool GenInlinedAbsInt(CallInfo* info);
Serban Constantinescu169489b2014-06-11 16:43:35 +0100986 virtual bool GenInlinedAbsLong(CallInfo* info);
Yixin Shou7071c8d2014-03-05 06:07:48 -0500987 virtual bool GenInlinedAbsFloat(CallInfo* info);
988 virtual bool GenInlinedAbsDouble(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700989 bool GenInlinedFloatCvt(CallInfo* info);
990 bool GenInlinedDoubleCvt(CallInfo* info);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800991 virtual bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700992 bool GenInlinedStringCompareTo(CallInfo* info);
993 bool GenInlinedCurrentThread(CallInfo* info);
994 bool GenInlinedUnsafeGet(CallInfo* info, bool is_long, bool is_volatile);
995 bool GenInlinedUnsafePut(CallInfo* info, bool is_long, bool is_object,
996 bool is_volatile, bool is_ordered);
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100997 virtual int LoadArgRegs(CallInfo* info, int call_state,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700998 NextCallInsn next_call_insn,
999 const MethodReference& target_method,
1000 uint32_t vtable_idx,
1001 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
1002 bool skip_this);
1003
1004 // Shared by all targets - implemented in gen_loadstore.cc.
1005 RegLocation LoadCurrMethod();
buzbee2700f7e2014-03-07 09:46:20 -08001006 void LoadCurrMethodDirect(RegStorage r_tgt);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001007 virtual LIR* LoadConstant(RegStorage r_dest, int value);
buzbee695d13a2014-04-19 13:32:20 -07001008 // Natural word size.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001009 virtual LIR* LoadWordDisp(RegStorage r_base, int displacement, RegStorage r_dest) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001010 return LoadBaseDisp(r_base, displacement, r_dest, kWord);
buzbee695d13a2014-04-19 13:32:20 -07001011 }
1012 // Load 32 bits, regardless of target.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001013 virtual LIR* Load32Disp(RegStorage r_base, int displacement, RegStorage r_dest) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001014 return LoadBaseDisp(r_base, displacement, r_dest, k32);
buzbee695d13a2014-04-19 13:32:20 -07001015 }
1016 // Load a reference at base + displacement and decompress into register.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001017 virtual LIR* LoadRefDisp(RegStorage r_base, int displacement, RegStorage r_dest) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001018 return LoadBaseDisp(r_base, displacement, r_dest, kReference);
buzbee695d13a2014-04-19 13:32:20 -07001019 }
1020 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001021 virtual RegLocation LoadValue(RegLocation rl_src, RegisterClass op_kind);
buzbeea0cd2d72014-06-01 09:33:49 -07001022 // Same as above, but derive the target register class from the location record.
1023 virtual RegLocation LoadValue(RegLocation rl_src);
buzbee695d13a2014-04-19 13:32:20 -07001024 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001025 virtual RegLocation LoadValueWide(RegLocation rl_src, RegisterClass op_kind);
buzbee695d13a2014-04-19 13:32:20 -07001026 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001027 virtual void LoadValueDirect(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001028 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001029 virtual void LoadValueDirectFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001030 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001031 virtual void LoadValueDirectWide(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001032 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001033 virtual void LoadValueDirectWideFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -07001034 // Store an item of natural word size.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001035 virtual LIR* StoreWordDisp(RegStorage r_base, int displacement, RegStorage r_src) {
buzbee695d13a2014-04-19 13:32:20 -07001036 return StoreBaseDisp(r_base, displacement, r_src, kWord);
1037 }
1038 // Store an uncompressed reference into a compressed 32-bit container.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001039 virtual LIR* StoreRefDisp(RegStorage r_base, int displacement, RegStorage r_src) {
buzbee695d13a2014-04-19 13:32:20 -07001040 return StoreBaseDisp(r_base, displacement, r_src, kReference);
1041 }
1042 // Store 32 bits, regardless of target.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001043 virtual LIR* Store32Disp(RegStorage r_base, int displacement, RegStorage r_src) {
buzbee695d13a2014-04-19 13:32:20 -07001044 return StoreBaseDisp(r_base, displacement, r_src, k32);
1045 }
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001046
1047 /**
1048 * @brief Used to do the final store in the destination as per bytecode semantics.
1049 * @param rl_dest The destination dalvik register location.
1050 * @param rl_src The source register location. Can be either physical register or dalvik register.
1051 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001052 virtual void StoreValue(RegLocation rl_dest, RegLocation rl_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001053
1054 /**
1055 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1056 * @see StoreValue
1057 * @param rl_dest The destination dalvik register location.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001058 * @param rl_src The source register location. Can be either physical register or dalvik
1059 * register.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001060 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001061 virtual void StoreValueWide(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001062
Mark Mendelle02d48f2014-01-15 11:19:23 -08001063 /**
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001064 * @brief Used to do the final store to a destination as per bytecode semantics.
1065 * @see StoreValue
1066 * @param rl_dest The destination dalvik register location.
1067 * @param rl_src The source register location. It must be kLocPhysReg
1068 *
1069 * This is used for x86 two operand computations, where we have computed the correct
1070 * register value that now needs to be properly registered. This is used to avoid an
1071 * extra register copy that would result if StoreValue was called.
1072 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001073 virtual void StoreFinalValue(RegLocation rl_dest, RegLocation rl_src);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001074
1075 /**
Mark Mendelle02d48f2014-01-15 11:19:23 -08001076 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1077 * @see StoreValueWide
1078 * @param rl_dest The destination dalvik register location.
1079 * @param rl_src The source register location. It must be kLocPhysReg
1080 *
1081 * This is used for x86 two operand computations, where we have computed the correct
1082 * register values that now need to be properly registered. This is used to avoid an
1083 * extra pair of register copies that would result if StoreValueWide was called.
1084 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001085 virtual void StoreFinalValueWide(RegLocation rl_dest, RegLocation rl_src);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001086
Brian Carlstrom7940e442013-07-12 13:46:57 -07001087 // Shared by all targets - implemented in mir_to_lir.cc.
1088 void CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001089 virtual void HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001090 bool MethodBlockCodeGen(BasicBlock* bb);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001091 bool SpecialMIR2LIR(const InlineMethod& special);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001092 virtual void MethodMIR2LIR();
buzbee7a11ab02014-04-28 20:02:38 -07001093 // Update LIR for verbose listings.
1094 void UpdateLIROffsets();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001095
Mark Mendell55d0eac2014-02-06 11:02:52 -08001096 /*
1097 * @brief Load the address of the dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001098 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001099 * @param type How the method will be invoked.
1100 * @param register that will contain the code address.
1101 * @note register will be passed to TargetReg to get physical register.
1102 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001103 void LoadCodeAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001104 SpecialTargetRegister symbolic_reg);
1105
1106 /*
1107 * @brief Load the Method* of a dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001108 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001109 * @param type How the method will be invoked.
1110 * @param register that will contain the code address.
1111 * @note register will be passed to TargetReg to get physical register.
1112 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001113 virtual void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001114 SpecialTargetRegister symbolic_reg);
1115
1116 /*
1117 * @brief Load the Class* of a Dex Class type into the register.
1118 * @param type How the method will be invoked.
1119 * @param register that will contain the code address.
1120 * @note register will be passed to TargetReg to get physical register.
1121 */
1122 virtual void LoadClassType(uint32_t type_idx, SpecialTargetRegister symbolic_reg);
1123
Mark Mendell766e9292014-01-27 07:55:47 -08001124 // Routines that work for the generic case, but may be overriden by target.
1125 /*
1126 * @brief Compare memory to immediate, and branch if condition true.
1127 * @param cond The condition code that when true will branch to the target.
1128 * @param temp_reg A temporary register that can be used if compare to memory is not
1129 * supported by the architecture.
1130 * @param base_reg The register holding the base address.
1131 * @param offset The offset from the base.
1132 * @param check_value The immediate to compare to.
1133 * @returns The branch instruction that was generated.
1134 */
buzbee2700f7e2014-03-07 09:46:20 -08001135 virtual LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Mark Mendell766e9292014-01-27 07:55:47 -08001136 int offset, int check_value, LIR* target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001137
1138 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -07001139 virtual bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001140 RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ian Rogerse2143c02014-03-28 08:47:16 -07001141 virtual bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Dave Allisonb373e092014-02-20 16:06:36 -08001142 virtual LIR* CheckSuspendUsingLoad() = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001143
Ian Rogersdd7624d2014-03-14 17:43:00 -07001144 virtual RegStorage LoadHelper(ThreadOffset<4> offset) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001145 virtual RegStorage LoadHelper(ThreadOffset<8> offset) = 0;
1146
Vladimir Marko674744e2014-04-24 15:18:26 +01001147 virtual LIR* LoadBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_dest,
1148 OpSize size) = 0;
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001149 virtual LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
1150 OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001151 virtual LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
1152 int scale, OpSize size) = 0;
1153 virtual LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001154 int displacement, RegStorage r_dest, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001155 virtual LIR* LoadConstantNoClobber(RegStorage r_dest, int value) = 0;
1156 virtual LIR* LoadConstantWide(RegStorage r_dest, int64_t value) = 0;
Vladimir Marko674744e2014-04-24 15:18:26 +01001157 virtual LIR* StoreBaseDispVolatile(RegStorage r_base, int displacement, RegStorage r_src,
1158 OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001159 virtual LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
1160 OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001161 virtual LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
1162 int scale, OpSize size) = 0;
1163 virtual LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale,
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001164 int displacement, RegStorage r_src, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001165 virtual void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001166
1167 // Required for target - register utilities.
buzbee2700f7e2014-03-07 09:46:20 -08001168 virtual RegStorage TargetReg(SpecialTargetRegister reg) = 0;
1169 virtual RegStorage GetArgMappingToPhysicalReg(int arg_num) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001170 virtual RegLocation GetReturnAlt() = 0;
1171 virtual RegLocation GetReturnWideAlt() = 0;
1172 virtual RegLocation LocCReturn() = 0;
buzbeea0cd2d72014-06-01 09:33:49 -07001173 virtual RegLocation LocCReturnRef() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001174 virtual RegLocation LocCReturnDouble() = 0;
1175 virtual RegLocation LocCReturnFloat() = 0;
1176 virtual RegLocation LocCReturnWide() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001177 virtual ResourceMask GetRegMaskCommon(const RegStorage& reg) const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001178 virtual void AdjustSpillMask() = 0;
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001179 virtual void ClobberCallerSave() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001180 virtual void FreeCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001181 virtual void LockCallTemps() = 0;
buzbee091cc402014-03-31 10:14:40 -07001182 virtual void MarkPreservedSingle(int v_reg, RegStorage reg) = 0;
1183 virtual void MarkPreservedDouble(int v_reg, RegStorage reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001184 virtual void CompilerInitializeRegAlloc() = 0;
1185
1186 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -07001187 virtual void AssembleLIR() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001188 virtual void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) = 0;
1189 virtual void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
1190 ResourceMask* use_mask, ResourceMask* def_mask) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001191 virtual const char* GetTargetInstFmt(int opcode) = 0;
1192 virtual const char* GetTargetInstName(int opcode) = 0;
1193 virtual std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001194 virtual ResourceMask GetPCUseDefEncoding() const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001195 virtual uint64_t GetTargetInstFlags(int opcode) = 0;
Ian Rogers5aa6e042014-06-13 16:38:24 -07001196 virtual size_t GetInsnSize(LIR* lir) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001197 virtual bool IsUnconditionalBranch(LIR* lir) = 0;
1198
Vladimir Marko674744e2014-04-24 15:18:26 +01001199 // Check support for volatile load/store of a given size.
1200 virtual bool SupportsVolatileLoadStore(OpSize size) = 0;
1201 // Get the register class for load/store of a field.
1202 virtual RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) = 0;
1203
Brian Carlstrom7940e442013-07-12 13:46:57 -07001204 // Required for target - Dalvik-level generators.
1205 virtual void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1206 RegLocation rl_src1, RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001207 virtual void GenMulLong(Instruction::Code,
1208 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001209 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001210 virtual void GenAddLong(Instruction::Code,
1211 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001212 RegLocation rl_src2) = 0;
Mark Mendelle02d48f2014-01-15 11:19:23 -08001213 virtual void GenAndLong(Instruction::Code,
1214 RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001215 RegLocation rl_src2) = 0;
1216 virtual void GenArithOpDouble(Instruction::Code opcode,
1217 RegLocation rl_dest, RegLocation rl_src1,
1218 RegLocation rl_src2) = 0;
1219 virtual void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
1220 RegLocation rl_src1, RegLocation rl_src2) = 0;
1221 virtual void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
1222 RegLocation rl_src1, RegLocation rl_src2) = 0;
1223 virtual void GenConversion(Instruction::Code opcode, RegLocation rl_dest,
1224 RegLocation rl_src) = 0;
Vladimir Marko1c282e22013-11-21 14:49:47 +00001225 virtual bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001226
1227 /**
1228 * @brief Used to generate code for intrinsic java\.lang\.Math methods min and max.
1229 * @details This is also applicable for java\.lang\.StrictMath since it is a simple algorithm
1230 * that applies on integers. The generated code will write the smallest or largest value
1231 * directly into the destination register as specified by the invoke information.
1232 * @param info Information about the invoke.
1233 * @param is_min If true generates code that computes minimum. Otherwise computes maximum.
1234 * @return Returns true if successfully generated
1235 */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001236 virtual bool GenInlinedMinMaxInt(CallInfo* info, bool is_min) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001237
Brian Carlstrom7940e442013-07-12 13:46:57 -07001238 virtual bool GenInlinedSqrt(CallInfo* info) = 0;
Vladimir Markoe508a202013-11-04 15:24:22 +00001239 virtual bool GenInlinedPeek(CallInfo* info, OpSize size) = 0;
1240 virtual bool GenInlinedPoke(CallInfo* info, OpSize size) = 0;
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001241 virtual void GenNotLong(RegLocation rl_dest, RegLocation rl_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001242 virtual void GenNegLong(RegLocation rl_dest, RegLocation rl_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001243 virtual void GenOrLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001244 RegLocation rl_src2) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001245 virtual void GenSubLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001246 RegLocation rl_src2) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001247 virtual void GenXorLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001248 RegLocation rl_src2) = 0;
Serban Constantinescued65c5e2014-05-22 15:10:18 +01001249 virtual void GenDivRemLong(Instruction::Code, RegLocation rl_dest, RegLocation rl_src1,
1250 RegLocation rl_src2, bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001251 virtual RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001252 bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001253 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001254 bool is_div) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001255 /*
1256 * @brief Generate an integer div or rem operation by a literal.
1257 * @param rl_dest Destination Location.
1258 * @param rl_src1 Numerator Location.
1259 * @param rl_src2 Divisor Location.
1260 * @param is_div 'true' if this is a division, 'false' for a remainder.
1261 * @param check_zero 'true' if an exception should be generated if the divisor is 0.
1262 */
1263 virtual RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
1264 RegLocation rl_src2, bool is_div, bool check_zero) = 0;
1265 /*
1266 * @brief Generate an integer div or rem operation by a literal.
1267 * @param rl_dest Destination Location.
1268 * @param rl_src Numerator Location.
1269 * @param lit Divisor.
1270 * @param is_div 'true' if this is a division, 'false' for a remainder.
1271 */
buzbee2700f7e2014-03-07 09:46:20 -08001272 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit,
1273 bool is_div) = 0;
1274 virtual void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001275
1276 /**
1277 * @brief Used for generating code that throws ArithmeticException if both registers are zero.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001278 * @details This is used for generating DivideByZero checks when divisor is held in two
1279 * separate registers.
Mingyao Yange643a172014-04-08 11:02:52 -07001280 * @param reg The register holding the pair of 32-bit values.
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001281 */
Mingyao Yange643a172014-04-08 11:02:52 -07001282 virtual void GenDivZeroCheckWide(RegStorage reg) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001283
buzbee2700f7e2014-03-07 09:46:20 -08001284 virtual void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001285 virtual void GenExitSequence() = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001286 virtual void GenFillArrayData(DexOffset table_offset, RegLocation rl_src) = 0;
1287 virtual void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001288 virtual void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001289
Mark Mendelld65c51a2014-04-29 16:55:20 -04001290 /*
1291 * @brief Handle Machine Specific MIR Extended opcodes.
1292 * @param bb The basic block in which the MIR is from.
1293 * @param mir The MIR whose opcode is not standard extended MIR.
1294 * @note Base class implementation will abort for unknown opcodes.
1295 */
1296 virtual void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir);
1297
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001298 /**
1299 * @brief Lowers the kMirOpSelect MIR into LIR.
1300 * @param bb The basic block in which the MIR is from.
1301 * @param mir The MIR whose opcode is kMirOpSelect.
1302 */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001303 virtual void GenSelect(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001304
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001305 /**
1306 * @brief Used to generate a memory barrier in an architecture specific way.
1307 * @details The last generated LIR will be considered for use as barrier. Namely,
1308 * if the last LIR can be updated in a way where it will serve the semantics of
1309 * barrier, then it will be used as such. Otherwise, a new LIR will be generated
1310 * that can keep the semantics.
1311 * @param barrier_kind The kind of memory barrier to generate.
Andreas Gampeb14329f2014-05-15 11:16:06 -07001312 * @return whether a new instruction was generated.
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001313 */
Andreas Gampeb14329f2014-05-15 11:16:06 -07001314 virtual bool GenMemBarrier(MemBarrierKind barrier_kind) = 0;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001315
Brian Carlstrom7940e442013-07-12 13:46:57 -07001316 virtual void GenMoveException(RegLocation rl_dest) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001317 virtual void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
1318 int first_bit, int second_bit) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001319 virtual void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) = 0;
1320 virtual void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001321 virtual void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1322 virtual void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001323 virtual void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
1324 RegLocation rl_index, RegLocation rl_dest, int scale) = 0;
1325 virtual void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001326 RegLocation rl_index, RegLocation rl_src, int scale,
1327 bool card_mark) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001328 virtual void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
1329 RegLocation rl_src1, RegLocation rl_shift) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001330
1331 // Required for target - single operation generators.
1332 virtual LIR* OpUnconditionalBranch(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001333 virtual LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) = 0;
1334 virtual LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value,
1335 LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001336 virtual LIR* OpCondBranch(ConditionCode cc, LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001337 virtual LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) = 0;
1338 virtual LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001339 virtual LIR* OpIT(ConditionCode cond, const char* guide) = 0;
Dave Allison3da67a52014-04-02 17:03:45 -07001340 virtual void OpEndIT(LIR* it) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001341 virtual LIR* OpMem(OpKind op, RegStorage r_base, int disp) = 0;
1342 virtual LIR* OpPcRelLoad(RegStorage reg, LIR* target) = 0;
1343 virtual LIR* OpReg(OpKind op, RegStorage r_dest_src) = 0;
buzbee7a11ab02014-04-28 20:02:38 -07001344 virtual void OpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001345 virtual LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) = 0;
1346 virtual LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value) = 0;
1347 virtual LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset) = 0;
1348 virtual LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001349
1350 /**
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001351 * @brief Used to generate an LIR that does a load from mem to reg.
1352 * @param r_dest The destination physical register.
1353 * @param r_base The base physical register for memory operand.
1354 * @param offset The displacement for memory operand.
1355 * @param move_type Specification on the move desired (size, alignment, register kind).
1356 * @return Returns the generate move LIR.
1357 */
buzbee2700f7e2014-03-07 09:46:20 -08001358 virtual LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset,
1359 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001360
1361 /**
1362 * @brief Used to generate an LIR that does a store from reg to mem.
1363 * @param r_base The base physical register for memory operand.
1364 * @param offset The displacement for memory operand.
1365 * @param r_src The destination physical register.
1366 * @param bytes_to_move The number of bytes to move.
1367 * @param is_aligned Whether the memory location is known to be aligned.
1368 * @return Returns the generate move LIR.
1369 */
buzbee2700f7e2014-03-07 09:46:20 -08001370 virtual LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src,
1371 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001372
1373 /**
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001374 * @brief Used for generating a conditional register to register operation.
1375 * @param op The opcode kind.
1376 * @param cc The condition code that when true will perform the opcode.
1377 * @param r_dest The destination physical register.
1378 * @param r_src The source physical register.
1379 * @return Returns the newly created LIR or null in case of creation failure.
1380 */
buzbee2700f7e2014-03-07 09:46:20 -08001381 virtual LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001382
buzbee2700f7e2014-03-07 09:46:20 -08001383 virtual LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) = 0;
1384 virtual LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1,
1385 RegStorage r_src2) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001386 virtual LIR* OpTestSuspend(LIR* target) = 0;
Ian Rogersdd7624d2014-03-14 17:43:00 -07001387 virtual LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001388 virtual LIR* OpThreadMem(OpKind op, ThreadOffset<8> thread_offset) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001389 virtual LIR* OpVldm(RegStorage r_base, int count) = 0;
1390 virtual LIR* OpVstm(RegStorage r_base, int count) = 0;
1391 virtual void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale,
1392 int offset) = 0;
1393 virtual void OpRegCopyWide(RegStorage dest, RegStorage src) = 0;
Ian Rogersdd7624d2014-03-14 17:43:00 -07001394 virtual void OpTlsCmp(ThreadOffset<4> offset, int val) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001395 virtual void OpTlsCmp(ThreadOffset<8> offset, int val) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001396 virtual bool InexpensiveConstantInt(int32_t value) = 0;
1397 virtual bool InexpensiveConstantFloat(int32_t value) = 0;
1398 virtual bool InexpensiveConstantLong(int64_t value) = 0;
1399 virtual bool InexpensiveConstantDouble(int64_t value) = 0;
1400
Ian Rogersd9c4fc92013-10-01 19:45:43 -07001401 // May be optimized by targets.
1402 virtual void GenMonitorEnter(int opt_flags, RegLocation rl_src);
1403 virtual void GenMonitorExit(int opt_flags, RegLocation rl_src);
1404
Brian Carlstrom7940e442013-07-12 13:46:57 -07001405 // Temp workaround
buzbee2700f7e2014-03-07 09:46:20 -08001406 void Workaround7250540(RegLocation rl_dest, RegStorage zero_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001407
1408 protected:
1409 Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
1410
1411 CompilationUnit* GetCompilationUnit() {
1412 return cu_;
1413 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001414 /*
1415 * @brief Returns the index of the lowest set bit in 'x'.
1416 * @param x Value to be examined.
1417 * @returns The bit number of the lowest bit set in the value.
1418 */
1419 int32_t LowestSetBit(uint64_t x);
1420 /*
1421 * @brief Is this value a power of two?
1422 * @param x Value to be examined.
1423 * @returns 'true' if only 1 bit is set in the value.
1424 */
1425 bool IsPowerOfTwo(uint64_t x);
1426 /*
1427 * @brief Do these SRs overlap?
1428 * @param rl_op1 One RegLocation
1429 * @param rl_op2 The other RegLocation
1430 * @return 'true' if the VR pairs overlap
1431 *
1432 * Check to see if a result pair has a misaligned overlap with an operand pair. This
1433 * is not usual for dx to generate, but it is legal (for now). In a future rev of
1434 * dex, we'll want to make this case illegal.
1435 */
1436 bool BadOverlap(RegLocation rl_op1, RegLocation rl_op2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001437
Mark Mendelle02d48f2014-01-15 11:19:23 -08001438 /*
1439 * @brief Force a location (in a register) into a temporary register
1440 * @param loc location of result
1441 * @returns update location
1442 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001443 virtual RegLocation ForceTemp(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001444
1445 /*
1446 * @brief Force a wide location (in registers) into temporary registers
1447 * @param loc location of result
1448 * @returns update location
1449 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001450 virtual RegLocation ForceTempWide(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001451
Vladimir Marko455759b2014-05-06 20:49:36 +01001452 static constexpr OpSize LoadStoreOpSize(bool wide, bool ref) {
1453 return wide ? k64 : ref ? kReference : k32;
1454 }
1455
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001456 virtual void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
1457 RegLocation rl_dest, RegLocation rl_src);
1458
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001459 void AddSlowPath(LIRSlowPath* slowpath);
1460
Mark Mendell6607d972014-02-10 06:54:18 -08001461 virtual void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1462 bool type_known_abstract, bool use_declaring_class,
1463 bool can_assume_type_is_in_dex_cache,
1464 uint32_t type_idx, RegLocation rl_dest,
1465 RegLocation rl_src);
Mark Mendellae9fd932014-02-10 16:14:35 -08001466 /*
1467 * @brief Generate the debug_frame FDE information if possible.
1468 * @returns pointer to vector containg CFE information, or NULL.
1469 */
1470 virtual std::vector<uint8_t>* ReturnCallFrameInformation();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001471
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001472 /**
1473 * @brief Used to insert marker that can be used to associate MIR with LIR.
1474 * @details Only inserts marker if verbosity is enabled.
1475 * @param mir The mir that is currently being generated.
1476 */
1477 void GenPrintLabel(MIR* mir);
1478
1479 /**
1480 * @brief Used to generate return sequence when there is no frame.
1481 * @details Assumes that the return registers have already been populated.
1482 */
1483 virtual void GenSpecialExitSequence() = 0;
1484
1485 /**
1486 * @brief Used to generate code for special methods that are known to be
1487 * small enough to work in frameless mode.
1488 * @param bb The basic block of the first MIR.
1489 * @param mir The first MIR of the special method.
1490 * @param special Information about the special method.
1491 * @return Returns whether or not this was handled successfully. Returns false
1492 * if caller should punt to normal MIR2LIR conversion.
1493 */
1494 virtual bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
1495
Mark Mendelle87f9b52014-04-30 14:13:18 -04001496 protected:
Brian Carlstrom7940e442013-07-12 13:46:57 -07001497 void ClobberBody(RegisterInfo* p);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001498 void SetCurrentDexPc(DexOffset dexpc) {
1499 current_dalvik_offset_ = dexpc;
1500 }
1501
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001502 /**
1503 * @brief Used to lock register if argument at in_position was passed that way.
1504 * @details Does nothing if the argument is passed via stack.
1505 * @param in_position The argument number whose register to lock.
1506 * @param wide Whether the argument is wide.
1507 */
1508 void LockArg(int in_position, bool wide = false);
1509
1510 /**
1511 * @brief Used to load VR argument to a physical register.
1512 * @details The load is only done if the argument is not already in physical register.
1513 * LockArg must have been previously called.
1514 * @param in_position The argument number to load.
1515 * @param wide Whether the argument is 64-bit or not.
1516 * @return Returns the register (or register pair) for the loaded argument.
1517 */
Vladimir Markoc93ac8b2014-05-13 17:53:49 +01001518 RegStorage LoadArg(int in_position, RegisterClass reg_class, bool wide = false);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001519
1520 /**
1521 * @brief Used to load a VR argument directly to a specified register location.
1522 * @param in_position The argument number to place in register.
1523 * @param rl_dest The register location where to place argument.
1524 */
1525 void LoadArgDirect(int in_position, RegLocation rl_dest);
1526
1527 /**
1528 * @brief Used to generate LIR for special getter method.
1529 * @param mir The mir that represents the iget.
1530 * @param special Information about the special getter method.
1531 * @return Returns whether LIR was successfully generated.
1532 */
1533 bool GenSpecialIGet(MIR* mir, const InlineMethod& special);
1534
1535 /**
1536 * @brief Used to generate LIR for special setter method.
1537 * @param mir The mir that represents the iput.
1538 * @param special Information about the special setter method.
1539 * @return Returns whether LIR was successfully generated.
1540 */
1541 bool GenSpecialIPut(MIR* mir, const InlineMethod& special);
1542
1543 /**
1544 * @brief Used to generate LIR for special return-args method.
1545 * @param mir The mir that represents the return of argument.
1546 * @param special Information about the special return-args method.
1547 * @return Returns whether LIR was successfully generated.
1548 */
1549 bool GenSpecialIdentity(MIR* mir, const InlineMethod& special);
1550
Mingyao Yang42894562014-04-07 12:42:16 -07001551 void AddDivZeroCheckSlowPath(LIR* branch);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001552
Mingyao Yang80365d92014-04-18 12:10:58 -07001553 // Copy arg0 and arg1 to kArg0 and kArg1 safely, possibly using
1554 // kArg2 as temp.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001555 virtual void CopyToArgumentRegs(RegStorage arg0, RegStorage arg1);
1556
1557 /**
1558 * @brief Load Constant into RegLocation
1559 * @param rl_dest Destination RegLocation
1560 * @param value Constant value
1561 */
1562 virtual void GenConst(RegLocation rl_dest, int value);
Mingyao Yang80365d92014-04-18 12:10:58 -07001563
Brian Carlstrom7940e442013-07-12 13:46:57 -07001564 public:
1565 // TODO: add accessors for these.
1566 LIR* literal_list_; // Constants.
1567 LIR* method_literal_list_; // Method literals requiring patching.
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001568 LIR* class_literal_list_; // Class literals requiring patching.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001569 LIR* code_literal_list_; // Code literals requiring patching.
buzbeeb48819d2013-09-14 16:15:25 -07001570 LIR* first_fixup_; // Doubly-linked list of LIR nodes requiring fixups.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001571
1572 protected:
1573 CompilationUnit* const cu_;
1574 MIRGraph* const mir_graph_;
1575 GrowableArray<SwitchTable*> switch_tables_;
1576 GrowableArray<FillArrayData*> fill_array_data_;
buzbeebd663de2013-09-10 15:41:31 -07001577 GrowableArray<RegisterInfo*> tempreg_info_;
1578 GrowableArray<RegisterInfo*> reginfo_map_;
buzbee0d829482013-10-11 15:24:55 -07001579 GrowableArray<void*> pointer_storage_;
buzbee0d829482013-10-11 15:24:55 -07001580 CodeOffset current_code_offset_; // Working byte offset of machine instructons.
1581 CodeOffset data_offset_; // starting offset of literal pool.
1582 size_t total_size_; // header + code size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001583 LIR* block_label_list_;
1584 PromotionMap* promotion_map_;
1585 /*
1586 * TODO: The code generation utilities don't have a built-in
1587 * mechanism to propagate the original Dalvik opcode address to the
1588 * associated generated instructions. For the trace compiler, this wasn't
1589 * necessary because the interpreter handled all throws and debugging
1590 * requests. For now we'll handle this by placing the Dalvik offset
1591 * in the CompilationUnit struct before codegen for each instruction.
1592 * The low-level LIR creation utilites will pull it from here. Rework this.
1593 */
buzbee0d829482013-10-11 15:24:55 -07001594 DexOffset current_dalvik_offset_;
1595 size_t estimated_native_code_size_; // Just an estimate; used to reserve code_buffer_ size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001596 RegisterPool* reg_pool_;
1597 /*
1598 * Sanity checking for the register temp tracking. The same ssa
1599 * name should never be associated with one temp register per
1600 * instruction compilation.
1601 */
1602 int live_sreg_;
1603 CodeBuffer code_buffer_;
Ian Rogers96faf5b2013-08-09 22:05:32 -07001604 // The encoding mapping table data (dex -> pc offset and pc offset -> dex) with a size prefix.
Vladimir Marko06606b92013-12-02 15:31:08 +00001605 std::vector<uint8_t> encoded_mapping_table_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001606 std::vector<uint32_t> core_vmap_table_;
1607 std::vector<uint32_t> fp_vmap_table_;
1608 std::vector<uint8_t> native_gc_map_;
1609 int num_core_spills_;
1610 int num_fp_spills_;
1611 int frame_size_;
1612 unsigned int core_spill_mask_;
1613 unsigned int fp_spill_mask_;
1614 LIR* first_lir_insn_;
1615 LIR* last_lir_insn_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001616
1617 GrowableArray<LIRSlowPath*> slow_paths_;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001618
1619 // The memory reference type for new LIRs.
1620 // NOTE: Passing this as an explicit parameter by all functions that directly or indirectly
1621 // invoke RawLIR() would clutter the code and reduce the readability.
1622 ResourceMask::ResourceBit mem_ref_type_;
1623
1624 // Each resource mask now takes 16-bytes, so having both use/def masks directly in a LIR
1625 // would consume 32 bytes per LIR. Instead, the LIR now holds only pointers to the masks
1626 // (i.e. 8 bytes on 32-bit arch, 16 bytes on 64-bit arch) and we use ResourceMaskCache
1627 // to deduplicate the masks.
1628 ResourceMaskCache mask_cache_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001629}; // Class Mir2Lir
1630
1631} // namespace art
1632
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001633#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_