Elliott Hughes | 2faa5f1 | 2012-01-30 14:42:07 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 16 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 17 | #include "assembler_x86.h" |
| 18 | |
Elliott Hughes | 1aa246d | 2012-12-13 09:29:36 -0800 | [diff] [blame] | 19 | #include "base/casts.h" |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 20 | #include "entrypoints/quick/quick_entrypoints.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 21 | #include "memory_region.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 22 | #include "thread.h" |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 23 | |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 24 | namespace art { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 25 | namespace x86 { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 26 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 27 | std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) { |
| 28 | return os << "XMM" << static_cast<int>(reg); |
| 29 | } |
| 30 | |
| 31 | std::ostream& operator<<(std::ostream& os, const X87Register& reg) { |
| 32 | return os << "ST" << static_cast<int>(reg); |
| 33 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 34 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 35 | void X86Assembler::call(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 36 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 37 | EmitUint8(0xFF); |
| 38 | EmitRegisterOperand(2, reg); |
| 39 | } |
| 40 | |
| 41 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 42 | void X86Assembler::call(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 43 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 44 | EmitUint8(0xFF); |
| 45 | EmitOperand(2, address); |
| 46 | } |
| 47 | |
| 48 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 49 | void X86Assembler::call(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 50 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 51 | EmitUint8(0xE8); |
| 52 | static const int kSize = 5; |
Nicolas Geoffray | 1cf9528 | 2014-12-12 19:22:03 +0000 | [diff] [blame] | 53 | // Offset by one because we already have emitted the opcode. |
| 54 | EmitLabel(label, kSize - 1); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 55 | } |
| 56 | |
| 57 | |
Nicolas Geoffray | 8ccc3f5 | 2014-03-19 10:34:11 +0000 | [diff] [blame] | 58 | void X86Assembler::call(const ExternalLabel& label) { |
| 59 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 60 | intptr_t call_start = buffer_.GetPosition(); |
| 61 | EmitUint8(0xE8); |
| 62 | EmitInt32(label.address()); |
| 63 | static const intptr_t kCallExternalLabelSize = 5; |
| 64 | DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize); |
| 65 | } |
| 66 | |
| 67 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 68 | void X86Assembler::pushl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 69 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 70 | EmitUint8(0x50 + reg); |
| 71 | } |
| 72 | |
| 73 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 74 | void X86Assembler::pushl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 75 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 76 | EmitUint8(0xFF); |
| 77 | EmitOperand(6, address); |
| 78 | } |
| 79 | |
| 80 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 81 | void X86Assembler::pushl(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 82 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 83 | if (imm.is_int8()) { |
| 84 | EmitUint8(0x6A); |
| 85 | EmitUint8(imm.value() & 0xFF); |
| 86 | } else { |
| 87 | EmitUint8(0x68); |
| 88 | EmitImmediate(imm); |
| 89 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 90 | } |
| 91 | |
| 92 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 93 | void X86Assembler::popl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 94 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 95 | EmitUint8(0x58 + reg); |
| 96 | } |
| 97 | |
| 98 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 99 | void X86Assembler::popl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 100 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 101 | EmitUint8(0x8F); |
| 102 | EmitOperand(0, address); |
| 103 | } |
| 104 | |
| 105 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 106 | void X86Assembler::movl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 107 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 108 | EmitUint8(0xB8 + dst); |
| 109 | EmitImmediate(imm); |
| 110 | } |
| 111 | |
| 112 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 113 | void X86Assembler::movl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 114 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 115 | EmitUint8(0x89); |
| 116 | EmitRegisterOperand(src, dst); |
| 117 | } |
| 118 | |
| 119 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 120 | void X86Assembler::movl(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 121 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 122 | EmitUint8(0x8B); |
| 123 | EmitOperand(dst, src); |
| 124 | } |
| 125 | |
| 126 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 127 | void X86Assembler::movl(const Address& dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 128 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 129 | EmitUint8(0x89); |
| 130 | EmitOperand(src, dst); |
| 131 | } |
| 132 | |
| 133 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 134 | void X86Assembler::movl(const Address& dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 135 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 136 | EmitUint8(0xC7); |
| 137 | EmitOperand(0, dst); |
| 138 | EmitImmediate(imm); |
| 139 | } |
| 140 | |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 141 | void X86Assembler::movl(const Address& dst, Label* lbl) { |
| 142 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 143 | EmitUint8(0xC7); |
| 144 | EmitOperand(0, dst); |
| 145 | EmitLabel(lbl, dst.length_ + 5); |
| 146 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 147 | |
Mark Mendell | 7a08fb5 | 2015-07-15 14:09:35 -0400 | [diff] [blame] | 148 | void X86Assembler::movntl(const Address& dst, Register src) { |
| 149 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 150 | EmitUint8(0x0F); |
| 151 | EmitUint8(0xC3); |
| 152 | EmitOperand(src, dst); |
| 153 | } |
| 154 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 155 | void X86Assembler::bswapl(Register dst) { |
| 156 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 157 | EmitUint8(0x0F); |
| 158 | EmitUint8(0xC8 + dst); |
| 159 | } |
| 160 | |
Mark Mendell | bcee092 | 2015-09-15 21:45:01 -0400 | [diff] [blame] | 161 | void X86Assembler::bsfl(Register dst, Register src) { |
| 162 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 163 | EmitUint8(0x0F); |
| 164 | EmitUint8(0xBC); |
| 165 | EmitRegisterOperand(dst, src); |
| 166 | } |
| 167 | |
| 168 | void X86Assembler::bsfl(Register dst, const Address& src) { |
| 169 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 170 | EmitUint8(0x0F); |
| 171 | EmitUint8(0xBC); |
| 172 | EmitOperand(dst, src); |
| 173 | } |
| 174 | |
Mark Mendell | 8ae3ffb | 2015-08-12 21:16:41 -0400 | [diff] [blame] | 175 | void X86Assembler::bsrl(Register dst, Register src) { |
| 176 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 177 | EmitUint8(0x0F); |
| 178 | EmitUint8(0xBD); |
| 179 | EmitRegisterOperand(dst, src); |
| 180 | } |
| 181 | |
| 182 | void X86Assembler::bsrl(Register dst, const Address& src) { |
| 183 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 184 | EmitUint8(0x0F); |
| 185 | EmitUint8(0xBD); |
| 186 | EmitOperand(dst, src); |
| 187 | } |
| 188 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 189 | void X86Assembler::movzxb(Register dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 190 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 191 | EmitUint8(0x0F); |
| 192 | EmitUint8(0xB6); |
| 193 | EmitRegisterOperand(dst, src); |
| 194 | } |
| 195 | |
| 196 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 197 | void X86Assembler::movzxb(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 198 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 199 | EmitUint8(0x0F); |
| 200 | EmitUint8(0xB6); |
| 201 | EmitOperand(dst, src); |
| 202 | } |
| 203 | |
| 204 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 205 | void X86Assembler::movsxb(Register dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 206 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 207 | EmitUint8(0x0F); |
| 208 | EmitUint8(0xBE); |
| 209 | EmitRegisterOperand(dst, src); |
| 210 | } |
| 211 | |
| 212 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 213 | void X86Assembler::movsxb(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 214 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 215 | EmitUint8(0x0F); |
| 216 | EmitUint8(0xBE); |
| 217 | EmitOperand(dst, src); |
| 218 | } |
| 219 | |
| 220 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 221 | void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 222 | LOG(FATAL) << "Use movzxb or movsxb instead."; |
| 223 | } |
| 224 | |
| 225 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 226 | void X86Assembler::movb(const Address& dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 227 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 228 | EmitUint8(0x88); |
| 229 | EmitOperand(src, dst); |
| 230 | } |
| 231 | |
| 232 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 233 | void X86Assembler::movb(const Address& dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 234 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 235 | EmitUint8(0xC6); |
| 236 | EmitOperand(EAX, dst); |
| 237 | CHECK(imm.is_int8()); |
| 238 | EmitUint8(imm.value() & 0xFF); |
| 239 | } |
| 240 | |
| 241 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 242 | void X86Assembler::movzxw(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 243 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 244 | EmitUint8(0x0F); |
| 245 | EmitUint8(0xB7); |
| 246 | EmitRegisterOperand(dst, src); |
| 247 | } |
| 248 | |
| 249 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 250 | void X86Assembler::movzxw(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 251 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 252 | EmitUint8(0x0F); |
| 253 | EmitUint8(0xB7); |
| 254 | EmitOperand(dst, src); |
| 255 | } |
| 256 | |
| 257 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 258 | void X86Assembler::movsxw(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 259 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 260 | EmitUint8(0x0F); |
| 261 | EmitUint8(0xBF); |
| 262 | EmitRegisterOperand(dst, src); |
| 263 | } |
| 264 | |
| 265 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 266 | void X86Assembler::movsxw(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 267 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 268 | EmitUint8(0x0F); |
| 269 | EmitUint8(0xBF); |
| 270 | EmitOperand(dst, src); |
| 271 | } |
| 272 | |
| 273 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 274 | void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 275 | LOG(FATAL) << "Use movzxw or movsxw instead."; |
| 276 | } |
| 277 | |
| 278 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 279 | void X86Assembler::movw(const Address& dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 280 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 281 | EmitOperandSizeOverride(); |
| 282 | EmitUint8(0x89); |
| 283 | EmitOperand(src, dst); |
| 284 | } |
| 285 | |
| 286 | |
Nicolas Geoffray | 26a25ef | 2014-09-30 13:54:09 +0100 | [diff] [blame] | 287 | void X86Assembler::movw(const Address& dst, const Immediate& imm) { |
| 288 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 289 | EmitOperandSizeOverride(); |
| 290 | EmitUint8(0xC7); |
| 291 | EmitOperand(0, dst); |
Nicolas Geoffray | b6e7206 | 2014-10-07 14:54:48 +0100 | [diff] [blame] | 292 | CHECK(imm.is_uint16() || imm.is_int16()); |
Nicolas Geoffray | 26a25ef | 2014-09-30 13:54:09 +0100 | [diff] [blame] | 293 | EmitUint8(imm.value() & 0xFF); |
| 294 | EmitUint8(imm.value() >> 8); |
| 295 | } |
| 296 | |
| 297 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 298 | void X86Assembler::leal(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 299 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 300 | EmitUint8(0x8D); |
| 301 | EmitOperand(dst, src); |
| 302 | } |
| 303 | |
| 304 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 305 | void X86Assembler::cmovl(Condition condition, Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 306 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 307 | EmitUint8(0x0F); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 308 | EmitUint8(0x40 + condition); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 309 | EmitRegisterOperand(dst, src); |
| 310 | } |
| 311 | |
| 312 | |
Nicolas Geoffray | 5b4b898 | 2014-12-18 17:45:56 +0000 | [diff] [blame] | 313 | void X86Assembler::setb(Condition condition, Register dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 314 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 315 | EmitUint8(0x0F); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 316 | EmitUint8(0x90 + condition); |
Nicolas Geoffray | 5b4b898 | 2014-12-18 17:45:56 +0000 | [diff] [blame] | 317 | EmitOperand(0, Operand(dst)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 318 | } |
| 319 | |
| 320 | |
Nicolas Geoffray | 7fb49da | 2014-10-06 09:12:41 +0100 | [diff] [blame] | 321 | void X86Assembler::movaps(XmmRegister dst, XmmRegister src) { |
| 322 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 323 | EmitUint8(0x0F); |
| 324 | EmitUint8(0x28); |
| 325 | EmitXmmRegisterOperand(dst, src); |
| 326 | } |
| 327 | |
| 328 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 329 | void X86Assembler::movss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 330 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 331 | EmitUint8(0xF3); |
| 332 | EmitUint8(0x0F); |
| 333 | EmitUint8(0x10); |
| 334 | EmitOperand(dst, src); |
| 335 | } |
| 336 | |
| 337 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 338 | void X86Assembler::movss(const Address& dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 339 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 340 | EmitUint8(0xF3); |
| 341 | EmitUint8(0x0F); |
| 342 | EmitUint8(0x11); |
| 343 | EmitOperand(src, dst); |
| 344 | } |
| 345 | |
| 346 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 347 | void X86Assembler::movss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 348 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 349 | EmitUint8(0xF3); |
| 350 | EmitUint8(0x0F); |
| 351 | EmitUint8(0x11); |
| 352 | EmitXmmRegisterOperand(src, dst); |
| 353 | } |
| 354 | |
| 355 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 356 | void X86Assembler::movd(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 357 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 358 | EmitUint8(0x66); |
| 359 | EmitUint8(0x0F); |
| 360 | EmitUint8(0x6E); |
| 361 | EmitOperand(dst, Operand(src)); |
| 362 | } |
| 363 | |
| 364 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 365 | void X86Assembler::movd(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 366 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 367 | EmitUint8(0x66); |
| 368 | EmitUint8(0x0F); |
| 369 | EmitUint8(0x7E); |
| 370 | EmitOperand(src, Operand(dst)); |
| 371 | } |
| 372 | |
| 373 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 374 | void X86Assembler::addss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 375 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 376 | EmitUint8(0xF3); |
| 377 | EmitUint8(0x0F); |
| 378 | EmitUint8(0x58); |
| 379 | EmitXmmRegisterOperand(dst, src); |
| 380 | } |
| 381 | |
| 382 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 383 | void X86Assembler::addss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 384 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 385 | EmitUint8(0xF3); |
| 386 | EmitUint8(0x0F); |
| 387 | EmitUint8(0x58); |
| 388 | EmitOperand(dst, src); |
| 389 | } |
| 390 | |
| 391 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 392 | void X86Assembler::subss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 393 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 394 | EmitUint8(0xF3); |
| 395 | EmitUint8(0x0F); |
| 396 | EmitUint8(0x5C); |
| 397 | EmitXmmRegisterOperand(dst, src); |
| 398 | } |
| 399 | |
| 400 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 401 | void X86Assembler::subss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 402 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 403 | EmitUint8(0xF3); |
| 404 | EmitUint8(0x0F); |
| 405 | EmitUint8(0x5C); |
| 406 | EmitOperand(dst, src); |
| 407 | } |
| 408 | |
| 409 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 410 | void X86Assembler::mulss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 411 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 412 | EmitUint8(0xF3); |
| 413 | EmitUint8(0x0F); |
| 414 | EmitUint8(0x59); |
| 415 | EmitXmmRegisterOperand(dst, src); |
| 416 | } |
| 417 | |
| 418 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 419 | void X86Assembler::mulss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 420 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 421 | EmitUint8(0xF3); |
| 422 | EmitUint8(0x0F); |
| 423 | EmitUint8(0x59); |
| 424 | EmitOperand(dst, src); |
| 425 | } |
| 426 | |
| 427 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 428 | void X86Assembler::divss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 429 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 430 | EmitUint8(0xF3); |
| 431 | EmitUint8(0x0F); |
| 432 | EmitUint8(0x5E); |
| 433 | EmitXmmRegisterOperand(dst, src); |
| 434 | } |
| 435 | |
| 436 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 437 | void X86Assembler::divss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 438 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 439 | EmitUint8(0xF3); |
| 440 | EmitUint8(0x0F); |
| 441 | EmitUint8(0x5E); |
| 442 | EmitOperand(dst, src); |
| 443 | } |
| 444 | |
| 445 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 446 | void X86Assembler::flds(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 447 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 448 | EmitUint8(0xD9); |
| 449 | EmitOperand(0, src); |
| 450 | } |
| 451 | |
| 452 | |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 453 | void X86Assembler::fsts(const Address& dst) { |
| 454 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 455 | EmitUint8(0xD9); |
| 456 | EmitOperand(2, dst); |
| 457 | } |
| 458 | |
| 459 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 460 | void X86Assembler::fstps(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 461 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 462 | EmitUint8(0xD9); |
| 463 | EmitOperand(3, dst); |
| 464 | } |
| 465 | |
| 466 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 467 | void X86Assembler::movsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 468 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 469 | EmitUint8(0xF2); |
| 470 | EmitUint8(0x0F); |
| 471 | EmitUint8(0x10); |
| 472 | EmitOperand(dst, src); |
| 473 | } |
| 474 | |
| 475 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 476 | void X86Assembler::movsd(const Address& dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 477 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 478 | EmitUint8(0xF2); |
| 479 | EmitUint8(0x0F); |
| 480 | EmitUint8(0x11); |
| 481 | EmitOperand(src, dst); |
| 482 | } |
| 483 | |
| 484 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 485 | void X86Assembler::movsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 486 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 487 | EmitUint8(0xF2); |
| 488 | EmitUint8(0x0F); |
| 489 | EmitUint8(0x11); |
| 490 | EmitXmmRegisterOperand(src, dst); |
| 491 | } |
| 492 | |
| 493 | |
Nicolas Geoffray | 234d69d | 2015-03-09 10:28:50 +0000 | [diff] [blame] | 494 | void X86Assembler::movhpd(XmmRegister dst, const Address& src) { |
| 495 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 496 | EmitUint8(0x66); |
| 497 | EmitUint8(0x0F); |
| 498 | EmitUint8(0x16); |
| 499 | EmitOperand(dst, src); |
| 500 | } |
| 501 | |
| 502 | |
| 503 | void X86Assembler::movhpd(const Address& dst, XmmRegister src) { |
| 504 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 505 | EmitUint8(0x66); |
| 506 | EmitUint8(0x0F); |
| 507 | EmitUint8(0x17); |
| 508 | EmitOperand(src, dst); |
| 509 | } |
| 510 | |
| 511 | |
| 512 | void X86Assembler::psrldq(XmmRegister reg, const Immediate& shift_count) { |
| 513 | DCHECK(shift_count.is_uint8()); |
| 514 | |
| 515 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 516 | EmitUint8(0x66); |
| 517 | EmitUint8(0x0F); |
| 518 | EmitUint8(0x73); |
| 519 | EmitXmmRegisterOperand(3, reg); |
| 520 | EmitUint8(shift_count.value()); |
| 521 | } |
| 522 | |
| 523 | |
Calin Juravle | 52c4896 | 2014-12-16 17:02:57 +0000 | [diff] [blame] | 524 | void X86Assembler::psrlq(XmmRegister reg, const Immediate& shift_count) { |
| 525 | DCHECK(shift_count.is_uint8()); |
| 526 | |
| 527 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 528 | EmitUint8(0x66); |
| 529 | EmitUint8(0x0F); |
| 530 | EmitUint8(0x73); |
| 531 | EmitXmmRegisterOperand(2, reg); |
| 532 | EmitUint8(shift_count.value()); |
| 533 | } |
| 534 | |
| 535 | |
| 536 | void X86Assembler::punpckldq(XmmRegister dst, XmmRegister src) { |
| 537 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 538 | EmitUint8(0x66); |
| 539 | EmitUint8(0x0F); |
| 540 | EmitUint8(0x62); |
| 541 | EmitXmmRegisterOperand(dst, src); |
| 542 | } |
| 543 | |
| 544 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 545 | void X86Assembler::addsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 546 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 547 | EmitUint8(0xF2); |
| 548 | EmitUint8(0x0F); |
| 549 | EmitUint8(0x58); |
| 550 | EmitXmmRegisterOperand(dst, src); |
| 551 | } |
| 552 | |
| 553 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 554 | void X86Assembler::addsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 555 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 556 | EmitUint8(0xF2); |
| 557 | EmitUint8(0x0F); |
| 558 | EmitUint8(0x58); |
| 559 | EmitOperand(dst, src); |
| 560 | } |
| 561 | |
| 562 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 563 | void X86Assembler::subsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 564 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 565 | EmitUint8(0xF2); |
| 566 | EmitUint8(0x0F); |
| 567 | EmitUint8(0x5C); |
| 568 | EmitXmmRegisterOperand(dst, src); |
| 569 | } |
| 570 | |
| 571 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 572 | void X86Assembler::subsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 573 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 574 | EmitUint8(0xF2); |
| 575 | EmitUint8(0x0F); |
| 576 | EmitUint8(0x5C); |
| 577 | EmitOperand(dst, src); |
| 578 | } |
| 579 | |
| 580 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 581 | void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 582 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 583 | EmitUint8(0xF2); |
| 584 | EmitUint8(0x0F); |
| 585 | EmitUint8(0x59); |
| 586 | EmitXmmRegisterOperand(dst, src); |
| 587 | } |
| 588 | |
| 589 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 590 | void X86Assembler::mulsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 591 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 592 | EmitUint8(0xF2); |
| 593 | EmitUint8(0x0F); |
| 594 | EmitUint8(0x59); |
| 595 | EmitOperand(dst, src); |
| 596 | } |
| 597 | |
| 598 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 599 | void X86Assembler::divsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 600 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 601 | EmitUint8(0xF2); |
| 602 | EmitUint8(0x0F); |
| 603 | EmitUint8(0x5E); |
| 604 | EmitXmmRegisterOperand(dst, src); |
| 605 | } |
| 606 | |
| 607 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 608 | void X86Assembler::divsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 609 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 610 | EmitUint8(0xF2); |
| 611 | EmitUint8(0x0F); |
| 612 | EmitUint8(0x5E); |
| 613 | EmitOperand(dst, src); |
| 614 | } |
| 615 | |
| 616 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 617 | void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 618 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 619 | EmitUint8(0xF3); |
| 620 | EmitUint8(0x0F); |
| 621 | EmitUint8(0x2A); |
| 622 | EmitOperand(dst, Operand(src)); |
| 623 | } |
| 624 | |
| 625 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 626 | void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 627 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 628 | EmitUint8(0xF2); |
| 629 | EmitUint8(0x0F); |
| 630 | EmitUint8(0x2A); |
| 631 | EmitOperand(dst, Operand(src)); |
| 632 | } |
| 633 | |
| 634 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 635 | void X86Assembler::cvtss2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 636 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 637 | EmitUint8(0xF3); |
| 638 | EmitUint8(0x0F); |
| 639 | EmitUint8(0x2D); |
| 640 | EmitXmmRegisterOperand(dst, src); |
| 641 | } |
| 642 | |
| 643 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 644 | void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 645 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 646 | EmitUint8(0xF3); |
| 647 | EmitUint8(0x0F); |
| 648 | EmitUint8(0x5A); |
| 649 | EmitXmmRegisterOperand(dst, src); |
| 650 | } |
| 651 | |
| 652 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 653 | void X86Assembler::cvtsd2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 654 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 655 | EmitUint8(0xF2); |
| 656 | EmitUint8(0x0F); |
| 657 | EmitUint8(0x2D); |
| 658 | EmitXmmRegisterOperand(dst, src); |
| 659 | } |
| 660 | |
| 661 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 662 | void X86Assembler::cvttss2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 663 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 664 | EmitUint8(0xF3); |
| 665 | EmitUint8(0x0F); |
| 666 | EmitUint8(0x2C); |
| 667 | EmitXmmRegisterOperand(dst, src); |
| 668 | } |
| 669 | |
| 670 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 671 | void X86Assembler::cvttsd2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 672 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 673 | EmitUint8(0xF2); |
| 674 | EmitUint8(0x0F); |
| 675 | EmitUint8(0x2C); |
| 676 | EmitXmmRegisterOperand(dst, src); |
| 677 | } |
| 678 | |
| 679 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 680 | void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 681 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 682 | EmitUint8(0xF2); |
| 683 | EmitUint8(0x0F); |
| 684 | EmitUint8(0x5A); |
| 685 | EmitXmmRegisterOperand(dst, src); |
| 686 | } |
| 687 | |
| 688 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 689 | void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 690 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 691 | EmitUint8(0xF3); |
| 692 | EmitUint8(0x0F); |
| 693 | EmitUint8(0xE6); |
| 694 | EmitXmmRegisterOperand(dst, src); |
| 695 | } |
| 696 | |
| 697 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 698 | void X86Assembler::comiss(XmmRegister a, XmmRegister b) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 699 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 700 | EmitUint8(0x0F); |
| 701 | EmitUint8(0x2F); |
| 702 | EmitXmmRegisterOperand(a, b); |
| 703 | } |
| 704 | |
| 705 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 706 | void X86Assembler::comisd(XmmRegister a, XmmRegister b) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 707 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 708 | EmitUint8(0x66); |
| 709 | EmitUint8(0x0F); |
| 710 | EmitUint8(0x2F); |
| 711 | EmitXmmRegisterOperand(a, b); |
| 712 | } |
| 713 | |
| 714 | |
Calin Juravle | ddb7df2 | 2014-11-25 20:56:51 +0000 | [diff] [blame] | 715 | void X86Assembler::ucomiss(XmmRegister a, XmmRegister b) { |
| 716 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 717 | EmitUint8(0x0F); |
| 718 | EmitUint8(0x2E); |
| 719 | EmitXmmRegisterOperand(a, b); |
| 720 | } |
| 721 | |
| 722 | |
Mark Mendell | 9f51f26 | 2015-10-30 09:21:37 -0400 | [diff] [blame] | 723 | void X86Assembler::ucomiss(XmmRegister a, const Address& b) { |
| 724 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 725 | EmitUint8(0x0F); |
| 726 | EmitUint8(0x2E); |
| 727 | EmitOperand(a, b); |
| 728 | } |
| 729 | |
| 730 | |
Calin Juravle | ddb7df2 | 2014-11-25 20:56:51 +0000 | [diff] [blame] | 731 | void X86Assembler::ucomisd(XmmRegister a, XmmRegister b) { |
| 732 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 733 | EmitUint8(0x66); |
| 734 | EmitUint8(0x0F); |
| 735 | EmitUint8(0x2E); |
| 736 | EmitXmmRegisterOperand(a, b); |
| 737 | } |
| 738 | |
| 739 | |
Mark Mendell | 9f51f26 | 2015-10-30 09:21:37 -0400 | [diff] [blame] | 740 | void X86Assembler::ucomisd(XmmRegister a, const Address& b) { |
| 741 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 742 | EmitUint8(0x66); |
| 743 | EmitUint8(0x0F); |
| 744 | EmitUint8(0x2E); |
| 745 | EmitOperand(a, b); |
| 746 | } |
| 747 | |
| 748 | |
Mark Mendell | fb8d279 | 2015-03-31 22:16:59 -0400 | [diff] [blame] | 749 | void X86Assembler::roundsd(XmmRegister dst, XmmRegister src, const Immediate& imm) { |
| 750 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 751 | EmitUint8(0x66); |
| 752 | EmitUint8(0x0F); |
| 753 | EmitUint8(0x3A); |
| 754 | EmitUint8(0x0B); |
| 755 | EmitXmmRegisterOperand(dst, src); |
| 756 | EmitUint8(imm.value()); |
| 757 | } |
| 758 | |
| 759 | |
| 760 | void X86Assembler::roundss(XmmRegister dst, XmmRegister src, const Immediate& imm) { |
| 761 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 762 | EmitUint8(0x66); |
| 763 | EmitUint8(0x0F); |
| 764 | EmitUint8(0x3A); |
| 765 | EmitUint8(0x0A); |
| 766 | EmitXmmRegisterOperand(dst, src); |
| 767 | EmitUint8(imm.value()); |
| 768 | } |
| 769 | |
| 770 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 771 | void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 772 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 773 | EmitUint8(0xF2); |
| 774 | EmitUint8(0x0F); |
| 775 | EmitUint8(0x51); |
| 776 | EmitXmmRegisterOperand(dst, src); |
| 777 | } |
| 778 | |
| 779 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 780 | void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 781 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 782 | EmitUint8(0xF3); |
| 783 | EmitUint8(0x0F); |
| 784 | EmitUint8(0x51); |
| 785 | EmitXmmRegisterOperand(dst, src); |
| 786 | } |
| 787 | |
| 788 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 789 | void X86Assembler::xorpd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 790 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 791 | EmitUint8(0x66); |
| 792 | EmitUint8(0x0F); |
| 793 | EmitUint8(0x57); |
| 794 | EmitOperand(dst, src); |
| 795 | } |
| 796 | |
| 797 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 798 | void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 799 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 800 | EmitUint8(0x66); |
| 801 | EmitUint8(0x0F); |
| 802 | EmitUint8(0x57); |
| 803 | EmitXmmRegisterOperand(dst, src); |
| 804 | } |
| 805 | |
| 806 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 807 | void X86Assembler::andps(XmmRegister dst, XmmRegister src) { |
| 808 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 809 | EmitUint8(0x0F); |
| 810 | EmitUint8(0x54); |
| 811 | EmitXmmRegisterOperand(dst, src); |
| 812 | } |
| 813 | |
| 814 | |
| 815 | void X86Assembler::andpd(XmmRegister dst, XmmRegister src) { |
| 816 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 817 | EmitUint8(0x66); |
| 818 | EmitUint8(0x0F); |
| 819 | EmitUint8(0x54); |
| 820 | EmitXmmRegisterOperand(dst, src); |
| 821 | } |
| 822 | |
| 823 | |
| 824 | void X86Assembler::orpd(XmmRegister dst, XmmRegister src) { |
| 825 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 826 | EmitUint8(0x66); |
| 827 | EmitUint8(0x0F); |
| 828 | EmitUint8(0x56); |
| 829 | EmitXmmRegisterOperand(dst, src); |
| 830 | } |
| 831 | |
| 832 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 833 | void X86Assembler::xorps(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 834 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 835 | EmitUint8(0x0F); |
| 836 | EmitUint8(0x57); |
| 837 | EmitOperand(dst, src); |
| 838 | } |
| 839 | |
| 840 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 841 | void X86Assembler::orps(XmmRegister dst, XmmRegister src) { |
| 842 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 843 | EmitUint8(0x0F); |
| 844 | EmitUint8(0x56); |
| 845 | EmitXmmRegisterOperand(dst, src); |
| 846 | } |
| 847 | |
| 848 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 849 | void X86Assembler::xorps(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 850 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 851 | EmitUint8(0x0F); |
| 852 | EmitUint8(0x57); |
| 853 | EmitXmmRegisterOperand(dst, src); |
| 854 | } |
| 855 | |
| 856 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 857 | void X86Assembler::andps(XmmRegister dst, const Address& src) { |
| 858 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 859 | EmitUint8(0x0F); |
| 860 | EmitUint8(0x54); |
| 861 | EmitOperand(dst, src); |
| 862 | } |
| 863 | |
| 864 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 865 | void X86Assembler::andpd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 866 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 867 | EmitUint8(0x66); |
| 868 | EmitUint8(0x0F); |
| 869 | EmitUint8(0x54); |
| 870 | EmitOperand(dst, src); |
| 871 | } |
| 872 | |
| 873 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 874 | void X86Assembler::fldl(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 875 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 876 | EmitUint8(0xDD); |
| 877 | EmitOperand(0, src); |
| 878 | } |
| 879 | |
| 880 | |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 881 | void X86Assembler::fstl(const Address& dst) { |
| 882 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 883 | EmitUint8(0xDD); |
| 884 | EmitOperand(2, dst); |
| 885 | } |
| 886 | |
| 887 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 888 | void X86Assembler::fstpl(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 889 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 890 | EmitUint8(0xDD); |
| 891 | EmitOperand(3, dst); |
| 892 | } |
| 893 | |
| 894 | |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 895 | void X86Assembler::fstsw() { |
| 896 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 897 | EmitUint8(0x9B); |
| 898 | EmitUint8(0xDF); |
| 899 | EmitUint8(0xE0); |
| 900 | } |
| 901 | |
| 902 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 903 | void X86Assembler::fnstcw(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 904 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 905 | EmitUint8(0xD9); |
| 906 | EmitOperand(7, dst); |
| 907 | } |
| 908 | |
| 909 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 910 | void X86Assembler::fldcw(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 911 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 912 | EmitUint8(0xD9); |
| 913 | EmitOperand(5, src); |
| 914 | } |
| 915 | |
| 916 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 917 | void X86Assembler::fistpl(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 918 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 919 | EmitUint8(0xDF); |
| 920 | EmitOperand(7, dst); |
| 921 | } |
| 922 | |
| 923 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 924 | void X86Assembler::fistps(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 925 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 926 | EmitUint8(0xDB); |
| 927 | EmitOperand(3, dst); |
| 928 | } |
| 929 | |
| 930 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 931 | void X86Assembler::fildl(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 932 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 933 | EmitUint8(0xDF); |
| 934 | EmitOperand(5, src); |
| 935 | } |
| 936 | |
| 937 | |
Roland Levillain | 0a18601 | 2015-04-13 17:00:20 +0100 | [diff] [blame] | 938 | void X86Assembler::filds(const Address& src) { |
| 939 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 940 | EmitUint8(0xDB); |
| 941 | EmitOperand(0, src); |
| 942 | } |
| 943 | |
| 944 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 945 | void X86Assembler::fincstp() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 946 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 947 | EmitUint8(0xD9); |
| 948 | EmitUint8(0xF7); |
| 949 | } |
| 950 | |
| 951 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 952 | void X86Assembler::ffree(const Immediate& index) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 953 | CHECK_LT(index.value(), 7); |
| 954 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 955 | EmitUint8(0xDD); |
| 956 | EmitUint8(0xC0 + index.value()); |
| 957 | } |
| 958 | |
| 959 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 960 | void X86Assembler::fsin() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 961 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 962 | EmitUint8(0xD9); |
| 963 | EmitUint8(0xFE); |
| 964 | } |
| 965 | |
| 966 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 967 | void X86Assembler::fcos() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 968 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 969 | EmitUint8(0xD9); |
| 970 | EmitUint8(0xFF); |
| 971 | } |
| 972 | |
| 973 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 974 | void X86Assembler::fptan() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 975 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 976 | EmitUint8(0xD9); |
| 977 | EmitUint8(0xF2); |
| 978 | } |
| 979 | |
| 980 | |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 981 | void X86Assembler::fucompp() { |
| 982 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 983 | EmitUint8(0xDA); |
| 984 | EmitUint8(0xE9); |
| 985 | } |
| 986 | |
| 987 | |
| 988 | void X86Assembler::fprem() { |
| 989 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 990 | EmitUint8(0xD9); |
| 991 | EmitUint8(0xF8); |
| 992 | } |
| 993 | |
| 994 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 995 | void X86Assembler::xchgl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 996 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 997 | EmitUint8(0x87); |
| 998 | EmitRegisterOperand(dst, src); |
| 999 | } |
| 1000 | |
Nicolas Geoffray | 3c04974 | 2014-09-24 18:10:46 +0100 | [diff] [blame] | 1001 | |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 1002 | void X86Assembler::xchgl(Register reg, const Address& address) { |
| 1003 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1004 | EmitUint8(0x87); |
| 1005 | EmitOperand(reg, address); |
| 1006 | } |
| 1007 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1008 | |
Nicolas Geoffray | 3c04974 | 2014-09-24 18:10:46 +0100 | [diff] [blame] | 1009 | void X86Assembler::cmpw(const Address& address, const Immediate& imm) { |
| 1010 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1011 | EmitUint8(0x66); |
| 1012 | EmitComplex(7, address, imm); |
| 1013 | } |
| 1014 | |
| 1015 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1016 | void X86Assembler::cmpl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1017 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1018 | EmitComplex(7, Operand(reg), imm); |
| 1019 | } |
| 1020 | |
| 1021 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1022 | void X86Assembler::cmpl(Register reg0, Register reg1) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1023 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1024 | EmitUint8(0x3B); |
| 1025 | EmitOperand(reg0, Operand(reg1)); |
| 1026 | } |
| 1027 | |
| 1028 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1029 | void X86Assembler::cmpl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1030 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1031 | EmitUint8(0x3B); |
| 1032 | EmitOperand(reg, address); |
| 1033 | } |
| 1034 | |
| 1035 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1036 | void X86Assembler::addl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1037 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1038 | EmitUint8(0x03); |
| 1039 | EmitRegisterOperand(dst, src); |
| 1040 | } |
| 1041 | |
| 1042 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1043 | void X86Assembler::addl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1044 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1045 | EmitUint8(0x03); |
| 1046 | EmitOperand(reg, address); |
| 1047 | } |
| 1048 | |
| 1049 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1050 | void X86Assembler::cmpl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1051 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1052 | EmitUint8(0x39); |
| 1053 | EmitOperand(reg, address); |
| 1054 | } |
| 1055 | |
| 1056 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1057 | void X86Assembler::cmpl(const Address& address, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1058 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1059 | EmitComplex(7, address, imm); |
| 1060 | } |
| 1061 | |
| 1062 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1063 | void X86Assembler::testl(Register reg1, Register reg2) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1064 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1065 | EmitUint8(0x85); |
| 1066 | EmitRegisterOperand(reg1, reg2); |
| 1067 | } |
| 1068 | |
| 1069 | |
Nicolas Geoffray | f12feb8 | 2014-07-17 18:32:41 +0100 | [diff] [blame] | 1070 | void X86Assembler::testl(Register reg, const Address& address) { |
| 1071 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1072 | EmitUint8(0x85); |
| 1073 | EmitOperand(reg, address); |
| 1074 | } |
| 1075 | |
| 1076 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1077 | void X86Assembler::testl(Register reg, const Immediate& immediate) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1078 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1079 | // For registers that have a byte variant (EAX, EBX, ECX, and EDX) |
| 1080 | // we only test the byte register to keep the encoding short. |
| 1081 | if (immediate.is_uint8() && reg < 4) { |
| 1082 | // Use zero-extended 8-bit immediate. |
| 1083 | if (reg == EAX) { |
| 1084 | EmitUint8(0xA8); |
| 1085 | } else { |
| 1086 | EmitUint8(0xF6); |
| 1087 | EmitUint8(0xC0 + reg); |
| 1088 | } |
| 1089 | EmitUint8(immediate.value() & 0xFF); |
| 1090 | } else if (reg == EAX) { |
| 1091 | // Use short form if the destination is EAX. |
| 1092 | EmitUint8(0xA9); |
| 1093 | EmitImmediate(immediate); |
| 1094 | } else { |
| 1095 | EmitUint8(0xF7); |
| 1096 | EmitOperand(0, Operand(reg)); |
| 1097 | EmitImmediate(immediate); |
| 1098 | } |
| 1099 | } |
| 1100 | |
| 1101 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1102 | void X86Assembler::andl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1103 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1104 | EmitUint8(0x23); |
| 1105 | EmitOperand(dst, Operand(src)); |
| 1106 | } |
| 1107 | |
| 1108 | |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 1109 | void X86Assembler::andl(Register reg, const Address& address) { |
| 1110 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1111 | EmitUint8(0x23); |
| 1112 | EmitOperand(reg, address); |
| 1113 | } |
| 1114 | |
| 1115 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1116 | void X86Assembler::andl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1117 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1118 | EmitComplex(4, Operand(dst), imm); |
| 1119 | } |
| 1120 | |
| 1121 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1122 | void X86Assembler::orl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1123 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1124 | EmitUint8(0x0B); |
| 1125 | EmitOperand(dst, Operand(src)); |
| 1126 | } |
| 1127 | |
| 1128 | |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 1129 | void X86Assembler::orl(Register reg, const Address& address) { |
| 1130 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1131 | EmitUint8(0x0B); |
| 1132 | EmitOperand(reg, address); |
| 1133 | } |
| 1134 | |
| 1135 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1136 | void X86Assembler::orl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1137 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1138 | EmitComplex(1, Operand(dst), imm); |
| 1139 | } |
| 1140 | |
| 1141 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1142 | void X86Assembler::xorl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1143 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1144 | EmitUint8(0x33); |
| 1145 | EmitOperand(dst, Operand(src)); |
| 1146 | } |
| 1147 | |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 1148 | |
| 1149 | void X86Assembler::xorl(Register reg, const Address& address) { |
| 1150 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1151 | EmitUint8(0x33); |
| 1152 | EmitOperand(reg, address); |
| 1153 | } |
| 1154 | |
| 1155 | |
Nicolas Geoffray | b55f835 | 2014-04-07 15:26:35 +0100 | [diff] [blame] | 1156 | void X86Assembler::xorl(Register dst, const Immediate& imm) { |
| 1157 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1158 | EmitComplex(6, Operand(dst), imm); |
| 1159 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1160 | |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 1161 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1162 | void X86Assembler::addl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1163 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1164 | EmitComplex(0, Operand(reg), imm); |
| 1165 | } |
| 1166 | |
| 1167 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1168 | void X86Assembler::addl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1169 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1170 | EmitUint8(0x01); |
| 1171 | EmitOperand(reg, address); |
| 1172 | } |
| 1173 | |
| 1174 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1175 | void X86Assembler::addl(const Address& address, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1176 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1177 | EmitComplex(0, address, imm); |
| 1178 | } |
| 1179 | |
| 1180 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1181 | void X86Assembler::adcl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1182 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1183 | EmitComplex(2, Operand(reg), imm); |
| 1184 | } |
| 1185 | |
| 1186 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1187 | void X86Assembler::adcl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1188 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1189 | EmitUint8(0x13); |
| 1190 | EmitOperand(dst, Operand(src)); |
| 1191 | } |
| 1192 | |
| 1193 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1194 | void X86Assembler::adcl(Register dst, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1195 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1196 | EmitUint8(0x13); |
| 1197 | EmitOperand(dst, address); |
| 1198 | } |
| 1199 | |
| 1200 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1201 | void X86Assembler::subl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1202 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1203 | EmitUint8(0x2B); |
| 1204 | EmitOperand(dst, Operand(src)); |
| 1205 | } |
| 1206 | |
| 1207 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1208 | void X86Assembler::subl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1209 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1210 | EmitComplex(5, Operand(reg), imm); |
| 1211 | } |
| 1212 | |
| 1213 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1214 | void X86Assembler::subl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1215 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1216 | EmitUint8(0x2B); |
| 1217 | EmitOperand(reg, address); |
| 1218 | } |
| 1219 | |
| 1220 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 1221 | void X86Assembler::subl(const Address& address, Register reg) { |
| 1222 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1223 | EmitUint8(0x29); |
| 1224 | EmitOperand(reg, address); |
| 1225 | } |
| 1226 | |
| 1227 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1228 | void X86Assembler::cdq() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1229 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1230 | EmitUint8(0x99); |
| 1231 | } |
| 1232 | |
| 1233 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1234 | void X86Assembler::idivl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1235 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1236 | EmitUint8(0xF7); |
| 1237 | EmitUint8(0xF8 | reg); |
| 1238 | } |
| 1239 | |
| 1240 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1241 | void X86Assembler::imull(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1242 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1243 | EmitUint8(0x0F); |
| 1244 | EmitUint8(0xAF); |
| 1245 | EmitOperand(dst, Operand(src)); |
| 1246 | } |
| 1247 | |
| 1248 | |
Mark Mendell | 4a2aa4a | 2015-07-27 16:13:10 -0400 | [diff] [blame] | 1249 | void X86Assembler::imull(Register dst, Register src, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1250 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
Mark Mendell | 4a2aa4a | 2015-07-27 16:13:10 -0400 | [diff] [blame] | 1251 | // See whether imm can be represented as a sign-extended 8bit value. |
| 1252 | int32_t v32 = static_cast<int32_t>(imm.value()); |
| 1253 | if (IsInt<8>(v32)) { |
| 1254 | // Sign-extension works. |
| 1255 | EmitUint8(0x6B); |
| 1256 | EmitOperand(dst, Operand(src)); |
| 1257 | EmitUint8(static_cast<uint8_t>(v32 & 0xFF)); |
| 1258 | } else { |
| 1259 | // Not representable, use full immediate. |
| 1260 | EmitUint8(0x69); |
| 1261 | EmitOperand(dst, Operand(src)); |
| 1262 | EmitImmediate(imm); |
| 1263 | } |
| 1264 | } |
| 1265 | |
| 1266 | |
| 1267 | void X86Assembler::imull(Register reg, const Immediate& imm) { |
| 1268 | imull(reg, reg, imm); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1269 | } |
| 1270 | |
| 1271 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1272 | void X86Assembler::imull(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1273 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1274 | EmitUint8(0x0F); |
| 1275 | EmitUint8(0xAF); |
| 1276 | EmitOperand(reg, address); |
| 1277 | } |
| 1278 | |
| 1279 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1280 | void X86Assembler::imull(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1281 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1282 | EmitUint8(0xF7); |
| 1283 | EmitOperand(5, Operand(reg)); |
| 1284 | } |
| 1285 | |
| 1286 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1287 | void X86Assembler::imull(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1288 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1289 | EmitUint8(0xF7); |
| 1290 | EmitOperand(5, address); |
| 1291 | } |
| 1292 | |
| 1293 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1294 | void X86Assembler::mull(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1295 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1296 | EmitUint8(0xF7); |
| 1297 | EmitOperand(4, Operand(reg)); |
| 1298 | } |
| 1299 | |
| 1300 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1301 | void X86Assembler::mull(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1302 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1303 | EmitUint8(0xF7); |
| 1304 | EmitOperand(4, address); |
| 1305 | } |
| 1306 | |
| 1307 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1308 | void X86Assembler::sbbl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1309 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1310 | EmitUint8(0x1B); |
| 1311 | EmitOperand(dst, Operand(src)); |
| 1312 | } |
| 1313 | |
| 1314 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1315 | void X86Assembler::sbbl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1316 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1317 | EmitComplex(3, Operand(reg), imm); |
| 1318 | } |
| 1319 | |
| 1320 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1321 | void X86Assembler::sbbl(Register dst, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1322 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1323 | EmitUint8(0x1B); |
| 1324 | EmitOperand(dst, address); |
| 1325 | } |
| 1326 | |
| 1327 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 1328 | void X86Assembler::sbbl(const Address& address, Register src) { |
| 1329 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1330 | EmitUint8(0x19); |
| 1331 | EmitOperand(src, address); |
| 1332 | } |
| 1333 | |
| 1334 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1335 | void X86Assembler::incl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1336 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1337 | EmitUint8(0x40 + reg); |
| 1338 | } |
| 1339 | |
| 1340 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1341 | void X86Assembler::incl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1342 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1343 | EmitUint8(0xFF); |
| 1344 | EmitOperand(0, address); |
| 1345 | } |
| 1346 | |
| 1347 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1348 | void X86Assembler::decl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1349 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1350 | EmitUint8(0x48 + reg); |
| 1351 | } |
| 1352 | |
| 1353 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1354 | void X86Assembler::decl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1355 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1356 | EmitUint8(0xFF); |
| 1357 | EmitOperand(1, address); |
| 1358 | } |
| 1359 | |
| 1360 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1361 | void X86Assembler::shll(Register reg, const Immediate& imm) { |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1362 | EmitGenericShift(4, Operand(reg), imm); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1363 | } |
| 1364 | |
| 1365 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1366 | void X86Assembler::shll(Register operand, Register shifter) { |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1367 | EmitGenericShift(4, Operand(operand), shifter); |
| 1368 | } |
| 1369 | |
| 1370 | |
| 1371 | void X86Assembler::shll(const Address& address, const Immediate& imm) { |
| 1372 | EmitGenericShift(4, address, imm); |
| 1373 | } |
| 1374 | |
| 1375 | |
| 1376 | void X86Assembler::shll(const Address& address, Register shifter) { |
| 1377 | EmitGenericShift(4, address, shifter); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1378 | } |
| 1379 | |
| 1380 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1381 | void X86Assembler::shrl(Register reg, const Immediate& imm) { |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1382 | EmitGenericShift(5, Operand(reg), imm); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1383 | } |
| 1384 | |
| 1385 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1386 | void X86Assembler::shrl(Register operand, Register shifter) { |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1387 | EmitGenericShift(5, Operand(operand), shifter); |
| 1388 | } |
| 1389 | |
| 1390 | |
| 1391 | void X86Assembler::shrl(const Address& address, const Immediate& imm) { |
| 1392 | EmitGenericShift(5, address, imm); |
| 1393 | } |
| 1394 | |
| 1395 | |
| 1396 | void X86Assembler::shrl(const Address& address, Register shifter) { |
| 1397 | EmitGenericShift(5, address, shifter); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1398 | } |
| 1399 | |
| 1400 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1401 | void X86Assembler::sarl(Register reg, const Immediate& imm) { |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1402 | EmitGenericShift(7, Operand(reg), imm); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1403 | } |
| 1404 | |
| 1405 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1406 | void X86Assembler::sarl(Register operand, Register shifter) { |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1407 | EmitGenericShift(7, Operand(operand), shifter); |
| 1408 | } |
| 1409 | |
| 1410 | |
| 1411 | void X86Assembler::sarl(const Address& address, const Immediate& imm) { |
| 1412 | EmitGenericShift(7, address, imm); |
| 1413 | } |
| 1414 | |
| 1415 | |
| 1416 | void X86Assembler::sarl(const Address& address, Register shifter) { |
| 1417 | EmitGenericShift(7, address, shifter); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1418 | } |
| 1419 | |
| 1420 | |
Calin Juravle | 9aec02f | 2014-11-18 23:06:35 +0000 | [diff] [blame] | 1421 | void X86Assembler::shld(Register dst, Register src, Register shifter) { |
| 1422 | DCHECK_EQ(ECX, shifter); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1423 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1424 | EmitUint8(0x0F); |
| 1425 | EmitUint8(0xA5); |
| 1426 | EmitRegisterOperand(src, dst); |
| 1427 | } |
| 1428 | |
| 1429 | |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1430 | void X86Assembler::shld(Register dst, Register src, const Immediate& imm) { |
| 1431 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1432 | EmitUint8(0x0F); |
| 1433 | EmitUint8(0xA4); |
| 1434 | EmitRegisterOperand(src, dst); |
| 1435 | EmitUint8(imm.value() & 0xFF); |
| 1436 | } |
| 1437 | |
| 1438 | |
Calin Juravle | 9aec02f | 2014-11-18 23:06:35 +0000 | [diff] [blame] | 1439 | void X86Assembler::shrd(Register dst, Register src, Register shifter) { |
| 1440 | DCHECK_EQ(ECX, shifter); |
| 1441 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1442 | EmitUint8(0x0F); |
| 1443 | EmitUint8(0xAD); |
| 1444 | EmitRegisterOperand(src, dst); |
| 1445 | } |
| 1446 | |
| 1447 | |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1448 | void X86Assembler::shrd(Register dst, Register src, const Immediate& imm) { |
| 1449 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1450 | EmitUint8(0x0F); |
| 1451 | EmitUint8(0xAC); |
| 1452 | EmitRegisterOperand(src, dst); |
| 1453 | EmitUint8(imm.value() & 0xFF); |
| 1454 | } |
| 1455 | |
| 1456 | |
Mark Mendell | bcee092 | 2015-09-15 21:45:01 -0400 | [diff] [blame] | 1457 | void X86Assembler::roll(Register reg, const Immediate& imm) { |
| 1458 | EmitGenericShift(0, Operand(reg), imm); |
| 1459 | } |
| 1460 | |
| 1461 | |
| 1462 | void X86Assembler::roll(Register operand, Register shifter) { |
| 1463 | EmitGenericShift(0, Operand(operand), shifter); |
| 1464 | } |
| 1465 | |
| 1466 | |
| 1467 | void X86Assembler::rorl(Register reg, const Immediate& imm) { |
| 1468 | EmitGenericShift(1, Operand(reg), imm); |
| 1469 | } |
| 1470 | |
| 1471 | |
| 1472 | void X86Assembler::rorl(Register operand, Register shifter) { |
| 1473 | EmitGenericShift(1, Operand(operand), shifter); |
| 1474 | } |
| 1475 | |
| 1476 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1477 | void X86Assembler::negl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1478 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1479 | EmitUint8(0xF7); |
| 1480 | EmitOperand(3, Operand(reg)); |
| 1481 | } |
| 1482 | |
| 1483 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1484 | void X86Assembler::notl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1485 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1486 | EmitUint8(0xF7); |
| 1487 | EmitUint8(0xD0 | reg); |
| 1488 | } |
| 1489 | |
| 1490 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1491 | void X86Assembler::enter(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1492 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1493 | EmitUint8(0xC8); |
| 1494 | CHECK(imm.is_uint16()); |
| 1495 | EmitUint8(imm.value() & 0xFF); |
| 1496 | EmitUint8((imm.value() >> 8) & 0xFF); |
| 1497 | EmitUint8(0x00); |
| 1498 | } |
| 1499 | |
| 1500 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1501 | void X86Assembler::leave() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1502 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1503 | EmitUint8(0xC9); |
| 1504 | } |
| 1505 | |
| 1506 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1507 | void X86Assembler::ret() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1508 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1509 | EmitUint8(0xC3); |
| 1510 | } |
| 1511 | |
| 1512 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1513 | void X86Assembler::ret(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1514 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1515 | EmitUint8(0xC2); |
| 1516 | CHECK(imm.is_uint16()); |
| 1517 | EmitUint8(imm.value() & 0xFF); |
| 1518 | EmitUint8((imm.value() >> 8) & 0xFF); |
| 1519 | } |
| 1520 | |
| 1521 | |
| 1522 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1523 | void X86Assembler::nop() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1524 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1525 | EmitUint8(0x90); |
| 1526 | } |
| 1527 | |
| 1528 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1529 | void X86Assembler::int3() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1530 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1531 | EmitUint8(0xCC); |
| 1532 | } |
| 1533 | |
| 1534 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1535 | void X86Assembler::hlt() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1536 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1537 | EmitUint8(0xF4); |
| 1538 | } |
| 1539 | |
| 1540 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1541 | void X86Assembler::j(Condition condition, Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1542 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1543 | if (label->IsBound()) { |
| 1544 | static const int kShortSize = 2; |
| 1545 | static const int kLongSize = 6; |
| 1546 | int offset = label->Position() - buffer_.Size(); |
| 1547 | CHECK_LE(offset, 0); |
Andreas Gampe | ab1eb0d | 2015-02-13 19:23:55 -0800 | [diff] [blame] | 1548 | if (IsInt<8>(offset - kShortSize)) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1549 | EmitUint8(0x70 + condition); |
| 1550 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1551 | } else { |
| 1552 | EmitUint8(0x0F); |
| 1553 | EmitUint8(0x80 + condition); |
| 1554 | EmitInt32(offset - kLongSize); |
| 1555 | } |
| 1556 | } else { |
| 1557 | EmitUint8(0x0F); |
| 1558 | EmitUint8(0x80 + condition); |
| 1559 | EmitLabelLink(label); |
| 1560 | } |
| 1561 | } |
| 1562 | |
| 1563 | |
Mark Mendell | 73f455e | 2015-08-21 09:30:05 -0400 | [diff] [blame] | 1564 | void X86Assembler::j(Condition condition, NearLabel* label) { |
| 1565 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1566 | if (label->IsBound()) { |
| 1567 | static const int kShortSize = 2; |
| 1568 | int offset = label->Position() - buffer_.Size(); |
| 1569 | CHECK_LE(offset, 0); |
| 1570 | CHECK(IsInt<8>(offset - kShortSize)); |
| 1571 | EmitUint8(0x70 + condition); |
| 1572 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1573 | } else { |
| 1574 | EmitUint8(0x70 + condition); |
| 1575 | EmitLabelLink(label); |
| 1576 | } |
| 1577 | } |
| 1578 | |
| 1579 | |
| 1580 | void X86Assembler::jecxz(NearLabel* label) { |
| 1581 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1582 | if (label->IsBound()) { |
| 1583 | static const int kShortSize = 2; |
| 1584 | int offset = label->Position() - buffer_.Size(); |
| 1585 | CHECK_LE(offset, 0); |
| 1586 | CHECK(IsInt<8>(offset - kShortSize)); |
| 1587 | EmitUint8(0xE3); |
| 1588 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1589 | } else { |
| 1590 | EmitUint8(0xE3); |
| 1591 | EmitLabelLink(label); |
| 1592 | } |
| 1593 | } |
| 1594 | |
| 1595 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1596 | void X86Assembler::jmp(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1597 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1598 | EmitUint8(0xFF); |
| 1599 | EmitRegisterOperand(4, reg); |
| 1600 | } |
| 1601 | |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 1602 | void X86Assembler::jmp(const Address& address) { |
| 1603 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1604 | EmitUint8(0xFF); |
| 1605 | EmitOperand(4, address); |
| 1606 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1607 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1608 | void X86Assembler::jmp(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1609 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1610 | if (label->IsBound()) { |
| 1611 | static const int kShortSize = 2; |
| 1612 | static const int kLongSize = 5; |
| 1613 | int offset = label->Position() - buffer_.Size(); |
| 1614 | CHECK_LE(offset, 0); |
Andreas Gampe | ab1eb0d | 2015-02-13 19:23:55 -0800 | [diff] [blame] | 1615 | if (IsInt<8>(offset - kShortSize)) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1616 | EmitUint8(0xEB); |
| 1617 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1618 | } else { |
| 1619 | EmitUint8(0xE9); |
| 1620 | EmitInt32(offset - kLongSize); |
| 1621 | } |
| 1622 | } else { |
| 1623 | EmitUint8(0xE9); |
| 1624 | EmitLabelLink(label); |
| 1625 | } |
| 1626 | } |
| 1627 | |
| 1628 | |
Mark Mendell | 73f455e | 2015-08-21 09:30:05 -0400 | [diff] [blame] | 1629 | void X86Assembler::jmp(NearLabel* label) { |
| 1630 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1631 | if (label->IsBound()) { |
| 1632 | static const int kShortSize = 2; |
| 1633 | int offset = label->Position() - buffer_.Size(); |
| 1634 | CHECK_LE(offset, 0); |
| 1635 | CHECK(IsInt<8>(offset - kShortSize)); |
| 1636 | EmitUint8(0xEB); |
| 1637 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1638 | } else { |
| 1639 | EmitUint8(0xEB); |
| 1640 | EmitLabelLink(label); |
| 1641 | } |
| 1642 | } |
| 1643 | |
| 1644 | |
Andreas Gampe | 21030dd | 2015-05-07 14:46:15 -0700 | [diff] [blame] | 1645 | void X86Assembler::repne_scasw() { |
| 1646 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1647 | EmitUint8(0x66); |
| 1648 | EmitUint8(0xF2); |
| 1649 | EmitUint8(0xAF); |
| 1650 | } |
| 1651 | |
| 1652 | |
agicsaki | 71311f8 | 2015-07-27 11:34:13 -0700 | [diff] [blame] | 1653 | void X86Assembler::repe_cmpsw() { |
| 1654 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1655 | EmitUint8(0x66); |
| 1656 | EmitUint8(0xF3); |
| 1657 | EmitUint8(0xA7); |
| 1658 | } |
| 1659 | |
| 1660 | |
agicsaki | 970abfb | 2015-07-31 10:31:14 -0700 | [diff] [blame] | 1661 | void X86Assembler::repe_cmpsl() { |
| 1662 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1663 | EmitUint8(0xF3); |
| 1664 | EmitUint8(0xA7); |
| 1665 | } |
| 1666 | |
| 1667 | |
Mark Mendell | b9c4bbe | 2015-07-01 14:26:52 -0400 | [diff] [blame] | 1668 | void X86Assembler::rep_movsw() { |
| 1669 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1670 | EmitUint8(0x66); |
| 1671 | EmitUint8(0xF3); |
| 1672 | EmitUint8(0xA5); |
| 1673 | } |
| 1674 | |
| 1675 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1676 | X86Assembler* X86Assembler::lock() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1677 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1678 | EmitUint8(0xF0); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1679 | return this; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1680 | } |
| 1681 | |
| 1682 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1683 | void X86Assembler::cmpxchgl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1684 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1685 | EmitUint8(0x0F); |
| 1686 | EmitUint8(0xB1); |
| 1687 | EmitOperand(reg, address); |
| 1688 | } |
| 1689 | |
Mark Mendell | 58d25fd | 2015-04-03 14:52:31 -0400 | [diff] [blame] | 1690 | |
| 1691 | void X86Assembler::cmpxchg8b(const Address& address) { |
| 1692 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1693 | EmitUint8(0x0F); |
| 1694 | EmitUint8(0xC7); |
| 1695 | EmitOperand(1, address); |
| 1696 | } |
| 1697 | |
| 1698 | |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 1699 | void X86Assembler::mfence() { |
| 1700 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1701 | EmitUint8(0x0F); |
| 1702 | EmitUint8(0xAE); |
| 1703 | EmitUint8(0xF0); |
| 1704 | } |
| 1705 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1706 | X86Assembler* X86Assembler::fs() { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1707 | // TODO: fs is a prefix and not an instruction |
| 1708 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1709 | EmitUint8(0x64); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1710 | return this; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1711 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1712 | |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 1713 | X86Assembler* X86Assembler::gs() { |
| 1714 | // TODO: fs is a prefix and not an instruction |
| 1715 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1716 | EmitUint8(0x65); |
| 1717 | return this; |
| 1718 | } |
| 1719 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1720 | void X86Assembler::AddImmediate(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1721 | int value = imm.value(); |
| 1722 | if (value > 0) { |
| 1723 | if (value == 1) { |
| 1724 | incl(reg); |
| 1725 | } else if (value != 0) { |
| 1726 | addl(reg, imm); |
| 1727 | } |
| 1728 | } else if (value < 0) { |
| 1729 | value = -value; |
| 1730 | if (value == 1) { |
| 1731 | decl(reg); |
| 1732 | } else if (value != 0) { |
| 1733 | subl(reg, Immediate(value)); |
| 1734 | } |
| 1735 | } |
| 1736 | } |
| 1737 | |
| 1738 | |
Roland Levillain | 647b9ed | 2014-11-27 12:06:00 +0000 | [diff] [blame] | 1739 | void X86Assembler::LoadLongConstant(XmmRegister dst, int64_t value) { |
| 1740 | // TODO: Need to have a code constants table. |
| 1741 | pushl(Immediate(High32Bits(value))); |
| 1742 | pushl(Immediate(Low32Bits(value))); |
| 1743 | movsd(dst, Address(ESP, 0)); |
| 1744 | addl(ESP, Immediate(2 * sizeof(int32_t))); |
| 1745 | } |
| 1746 | |
| 1747 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1748 | void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1749 | // TODO: Need to have a code constants table. |
| 1750 | int64_t constant = bit_cast<int64_t, double>(value); |
Roland Levillain | 647b9ed | 2014-11-27 12:06:00 +0000 | [diff] [blame] | 1751 | LoadLongConstant(dst, constant); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1752 | } |
| 1753 | |
| 1754 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1755 | void X86Assembler::Align(int alignment, int offset) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1756 | CHECK(IsPowerOfTwo(alignment)); |
| 1757 | // Emit nop instruction until the real position is aligned. |
| 1758 | while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) { |
| 1759 | nop(); |
| 1760 | } |
| 1761 | } |
| 1762 | |
| 1763 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1764 | void X86Assembler::Bind(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1765 | int bound = buffer_.Size(); |
| 1766 | CHECK(!label->IsBound()); // Labels can only be bound once. |
| 1767 | while (label->IsLinked()) { |
| 1768 | int position = label->LinkPosition(); |
| 1769 | int next = buffer_.Load<int32_t>(position); |
| 1770 | buffer_.Store<int32_t>(position, bound - (position + 4)); |
| 1771 | label->position_ = next; |
| 1772 | } |
| 1773 | label->BindTo(bound); |
| 1774 | } |
| 1775 | |
| 1776 | |
Mark Mendell | 73f455e | 2015-08-21 09:30:05 -0400 | [diff] [blame] | 1777 | void X86Assembler::Bind(NearLabel* label) { |
| 1778 | int bound = buffer_.Size(); |
| 1779 | CHECK(!label->IsBound()); // Labels can only be bound once. |
| 1780 | while (label->IsLinked()) { |
| 1781 | int position = label->LinkPosition(); |
| 1782 | uint8_t delta = buffer_.Load<uint8_t>(position); |
| 1783 | int offset = bound - (position + 1); |
| 1784 | CHECK(IsInt<8>(offset)); |
| 1785 | buffer_.Store<int8_t>(position, offset); |
| 1786 | label->position_ = delta != 0u ? label->position_ - delta : 0; |
| 1787 | } |
| 1788 | label->BindTo(bound); |
| 1789 | } |
| 1790 | |
| 1791 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1792 | void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) { |
| 1793 | CHECK_GE(reg_or_opcode, 0); |
| 1794 | CHECK_LT(reg_or_opcode, 8); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1795 | const int length = operand.length_; |
| 1796 | CHECK_GT(length, 0); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1797 | // Emit the ModRM byte updated with the given reg value. |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1798 | CHECK_EQ(operand.encoding_[0] & 0x38, 0); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1799 | EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1800 | // Emit the rest of the encoded operand. |
| 1801 | for (int i = 1; i < length; i++) { |
| 1802 | EmitUint8(operand.encoding_[i]); |
| 1803 | } |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 1804 | AssemblerFixup* fixup = operand.GetFixup(); |
| 1805 | if (fixup != nullptr) { |
| 1806 | EmitFixup(fixup); |
| 1807 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1808 | } |
| 1809 | |
| 1810 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1811 | void X86Assembler::EmitImmediate(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1812 | EmitInt32(imm.value()); |
| 1813 | } |
| 1814 | |
| 1815 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1816 | void X86Assembler::EmitComplex(int reg_or_opcode, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1817 | const Operand& operand, |
| 1818 | const Immediate& immediate) { |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1819 | CHECK_GE(reg_or_opcode, 0); |
| 1820 | CHECK_LT(reg_or_opcode, 8); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1821 | if (immediate.is_int8()) { |
| 1822 | // Use sign-extended 8-bit immediate. |
| 1823 | EmitUint8(0x83); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1824 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1825 | EmitUint8(immediate.value() & 0xFF); |
| 1826 | } else if (operand.IsRegister(EAX)) { |
| 1827 | // Use short form if the destination is eax. |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1828 | EmitUint8(0x05 + (reg_or_opcode << 3)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1829 | EmitImmediate(immediate); |
| 1830 | } else { |
| 1831 | EmitUint8(0x81); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1832 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1833 | EmitImmediate(immediate); |
| 1834 | } |
| 1835 | } |
| 1836 | |
| 1837 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1838 | void X86Assembler::EmitLabel(Label* label, int instruction_size) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1839 | if (label->IsBound()) { |
| 1840 | int offset = label->Position() - buffer_.Size(); |
| 1841 | CHECK_LE(offset, 0); |
| 1842 | EmitInt32(offset - instruction_size); |
| 1843 | } else { |
| 1844 | EmitLabelLink(label); |
| 1845 | } |
| 1846 | } |
| 1847 | |
| 1848 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1849 | void X86Assembler::EmitLabelLink(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1850 | CHECK(!label->IsBound()); |
| 1851 | int position = buffer_.Size(); |
| 1852 | EmitInt32(label->position_); |
| 1853 | label->LinkTo(position); |
| 1854 | } |
| 1855 | |
| 1856 | |
Mark Mendell | 73f455e | 2015-08-21 09:30:05 -0400 | [diff] [blame] | 1857 | void X86Assembler::EmitLabelLink(NearLabel* label) { |
| 1858 | CHECK(!label->IsBound()); |
| 1859 | int position = buffer_.Size(); |
| 1860 | if (label->IsLinked()) { |
| 1861 | // Save the delta in the byte that we have to play with. |
| 1862 | uint32_t delta = position - label->LinkPosition(); |
| 1863 | CHECK(IsUint<8>(delta)); |
| 1864 | EmitUint8(delta & 0xFF); |
| 1865 | } else { |
| 1866 | EmitUint8(0); |
| 1867 | } |
| 1868 | label->LinkTo(position); |
| 1869 | } |
| 1870 | |
| 1871 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1872 | void X86Assembler::EmitGenericShift(int reg_or_opcode, |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1873 | const Operand& operand, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1874 | const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1875 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1876 | CHECK(imm.is_int8()); |
| 1877 | if (imm.value() == 1) { |
| 1878 | EmitUint8(0xD1); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1879 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1880 | } else { |
| 1881 | EmitUint8(0xC1); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1882 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1883 | EmitUint8(imm.value() & 0xFF); |
| 1884 | } |
| 1885 | } |
| 1886 | |
| 1887 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1888 | void X86Assembler::EmitGenericShift(int reg_or_opcode, |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1889 | const Operand& operand, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1890 | Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1891 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1892 | CHECK_EQ(shifter, ECX); |
| 1893 | EmitUint8(0xD3); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 1894 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1895 | } |
| 1896 | |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1897 | static dwarf::Reg DWARFReg(Register reg) { |
| 1898 | return dwarf::Reg::X86Core(static_cast<int>(reg)); |
| 1899 | } |
| 1900 | |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame] | 1901 | constexpr size_t kFramePointerSize = 4; |
| 1902 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1903 | void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg, |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1904 | const std::vector<ManagedRegister>& spill_regs, |
Dmitry Petrochenko | fca8220 | 2014-03-21 11:21:37 +0700 | [diff] [blame] | 1905 | const ManagedRegisterEntrySpills& entry_spills) { |
David Srbecky | 8c57831 | 2015-04-07 19:46:22 +0100 | [diff] [blame] | 1906 | DCHECK_EQ(buffer_.Size(), 0U); // Nothing emitted yet. |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1907 | cfi_.SetCurrentCFAOffset(4); // Return address on stack. |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1908 | CHECK_ALIGNED(frame_size, kStackAlignment); |
Mark P Mendell | 966c3ae | 2015-01-27 15:45:27 +0000 | [diff] [blame] | 1909 | int gpr_count = 0; |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1910 | for (int i = spill_regs.size() - 1; i >= 0; --i) { |
David Srbecky | 8c57831 | 2015-04-07 19:46:22 +0100 | [diff] [blame] | 1911 | Register spill = spill_regs.at(i).AsX86().AsCpuRegister(); |
| 1912 | pushl(spill); |
Mark P Mendell | 966c3ae | 2015-01-27 15:45:27 +0000 | [diff] [blame] | 1913 | gpr_count++; |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1914 | cfi_.AdjustCFAOffset(kFramePointerSize); |
| 1915 | cfi_.RelOffset(DWARFReg(spill), 0); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1916 | } |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1917 | |
David Srbecky | 8c57831 | 2015-04-07 19:46:22 +0100 | [diff] [blame] | 1918 | // return address then method on stack. |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 1919 | int32_t adjust = frame_size - gpr_count * kFramePointerSize - |
| 1920 | kFramePointerSize /*method*/ - |
| 1921 | kFramePointerSize /*return address*/; |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1922 | addl(ESP, Immediate(-adjust)); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1923 | cfi_.AdjustCFAOffset(adjust); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1924 | pushl(method_reg.AsX86().AsCpuRegister()); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1925 | cfi_.AdjustCFAOffset(kFramePointerSize); |
| 1926 | DCHECK_EQ(static_cast<size_t>(cfi_.GetCurrentCFAOffset()), frame_size); |
Tong Shen | 547cdfd | 2014-08-05 01:54:19 -0700 | [diff] [blame] | 1927 | |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1928 | for (size_t i = 0; i < entry_spills.size(); ++i) { |
Mark P Mendell | 966c3ae | 2015-01-27 15:45:27 +0000 | [diff] [blame] | 1929 | ManagedRegisterSpill spill = entry_spills.at(i); |
| 1930 | if (spill.AsX86().IsCpuRegister()) { |
David Srbecky | 8c57831 | 2015-04-07 19:46:22 +0100 | [diff] [blame] | 1931 | int offset = frame_size + spill.getSpillOffset(); |
| 1932 | movl(Address(ESP, offset), spill.AsX86().AsCpuRegister()); |
Mark P Mendell | 966c3ae | 2015-01-27 15:45:27 +0000 | [diff] [blame] | 1933 | } else { |
| 1934 | DCHECK(spill.AsX86().IsXmmRegister()); |
| 1935 | if (spill.getSize() == 8) { |
| 1936 | movsd(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister()); |
| 1937 | } else { |
| 1938 | CHECK_EQ(spill.getSize(), 4); |
| 1939 | movss(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister()); |
| 1940 | } |
| 1941 | } |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1942 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1943 | } |
| 1944 | |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 1945 | void X86Assembler::RemoveFrame(size_t frame_size, const std::vector<ManagedRegister>& spill_regs) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1946 | CHECK_ALIGNED(frame_size, kStackAlignment); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1947 | cfi_.RememberState(); |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 1948 | // -kFramePointerSize for ArtMethod*. |
| 1949 | int adjust = frame_size - spill_regs.size() * kFramePointerSize - kFramePointerSize; |
David Srbecky | 8c57831 | 2015-04-07 19:46:22 +0100 | [diff] [blame] | 1950 | addl(ESP, Immediate(adjust)); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1951 | cfi_.AdjustCFAOffset(-adjust); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1952 | for (size_t i = 0; i < spill_regs.size(); ++i) { |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1953 | Register spill = spill_regs.at(i).AsX86().AsCpuRegister(); |
| 1954 | popl(spill); |
| 1955 | cfi_.AdjustCFAOffset(-static_cast<int>(kFramePointerSize)); |
| 1956 | cfi_.Restore(DWARFReg(spill)); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1957 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1958 | ret(); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1959 | // The CFI should be restored for any code that follows the exit block. |
| 1960 | cfi_.RestoreState(); |
| 1961 | cfi_.DefCFAOffset(frame_size); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1962 | } |
| 1963 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1964 | void X86Assembler::IncreaseFrameSize(size_t adjust) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1965 | CHECK_ALIGNED(adjust, kStackAlignment); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1966 | addl(ESP, Immediate(-adjust)); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1967 | cfi_.AdjustCFAOffset(adjust); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1968 | } |
| 1969 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1970 | void X86Assembler::DecreaseFrameSize(size_t adjust) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1971 | CHECK_ALIGNED(adjust, kStackAlignment); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1972 | addl(ESP, Immediate(adjust)); |
David Srbecky | dd97393 | 2015-04-07 20:29:48 +0100 | [diff] [blame] | 1973 | cfi_.AdjustCFAOffset(-adjust); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1974 | } |
| 1975 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1976 | void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) { |
| 1977 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1978 | if (src.IsNoRegister()) { |
| 1979 | CHECK_EQ(0u, size); |
| 1980 | } else if (src.IsCpuRegister()) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1981 | CHECK_EQ(4u, size); |
| 1982 | movl(Address(ESP, offs), src.AsCpuRegister()); |
Ian Rogers | 9b269d2 | 2011-09-04 14:06:05 -0700 | [diff] [blame] | 1983 | } else if (src.IsRegisterPair()) { |
| 1984 | CHECK_EQ(8u, size); |
| 1985 | movl(Address(ESP, offs), src.AsRegisterPairLow()); |
| 1986 | movl(Address(ESP, FrameOffset(offs.Int32Value()+4)), |
| 1987 | src.AsRegisterPairHigh()); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1988 | } else if (src.IsX87Register()) { |
| 1989 | if (size == 4) { |
| 1990 | fstps(Address(ESP, offs)); |
| 1991 | } else { |
| 1992 | fstpl(Address(ESP, offs)); |
| 1993 | } |
| 1994 | } else { |
| 1995 | CHECK(src.IsXmmRegister()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1996 | if (size == 4) { |
| 1997 | movss(Address(ESP, offs), src.AsXmmRegister()); |
| 1998 | } else { |
| 1999 | movsd(Address(ESP, offs), src.AsXmmRegister()); |
| 2000 | } |
| 2001 | } |
| 2002 | } |
| 2003 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2004 | void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) { |
| 2005 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2006 | CHECK(src.IsCpuRegister()); |
| 2007 | movl(Address(ESP, dest), src.AsCpuRegister()); |
| 2008 | } |
| 2009 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2010 | void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) { |
| 2011 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 2012 | CHECK(src.IsCpuRegister()); |
| 2013 | movl(Address(ESP, dest), src.AsCpuRegister()); |
| 2014 | } |
| 2015 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2016 | void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm, |
| 2017 | ManagedRegister) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2018 | movl(Address(ESP, dest), Immediate(imm)); |
| 2019 | } |
| 2020 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2021 | void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2022 | ManagedRegister) { |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 2023 | fs()->movl(Address::Absolute(dest), Immediate(imm)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2024 | } |
| 2025 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2026 | void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2027 | FrameOffset fr_offs, |
| 2028 | ManagedRegister mscratch) { |
| 2029 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 2030 | CHECK(scratch.IsCpuRegister()); |
| 2031 | leal(scratch.AsCpuRegister(), Address(ESP, fr_offs)); |
| 2032 | fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister()); |
| 2033 | } |
| 2034 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2035 | void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2036 | fs()->movl(Address::Absolute(thr_offs), ESP); |
| 2037 | } |
| 2038 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 2039 | void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/, |
| 2040 | FrameOffset /*in_off*/, ManagedRegister /*scratch*/) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2041 | UNIMPLEMENTED(FATAL); // this case only currently exists for ARM |
| 2042 | } |
| 2043 | |
| 2044 | void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) { |
| 2045 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 2046 | if (dest.IsNoRegister()) { |
| 2047 | CHECK_EQ(0u, size); |
| 2048 | } else if (dest.IsCpuRegister()) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2049 | CHECK_EQ(4u, size); |
| 2050 | movl(dest.AsCpuRegister(), Address(ESP, src)); |
Ian Rogers | 9b269d2 | 2011-09-04 14:06:05 -0700 | [diff] [blame] | 2051 | } else if (dest.IsRegisterPair()) { |
| 2052 | CHECK_EQ(8u, size); |
| 2053 | movl(dest.AsRegisterPairLow(), Address(ESP, src)); |
| 2054 | movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4))); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 2055 | } else if (dest.IsX87Register()) { |
| 2056 | if (size == 4) { |
| 2057 | flds(Address(ESP, src)); |
| 2058 | } else { |
| 2059 | fldl(Address(ESP, src)); |
| 2060 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2061 | } else { |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 2062 | CHECK(dest.IsXmmRegister()); |
| 2063 | if (size == 4) { |
| 2064 | movss(dest.AsXmmRegister(), Address(ESP, src)); |
| 2065 | } else { |
| 2066 | movsd(dest.AsXmmRegister(), Address(ESP, src)); |
| 2067 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2068 | } |
| 2069 | } |
| 2070 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2071 | void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) { |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 2072 | X86ManagedRegister dest = mdest.AsX86(); |
| 2073 | if (dest.IsNoRegister()) { |
| 2074 | CHECK_EQ(0u, size); |
| 2075 | } else if (dest.IsCpuRegister()) { |
| 2076 | CHECK_EQ(4u, size); |
| 2077 | fs()->movl(dest.AsCpuRegister(), Address::Absolute(src)); |
| 2078 | } else if (dest.IsRegisterPair()) { |
| 2079 | CHECK_EQ(8u, size); |
| 2080 | fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src)); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2081 | fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4))); |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 2082 | } else if (dest.IsX87Register()) { |
| 2083 | if (size == 4) { |
| 2084 | fs()->flds(Address::Absolute(src)); |
| 2085 | } else { |
| 2086 | fs()->fldl(Address::Absolute(src)); |
| 2087 | } |
| 2088 | } else { |
| 2089 | CHECK(dest.IsXmmRegister()); |
| 2090 | if (size == 4) { |
| 2091 | fs()->movss(dest.AsXmmRegister(), Address::Absolute(src)); |
| 2092 | } else { |
| 2093 | fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src)); |
| 2094 | } |
| 2095 | } |
| 2096 | } |
| 2097 | |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 2098 | void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2099 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2100 | CHECK(dest.IsCpuRegister()); |
| 2101 | movl(dest.AsCpuRegister(), Address(ESP, src)); |
| 2102 | } |
| 2103 | |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 2104 | void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs, |
Roland Levillain | 4d02711 | 2015-07-01 15:41:14 +0100 | [diff] [blame] | 2105 | bool unpoison_reference) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2106 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2107 | CHECK(dest.IsCpuRegister() && dest.IsCpuRegister()); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2108 | movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs)); |
Roland Levillain | 4d02711 | 2015-07-01 15:41:14 +0100 | [diff] [blame] | 2109 | if (unpoison_reference) { |
| 2110 | MaybeUnpoisonHeapReference(dest.AsCpuRegister()); |
Hiroshi Yamauchi | e63a745 | 2014-02-27 14:44:36 -0800 | [diff] [blame] | 2111 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2112 | } |
| 2113 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2114 | void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base, |
| 2115 | Offset offs) { |
| 2116 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 2117 | CHECK(dest.IsCpuRegister() && dest.IsCpuRegister()); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2118 | movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs)); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 2119 | } |
| 2120 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2121 | void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest, |
| 2122 | ThreadOffset<4> offs) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2123 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2124 | CHECK(dest.IsCpuRegister()); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 2125 | fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2126 | } |
| 2127 | |
jeffhao | 58136ca | 2012-05-24 13:40:11 -0700 | [diff] [blame] | 2128 | void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) { |
| 2129 | X86ManagedRegister reg = mreg.AsX86(); |
| 2130 | CHECK(size == 1 || size == 2) << size; |
| 2131 | CHECK(reg.IsCpuRegister()) << reg; |
| 2132 | if (size == 1) { |
| 2133 | movsxb(reg.AsCpuRegister(), reg.AsByteRegister()); |
| 2134 | } else { |
| 2135 | movsxw(reg.AsCpuRegister(), reg.AsCpuRegister()); |
| 2136 | } |
| 2137 | } |
| 2138 | |
jeffhao | cee4d0c | 2012-06-15 14:42:01 -0700 | [diff] [blame] | 2139 | void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) { |
| 2140 | X86ManagedRegister reg = mreg.AsX86(); |
| 2141 | CHECK(size == 1 || size == 2) << size; |
| 2142 | CHECK(reg.IsCpuRegister()) << reg; |
| 2143 | if (size == 1) { |
| 2144 | movzxb(reg.AsCpuRegister(), reg.AsByteRegister()); |
| 2145 | } else { |
| 2146 | movzxw(reg.AsCpuRegister(), reg.AsCpuRegister()); |
| 2147 | } |
| 2148 | } |
| 2149 | |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 2150 | void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2151 | X86ManagedRegister dest = mdest.AsX86(); |
| 2152 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2153 | if (!dest.Equals(src)) { |
| 2154 | if (dest.IsCpuRegister() && src.IsCpuRegister()) { |
| 2155 | movl(dest.AsCpuRegister(), src.AsCpuRegister()); |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 2156 | } else if (src.IsX87Register() && dest.IsXmmRegister()) { |
| 2157 | // Pass via stack and pop X87 register |
| 2158 | subl(ESP, Immediate(16)); |
| 2159 | if (size == 4) { |
| 2160 | CHECK_EQ(src.AsX87Register(), ST0); |
| 2161 | fstps(Address(ESP, 0)); |
| 2162 | movss(dest.AsXmmRegister(), Address(ESP, 0)); |
| 2163 | } else { |
| 2164 | CHECK_EQ(src.AsX87Register(), ST0); |
| 2165 | fstpl(Address(ESP, 0)); |
| 2166 | movsd(dest.AsXmmRegister(), Address(ESP, 0)); |
| 2167 | } |
| 2168 | addl(ESP, Immediate(16)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2169 | } else { |
| 2170 | // TODO: x87, SSE |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2171 | UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2172 | } |
| 2173 | } |
| 2174 | } |
| 2175 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2176 | void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src, |
| 2177 | ManagedRegister mscratch) { |
| 2178 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 2179 | CHECK(scratch.IsCpuRegister()); |
| 2180 | movl(scratch.AsCpuRegister(), Address(ESP, src)); |
| 2181 | movl(Address(ESP, dest), scratch.AsCpuRegister()); |
| 2182 | } |
| 2183 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2184 | void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs, |
| 2185 | ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2186 | ManagedRegister mscratch) { |
| 2187 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 2188 | CHECK(scratch.IsCpuRegister()); |
| 2189 | fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs)); |
| 2190 | Store(fr_offs, scratch, 4); |
| 2191 | } |
| 2192 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2193 | void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2194 | FrameOffset fr_offs, |
| 2195 | ManagedRegister mscratch) { |
| 2196 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 2197 | CHECK(scratch.IsCpuRegister()); |
| 2198 | Load(scratch, fr_offs, 4); |
| 2199 | fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister()); |
| 2200 | } |
| 2201 | |
| 2202 | void X86Assembler::Copy(FrameOffset dest, FrameOffset src, |
| 2203 | ManagedRegister mscratch, |
| 2204 | size_t size) { |
| 2205 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2206 | if (scratch.IsCpuRegister() && size == 8) { |
| 2207 | Load(scratch, src, 4); |
| 2208 | Store(dest, scratch, 4); |
| 2209 | Load(scratch, FrameOffset(src.Int32Value() + 4), 4); |
| 2210 | Store(FrameOffset(dest.Int32Value() + 4), scratch, 4); |
| 2211 | } else { |
| 2212 | Load(scratch, src, size); |
| 2213 | Store(dest, scratch, size); |
| 2214 | } |
| 2215 | } |
| 2216 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 2217 | void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/, |
| 2218 | ManagedRegister /*scratch*/, size_t /*size*/) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 2219 | UNIMPLEMENTED(FATAL); |
| 2220 | } |
| 2221 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 2222 | void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src, |
| 2223 | ManagedRegister scratch, size_t size) { |
| 2224 | CHECK(scratch.IsNoRegister()); |
| 2225 | CHECK_EQ(size, 4u); |
| 2226 | pushl(Address(ESP, src)); |
| 2227 | popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset)); |
| 2228 | } |
| 2229 | |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 2230 | void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset, |
| 2231 | ManagedRegister mscratch, size_t size) { |
| 2232 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 2233 | CHECK_EQ(size, 4u); |
| 2234 | movl(scratch, Address(ESP, src_base)); |
| 2235 | movl(scratch, Address(scratch, src_offset)); |
| 2236 | movl(Address(ESP, dest), scratch); |
| 2237 | } |
| 2238 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 2239 | void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset, |
| 2240 | ManagedRegister src, Offset src_offset, |
| 2241 | ManagedRegister scratch, size_t size) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 2242 | CHECK_EQ(size, 4u); |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 2243 | CHECK(scratch.IsNoRegister()); |
| 2244 | pushl(Address(src.AsX86().AsCpuRegister(), src_offset)); |
| 2245 | popl(Address(dest.AsX86().AsCpuRegister(), dest_offset)); |
| 2246 | } |
| 2247 | |
| 2248 | void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset, |
| 2249 | ManagedRegister mscratch, size_t size) { |
| 2250 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 2251 | CHECK_EQ(size, 4u); |
| 2252 | CHECK_EQ(dest.Int32Value(), src.Int32Value()); |
| 2253 | movl(scratch, Address(ESP, src)); |
| 2254 | pushl(Address(scratch, src_offset)); |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 2255 | popl(Address(scratch, dest_offset)); |
| 2256 | } |
| 2257 | |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 2258 | void X86Assembler::MemoryBarrier(ManagedRegister) { |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 2259 | mfence(); |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 2260 | } |
| 2261 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2262 | void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg, |
| 2263 | FrameOffset handle_scope_offset, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2264 | ManagedRegister min_reg, bool null_allowed) { |
| 2265 | X86ManagedRegister out_reg = mout_reg.AsX86(); |
| 2266 | X86ManagedRegister in_reg = min_reg.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2267 | CHECK(in_reg.IsCpuRegister()); |
| 2268 | CHECK(out_reg.IsCpuRegister()); |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 2269 | VerifyObject(in_reg, null_allowed); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2270 | if (null_allowed) { |
| 2271 | Label null_arg; |
| 2272 | if (!out_reg.Equals(in_reg)) { |
| 2273 | xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister()); |
| 2274 | } |
| 2275 | testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 2276 | j(kZero, &null_arg); |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2277 | leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2278 | Bind(&null_arg); |
| 2279 | } else { |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2280 | leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2281 | } |
| 2282 | } |
| 2283 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2284 | void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off, |
| 2285 | FrameOffset handle_scope_offset, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2286 | ManagedRegister mscratch, |
| 2287 | bool null_allowed) { |
| 2288 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2289 | CHECK(scratch.IsCpuRegister()); |
| 2290 | if (null_allowed) { |
| 2291 | Label null_arg; |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2292 | movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2293 | testl(scratch.AsCpuRegister(), scratch.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 2294 | j(kZero, &null_arg); |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2295 | leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2296 | Bind(&null_arg); |
| 2297 | } else { |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2298 | leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2299 | } |
| 2300 | Store(out_off, scratch, 4); |
| 2301 | } |
| 2302 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 2303 | // Given a handle scope entry, load the associated reference. |
| 2304 | void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2305 | ManagedRegister min_reg) { |
| 2306 | X86ManagedRegister out_reg = mout_reg.AsX86(); |
| 2307 | X86ManagedRegister in_reg = min_reg.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2308 | CHECK(out_reg.IsCpuRegister()); |
| 2309 | CHECK(in_reg.IsCpuRegister()); |
| 2310 | Label null_arg; |
| 2311 | if (!out_reg.Equals(in_reg)) { |
| 2312 | xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister()); |
| 2313 | } |
| 2314 | testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 2315 | j(kZero, &null_arg); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2316 | movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0)); |
| 2317 | Bind(&null_arg); |
| 2318 | } |
| 2319 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 2320 | void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2321 | // TODO: not validating references |
| 2322 | } |
| 2323 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 2324 | void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2325 | // TODO: not validating references |
| 2326 | } |
| 2327 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2328 | void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) { |
| 2329 | X86ManagedRegister base = mbase.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2330 | CHECK(base.IsCpuRegister()); |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 2331 | call(Address(base.AsCpuRegister(), offset.Int32Value())); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2332 | // TODO: place reference map on call |
| 2333 | } |
| 2334 | |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 2335 | void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) { |
| 2336 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 2337 | movl(scratch, Address(ESP, base)); |
| 2338 | call(Address(scratch, offset)); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 2339 | } |
| 2340 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2341 | void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) { |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 2342 | fs()->call(Address::Absolute(offset)); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 2343 | } |
| 2344 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2345 | void X86Assembler::GetCurrentThread(ManagedRegister tr) { |
| 2346 | fs()->movl(tr.AsX86().AsCpuRegister(), |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2347 | Address::Absolute(Thread::SelfOffset<4>())); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 2348 | } |
| 2349 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2350 | void X86Assembler::GetCurrentThread(FrameOffset offset, |
| 2351 | ManagedRegister mscratch) { |
| 2352 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2353 | fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>())); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 2354 | movl(Address(ESP, offset), scratch.AsCpuRegister()); |
| 2355 | } |
| 2356 | |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 2357 | void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) { |
| 2358 | X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 2359 | buffer_.EnqueueSlowPath(slow); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2360 | fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0)); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 2361 | j(kNotEqual, slow->Entry()); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 2362 | } |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 2363 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2364 | void X86ExceptionSlowPath::Emit(Assembler *sasm) { |
| 2365 | X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 2366 | #define __ sp_asm-> |
| 2367 | __ Bind(&entry_); |
Elliott Hughes | 20cde90 | 2011-10-04 17:37:27 -0700 | [diff] [blame] | 2368 | // Note: the return value is dead |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 2369 | if (stack_adjust_ != 0) { // Fix up the frame. |
| 2370 | __ DecreaseFrameSize(stack_adjust_); |
| 2371 | } |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 2372 | // Pass exception as argument in EAX |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 2373 | __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>())); |
| 2374 | __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException))); |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 2375 | // this call should never return |
| 2376 | __ int3(); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 2377 | #undef __ |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 2378 | } |
| 2379 | |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 2380 | void X86Assembler::AddConstantArea() { |
| 2381 | const std::vector<int32_t>& area = constant_area_.GetBuffer(); |
| 2382 | // Generate the data for the literal area. |
| 2383 | for (size_t i = 0, e = area.size(); i < e; i++) { |
| 2384 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 2385 | EmitInt32(area[i]); |
| 2386 | } |
| 2387 | } |
| 2388 | |
Mark Mendell | 805b3b5 | 2015-09-18 14:10:29 -0400 | [diff] [blame] | 2389 | size_t ConstantArea::AppendInt32(int32_t v) { |
| 2390 | size_t result = buffer_.size() * elem_size_; |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 2391 | buffer_.push_back(v); |
| 2392 | return result; |
| 2393 | } |
| 2394 | |
Mark Mendell | 805b3b5 | 2015-09-18 14:10:29 -0400 | [diff] [blame] | 2395 | size_t ConstantArea::AddInt32(int32_t v) { |
| 2396 | for (size_t i = 0, e = buffer_.size(); i < e; i++) { |
| 2397 | if (v == buffer_[i]) { |
| 2398 | return i * elem_size_; |
| 2399 | } |
| 2400 | } |
| 2401 | |
| 2402 | // Didn't match anything. |
| 2403 | return AppendInt32(v); |
| 2404 | } |
| 2405 | |
| 2406 | size_t ConstantArea::AddInt64(int64_t v) { |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 2407 | int32_t v_low = Low32Bits(v); |
| 2408 | int32_t v_high = High32Bits(v); |
| 2409 | if (buffer_.size() > 1) { |
| 2410 | // Ensure we don't pass the end of the buffer. |
| 2411 | for (size_t i = 0, e = buffer_.size() - 1; i < e; i++) { |
| 2412 | if (v_low == buffer_[i] && v_high == buffer_[i + 1]) { |
Mark Mendell | 805b3b5 | 2015-09-18 14:10:29 -0400 | [diff] [blame] | 2413 | return i * elem_size_; |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 2414 | } |
| 2415 | } |
| 2416 | } |
| 2417 | |
| 2418 | // Didn't match anything. |
Mark Mendell | 805b3b5 | 2015-09-18 14:10:29 -0400 | [diff] [blame] | 2419 | size_t result = buffer_.size() * elem_size_; |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 2420 | buffer_.push_back(v_low); |
| 2421 | buffer_.push_back(v_high); |
| 2422 | return result; |
| 2423 | } |
| 2424 | |
Mark Mendell | 805b3b5 | 2015-09-18 14:10:29 -0400 | [diff] [blame] | 2425 | size_t ConstantArea::AddDouble(double v) { |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 2426 | // Treat the value as a 64-bit integer value. |
| 2427 | return AddInt64(bit_cast<int64_t, double>(v)); |
| 2428 | } |
| 2429 | |
Mark Mendell | 805b3b5 | 2015-09-18 14:10:29 -0400 | [diff] [blame] | 2430 | size_t ConstantArea::AddFloat(float v) { |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 2431 | // Treat the value as a 32-bit integer value. |
| 2432 | return AddInt32(bit_cast<int32_t, float>(v)); |
| 2433 | } |
| 2434 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 2435 | } // namespace x86 |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 2436 | } // namespace art |