blob: d6caa3c33876c5a47cc0d715a36b7ea02a960f3e [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Elliott Hughes1aa246d2012-12-13 09:29:36 -080019#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "memory_region.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "thread.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070023
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070024namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070025namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070026
Ian Rogersb033c752011-07-20 12:22:35 -070027std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
28 return os << "XMM" << static_cast<int>(reg);
29}
30
31std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
32 return os << "ST" << static_cast<int>(reg);
33}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070034
Ian Rogers2c8f6532011-09-02 17:16:34 -070035void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070036 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
37 EmitUint8(0xFF);
38 EmitRegisterOperand(2, reg);
39}
40
41
Ian Rogers2c8f6532011-09-02 17:16:34 -070042void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070043 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
44 EmitUint8(0xFF);
45 EmitOperand(2, address);
46}
47
48
Ian Rogers2c8f6532011-09-02 17:16:34 -070049void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070050 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
51 EmitUint8(0xE8);
52 static const int kSize = 5;
Nicolas Geoffray1cf95282014-12-12 19:22:03 +000053 // Offset by one because we already have emitted the opcode.
54 EmitLabel(label, kSize - 1);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070055}
56
57
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +000058void X86Assembler::call(const ExternalLabel& label) {
59 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
60 intptr_t call_start = buffer_.GetPosition();
61 EmitUint8(0xE8);
62 EmitInt32(label.address());
63 static const intptr_t kCallExternalLabelSize = 5;
64 DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize);
65}
66
67
Ian Rogers2c8f6532011-09-02 17:16:34 -070068void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070069 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
70 EmitUint8(0x50 + reg);
71}
72
73
Ian Rogers2c8f6532011-09-02 17:16:34 -070074void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070075 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
76 EmitUint8(0xFF);
77 EmitOperand(6, address);
78}
79
80
Ian Rogers2c8f6532011-09-02 17:16:34 -070081void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070082 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Ian Rogers44fb0d02012-03-23 16:46:24 -070083 if (imm.is_int8()) {
84 EmitUint8(0x6A);
85 EmitUint8(imm.value() & 0xFF);
86 } else {
87 EmitUint8(0x68);
88 EmitImmediate(imm);
89 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070090}
91
92
Ian Rogers2c8f6532011-09-02 17:16:34 -070093void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070094 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
95 EmitUint8(0x58 + reg);
96}
97
98
Ian Rogers2c8f6532011-09-02 17:16:34 -070099void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700100 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
101 EmitUint8(0x8F);
102 EmitOperand(0, address);
103}
104
105
Ian Rogers2c8f6532011-09-02 17:16:34 -0700106void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700107 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
108 EmitUint8(0xB8 + dst);
109 EmitImmediate(imm);
110}
111
112
Ian Rogers2c8f6532011-09-02 17:16:34 -0700113void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700114 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
115 EmitUint8(0x89);
116 EmitRegisterOperand(src, dst);
117}
118
119
Ian Rogers2c8f6532011-09-02 17:16:34 -0700120void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700121 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
122 EmitUint8(0x8B);
123 EmitOperand(dst, src);
124}
125
126
Ian Rogers2c8f6532011-09-02 17:16:34 -0700127void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700128 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
129 EmitUint8(0x89);
130 EmitOperand(src, dst);
131}
132
133
Ian Rogers2c8f6532011-09-02 17:16:34 -0700134void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700135 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
136 EmitUint8(0xC7);
137 EmitOperand(0, dst);
138 EmitImmediate(imm);
139}
140
Ian Rogersbdb03912011-09-14 00:55:44 -0700141void X86Assembler::movl(const Address& dst, Label* lbl) {
142 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
143 EmitUint8(0xC7);
144 EmitOperand(0, dst);
145 EmitLabel(lbl, dst.length_ + 5);
146}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700147
Mark Mendell7a08fb52015-07-15 14:09:35 -0400148void X86Assembler::movntl(const Address& dst, Register src) {
149 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
150 EmitUint8(0x0F);
151 EmitUint8(0xC3);
152 EmitOperand(src, dst);
153}
154
Mark Mendell09ed1a32015-03-25 08:30:06 -0400155void X86Assembler::bswapl(Register dst) {
156 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
157 EmitUint8(0x0F);
158 EmitUint8(0xC8 + dst);
159}
160
Mark Mendellbcee0922015-09-15 21:45:01 -0400161void X86Assembler::bsfl(Register dst, Register src) {
162 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
163 EmitUint8(0x0F);
164 EmitUint8(0xBC);
165 EmitRegisterOperand(dst, src);
166}
167
168void X86Assembler::bsfl(Register dst, const Address& src) {
169 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
170 EmitUint8(0x0F);
171 EmitUint8(0xBC);
172 EmitOperand(dst, src);
173}
174
Mark Mendell8ae3ffb2015-08-12 21:16:41 -0400175void X86Assembler::bsrl(Register dst, Register src) {
176 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
177 EmitUint8(0x0F);
178 EmitUint8(0xBD);
179 EmitRegisterOperand(dst, src);
180}
181
182void X86Assembler::bsrl(Register dst, const Address& src) {
183 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
184 EmitUint8(0x0F);
185 EmitUint8(0xBD);
186 EmitOperand(dst, src);
187}
188
Ian Rogers2c8f6532011-09-02 17:16:34 -0700189void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700190 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
191 EmitUint8(0x0F);
192 EmitUint8(0xB6);
193 EmitRegisterOperand(dst, src);
194}
195
196
Ian Rogers2c8f6532011-09-02 17:16:34 -0700197void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700198 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
199 EmitUint8(0x0F);
200 EmitUint8(0xB6);
201 EmitOperand(dst, src);
202}
203
204
Ian Rogers2c8f6532011-09-02 17:16:34 -0700205void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700206 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
207 EmitUint8(0x0F);
208 EmitUint8(0xBE);
209 EmitRegisterOperand(dst, src);
210}
211
212
Ian Rogers2c8f6532011-09-02 17:16:34 -0700213void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700214 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
215 EmitUint8(0x0F);
216 EmitUint8(0xBE);
217 EmitOperand(dst, src);
218}
219
220
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700221void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700222 LOG(FATAL) << "Use movzxb or movsxb instead.";
223}
224
225
Ian Rogers2c8f6532011-09-02 17:16:34 -0700226void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700227 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
228 EmitUint8(0x88);
229 EmitOperand(src, dst);
230}
231
232
Ian Rogers2c8f6532011-09-02 17:16:34 -0700233void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700234 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
235 EmitUint8(0xC6);
236 EmitOperand(EAX, dst);
237 CHECK(imm.is_int8());
238 EmitUint8(imm.value() & 0xFF);
239}
240
241
Ian Rogers2c8f6532011-09-02 17:16:34 -0700242void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700243 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
244 EmitUint8(0x0F);
245 EmitUint8(0xB7);
246 EmitRegisterOperand(dst, src);
247}
248
249
Ian Rogers2c8f6532011-09-02 17:16:34 -0700250void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700251 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
252 EmitUint8(0x0F);
253 EmitUint8(0xB7);
254 EmitOperand(dst, src);
255}
256
257
Ian Rogers2c8f6532011-09-02 17:16:34 -0700258void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700259 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
260 EmitUint8(0x0F);
261 EmitUint8(0xBF);
262 EmitRegisterOperand(dst, src);
263}
264
265
Ian Rogers2c8f6532011-09-02 17:16:34 -0700266void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700267 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
268 EmitUint8(0x0F);
269 EmitUint8(0xBF);
270 EmitOperand(dst, src);
271}
272
273
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700274void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700275 LOG(FATAL) << "Use movzxw or movsxw instead.";
276}
277
278
Ian Rogers2c8f6532011-09-02 17:16:34 -0700279void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700280 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
281 EmitOperandSizeOverride();
282 EmitUint8(0x89);
283 EmitOperand(src, dst);
284}
285
286
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100287void X86Assembler::movw(const Address& dst, const Immediate& imm) {
288 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
289 EmitOperandSizeOverride();
290 EmitUint8(0xC7);
291 EmitOperand(0, dst);
Nicolas Geoffrayb6e72062014-10-07 14:54:48 +0100292 CHECK(imm.is_uint16() || imm.is_int16());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100293 EmitUint8(imm.value() & 0xFF);
294 EmitUint8(imm.value() >> 8);
295}
296
297
Ian Rogers2c8f6532011-09-02 17:16:34 -0700298void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700299 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
300 EmitUint8(0x8D);
301 EmitOperand(dst, src);
302}
303
304
Ian Rogers2c8f6532011-09-02 17:16:34 -0700305void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700306 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
307 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700308 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700309 EmitRegisterOperand(dst, src);
310}
311
312
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000313void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700314 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
315 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700316 EmitUint8(0x90 + condition);
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000317 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700318}
319
320
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100321void X86Assembler::movaps(XmmRegister dst, XmmRegister src) {
322 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
323 EmitUint8(0x0F);
324 EmitUint8(0x28);
325 EmitXmmRegisterOperand(dst, src);
326}
327
328
Ian Rogers2c8f6532011-09-02 17:16:34 -0700329void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700330 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
331 EmitUint8(0xF3);
332 EmitUint8(0x0F);
333 EmitUint8(0x10);
334 EmitOperand(dst, src);
335}
336
337
Ian Rogers2c8f6532011-09-02 17:16:34 -0700338void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700339 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
340 EmitUint8(0xF3);
341 EmitUint8(0x0F);
342 EmitUint8(0x11);
343 EmitOperand(src, dst);
344}
345
346
Ian Rogers2c8f6532011-09-02 17:16:34 -0700347void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700348 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
349 EmitUint8(0xF3);
350 EmitUint8(0x0F);
351 EmitUint8(0x11);
352 EmitXmmRegisterOperand(src, dst);
353}
354
355
Ian Rogers2c8f6532011-09-02 17:16:34 -0700356void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700357 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
358 EmitUint8(0x66);
359 EmitUint8(0x0F);
360 EmitUint8(0x6E);
361 EmitOperand(dst, Operand(src));
362}
363
364
Ian Rogers2c8f6532011-09-02 17:16:34 -0700365void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700366 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
367 EmitUint8(0x66);
368 EmitUint8(0x0F);
369 EmitUint8(0x7E);
370 EmitOperand(src, Operand(dst));
371}
372
373
Ian Rogers2c8f6532011-09-02 17:16:34 -0700374void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700375 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
376 EmitUint8(0xF3);
377 EmitUint8(0x0F);
378 EmitUint8(0x58);
379 EmitXmmRegisterOperand(dst, src);
380}
381
382
Ian Rogers2c8f6532011-09-02 17:16:34 -0700383void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700384 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
385 EmitUint8(0xF3);
386 EmitUint8(0x0F);
387 EmitUint8(0x58);
388 EmitOperand(dst, src);
389}
390
391
Ian Rogers2c8f6532011-09-02 17:16:34 -0700392void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700393 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
394 EmitUint8(0xF3);
395 EmitUint8(0x0F);
396 EmitUint8(0x5C);
397 EmitXmmRegisterOperand(dst, src);
398}
399
400
Ian Rogers2c8f6532011-09-02 17:16:34 -0700401void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700402 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
403 EmitUint8(0xF3);
404 EmitUint8(0x0F);
405 EmitUint8(0x5C);
406 EmitOperand(dst, src);
407}
408
409
Ian Rogers2c8f6532011-09-02 17:16:34 -0700410void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700411 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
412 EmitUint8(0xF3);
413 EmitUint8(0x0F);
414 EmitUint8(0x59);
415 EmitXmmRegisterOperand(dst, src);
416}
417
418
Ian Rogers2c8f6532011-09-02 17:16:34 -0700419void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700420 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
421 EmitUint8(0xF3);
422 EmitUint8(0x0F);
423 EmitUint8(0x59);
424 EmitOperand(dst, src);
425}
426
427
Ian Rogers2c8f6532011-09-02 17:16:34 -0700428void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700429 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
430 EmitUint8(0xF3);
431 EmitUint8(0x0F);
432 EmitUint8(0x5E);
433 EmitXmmRegisterOperand(dst, src);
434}
435
436
Ian Rogers2c8f6532011-09-02 17:16:34 -0700437void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700438 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
439 EmitUint8(0xF3);
440 EmitUint8(0x0F);
441 EmitUint8(0x5E);
442 EmitOperand(dst, src);
443}
444
445
Ian Rogers2c8f6532011-09-02 17:16:34 -0700446void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700447 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
448 EmitUint8(0xD9);
449 EmitOperand(0, src);
450}
451
452
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500453void X86Assembler::fsts(const Address& dst) {
454 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
455 EmitUint8(0xD9);
456 EmitOperand(2, dst);
457}
458
459
Ian Rogers2c8f6532011-09-02 17:16:34 -0700460void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700461 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
462 EmitUint8(0xD9);
463 EmitOperand(3, dst);
464}
465
466
Ian Rogers2c8f6532011-09-02 17:16:34 -0700467void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700468 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
469 EmitUint8(0xF2);
470 EmitUint8(0x0F);
471 EmitUint8(0x10);
472 EmitOperand(dst, src);
473}
474
475
Ian Rogers2c8f6532011-09-02 17:16:34 -0700476void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700477 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
478 EmitUint8(0xF2);
479 EmitUint8(0x0F);
480 EmitUint8(0x11);
481 EmitOperand(src, dst);
482}
483
484
Ian Rogers2c8f6532011-09-02 17:16:34 -0700485void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700486 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
487 EmitUint8(0xF2);
488 EmitUint8(0x0F);
489 EmitUint8(0x11);
490 EmitXmmRegisterOperand(src, dst);
491}
492
493
Nicolas Geoffray234d69d2015-03-09 10:28:50 +0000494void X86Assembler::movhpd(XmmRegister dst, const Address& src) {
495 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
496 EmitUint8(0x66);
497 EmitUint8(0x0F);
498 EmitUint8(0x16);
499 EmitOperand(dst, src);
500}
501
502
503void X86Assembler::movhpd(const Address& dst, XmmRegister src) {
504 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
505 EmitUint8(0x66);
506 EmitUint8(0x0F);
507 EmitUint8(0x17);
508 EmitOperand(src, dst);
509}
510
511
512void X86Assembler::psrldq(XmmRegister reg, const Immediate& shift_count) {
513 DCHECK(shift_count.is_uint8());
514
515 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
516 EmitUint8(0x66);
517 EmitUint8(0x0F);
518 EmitUint8(0x73);
519 EmitXmmRegisterOperand(3, reg);
520 EmitUint8(shift_count.value());
521}
522
523
Calin Juravle52c48962014-12-16 17:02:57 +0000524void X86Assembler::psrlq(XmmRegister reg, const Immediate& shift_count) {
525 DCHECK(shift_count.is_uint8());
526
527 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
528 EmitUint8(0x66);
529 EmitUint8(0x0F);
530 EmitUint8(0x73);
531 EmitXmmRegisterOperand(2, reg);
532 EmitUint8(shift_count.value());
533}
534
535
536void X86Assembler::punpckldq(XmmRegister dst, XmmRegister src) {
537 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
538 EmitUint8(0x66);
539 EmitUint8(0x0F);
540 EmitUint8(0x62);
541 EmitXmmRegisterOperand(dst, src);
542}
543
544
Ian Rogers2c8f6532011-09-02 17:16:34 -0700545void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700546 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
547 EmitUint8(0xF2);
548 EmitUint8(0x0F);
549 EmitUint8(0x58);
550 EmitXmmRegisterOperand(dst, src);
551}
552
553
Ian Rogers2c8f6532011-09-02 17:16:34 -0700554void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700555 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
556 EmitUint8(0xF2);
557 EmitUint8(0x0F);
558 EmitUint8(0x58);
559 EmitOperand(dst, src);
560}
561
562
Ian Rogers2c8f6532011-09-02 17:16:34 -0700563void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700564 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
565 EmitUint8(0xF2);
566 EmitUint8(0x0F);
567 EmitUint8(0x5C);
568 EmitXmmRegisterOperand(dst, src);
569}
570
571
Ian Rogers2c8f6532011-09-02 17:16:34 -0700572void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700573 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
574 EmitUint8(0xF2);
575 EmitUint8(0x0F);
576 EmitUint8(0x5C);
577 EmitOperand(dst, src);
578}
579
580
Ian Rogers2c8f6532011-09-02 17:16:34 -0700581void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700582 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
583 EmitUint8(0xF2);
584 EmitUint8(0x0F);
585 EmitUint8(0x59);
586 EmitXmmRegisterOperand(dst, src);
587}
588
589
Ian Rogers2c8f6532011-09-02 17:16:34 -0700590void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700591 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
592 EmitUint8(0xF2);
593 EmitUint8(0x0F);
594 EmitUint8(0x59);
595 EmitOperand(dst, src);
596}
597
598
Ian Rogers2c8f6532011-09-02 17:16:34 -0700599void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700600 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
601 EmitUint8(0xF2);
602 EmitUint8(0x0F);
603 EmitUint8(0x5E);
604 EmitXmmRegisterOperand(dst, src);
605}
606
607
Ian Rogers2c8f6532011-09-02 17:16:34 -0700608void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700609 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
610 EmitUint8(0xF2);
611 EmitUint8(0x0F);
612 EmitUint8(0x5E);
613 EmitOperand(dst, src);
614}
615
616
Ian Rogers2c8f6532011-09-02 17:16:34 -0700617void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700618 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
619 EmitUint8(0xF3);
620 EmitUint8(0x0F);
621 EmitUint8(0x2A);
622 EmitOperand(dst, Operand(src));
623}
624
625
Ian Rogers2c8f6532011-09-02 17:16:34 -0700626void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700627 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
628 EmitUint8(0xF2);
629 EmitUint8(0x0F);
630 EmitUint8(0x2A);
631 EmitOperand(dst, Operand(src));
632}
633
634
Ian Rogers2c8f6532011-09-02 17:16:34 -0700635void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700636 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
637 EmitUint8(0xF3);
638 EmitUint8(0x0F);
639 EmitUint8(0x2D);
640 EmitXmmRegisterOperand(dst, src);
641}
642
643
Ian Rogers2c8f6532011-09-02 17:16:34 -0700644void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700645 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
646 EmitUint8(0xF3);
647 EmitUint8(0x0F);
648 EmitUint8(0x5A);
649 EmitXmmRegisterOperand(dst, src);
650}
651
652
Ian Rogers2c8f6532011-09-02 17:16:34 -0700653void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700654 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
655 EmitUint8(0xF2);
656 EmitUint8(0x0F);
657 EmitUint8(0x2D);
658 EmitXmmRegisterOperand(dst, src);
659}
660
661
Ian Rogers2c8f6532011-09-02 17:16:34 -0700662void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700663 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
664 EmitUint8(0xF3);
665 EmitUint8(0x0F);
666 EmitUint8(0x2C);
667 EmitXmmRegisterOperand(dst, src);
668}
669
670
Ian Rogers2c8f6532011-09-02 17:16:34 -0700671void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700672 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
673 EmitUint8(0xF2);
674 EmitUint8(0x0F);
675 EmitUint8(0x2C);
676 EmitXmmRegisterOperand(dst, src);
677}
678
679
Ian Rogers2c8f6532011-09-02 17:16:34 -0700680void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700681 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
682 EmitUint8(0xF2);
683 EmitUint8(0x0F);
684 EmitUint8(0x5A);
685 EmitXmmRegisterOperand(dst, src);
686}
687
688
Ian Rogers2c8f6532011-09-02 17:16:34 -0700689void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700690 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
691 EmitUint8(0xF3);
692 EmitUint8(0x0F);
693 EmitUint8(0xE6);
694 EmitXmmRegisterOperand(dst, src);
695}
696
697
Ian Rogers2c8f6532011-09-02 17:16:34 -0700698void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700699 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
700 EmitUint8(0x0F);
701 EmitUint8(0x2F);
702 EmitXmmRegisterOperand(a, b);
703}
704
705
Ian Rogers2c8f6532011-09-02 17:16:34 -0700706void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700707 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
708 EmitUint8(0x66);
709 EmitUint8(0x0F);
710 EmitUint8(0x2F);
711 EmitXmmRegisterOperand(a, b);
712}
713
714
Calin Juravleddb7df22014-11-25 20:56:51 +0000715void X86Assembler::ucomiss(XmmRegister a, XmmRegister b) {
716 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
717 EmitUint8(0x0F);
718 EmitUint8(0x2E);
719 EmitXmmRegisterOperand(a, b);
720}
721
722
Mark Mendell9f51f262015-10-30 09:21:37 -0400723void X86Assembler::ucomiss(XmmRegister a, const Address& b) {
724 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
725 EmitUint8(0x0F);
726 EmitUint8(0x2E);
727 EmitOperand(a, b);
728}
729
730
Calin Juravleddb7df22014-11-25 20:56:51 +0000731void X86Assembler::ucomisd(XmmRegister a, XmmRegister b) {
732 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
733 EmitUint8(0x66);
734 EmitUint8(0x0F);
735 EmitUint8(0x2E);
736 EmitXmmRegisterOperand(a, b);
737}
738
739
Mark Mendell9f51f262015-10-30 09:21:37 -0400740void X86Assembler::ucomisd(XmmRegister a, const Address& b) {
741 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
742 EmitUint8(0x66);
743 EmitUint8(0x0F);
744 EmitUint8(0x2E);
745 EmitOperand(a, b);
746}
747
748
Mark Mendellfb8d2792015-03-31 22:16:59 -0400749void X86Assembler::roundsd(XmmRegister dst, XmmRegister src, const Immediate& imm) {
750 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
751 EmitUint8(0x66);
752 EmitUint8(0x0F);
753 EmitUint8(0x3A);
754 EmitUint8(0x0B);
755 EmitXmmRegisterOperand(dst, src);
756 EmitUint8(imm.value());
757}
758
759
760void X86Assembler::roundss(XmmRegister dst, XmmRegister src, const Immediate& imm) {
761 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
762 EmitUint8(0x66);
763 EmitUint8(0x0F);
764 EmitUint8(0x3A);
765 EmitUint8(0x0A);
766 EmitXmmRegisterOperand(dst, src);
767 EmitUint8(imm.value());
768}
769
770
Ian Rogers2c8f6532011-09-02 17:16:34 -0700771void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700772 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
773 EmitUint8(0xF2);
774 EmitUint8(0x0F);
775 EmitUint8(0x51);
776 EmitXmmRegisterOperand(dst, src);
777}
778
779
Ian Rogers2c8f6532011-09-02 17:16:34 -0700780void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700781 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
782 EmitUint8(0xF3);
783 EmitUint8(0x0F);
784 EmitUint8(0x51);
785 EmitXmmRegisterOperand(dst, src);
786}
787
788
Ian Rogers2c8f6532011-09-02 17:16:34 -0700789void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700790 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
791 EmitUint8(0x66);
792 EmitUint8(0x0F);
793 EmitUint8(0x57);
794 EmitOperand(dst, src);
795}
796
797
Ian Rogers2c8f6532011-09-02 17:16:34 -0700798void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700799 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
800 EmitUint8(0x66);
801 EmitUint8(0x0F);
802 EmitUint8(0x57);
803 EmitXmmRegisterOperand(dst, src);
804}
805
806
Mark Mendell09ed1a32015-03-25 08:30:06 -0400807void X86Assembler::andps(XmmRegister dst, XmmRegister src) {
808 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
809 EmitUint8(0x0F);
810 EmitUint8(0x54);
811 EmitXmmRegisterOperand(dst, src);
812}
813
814
815void X86Assembler::andpd(XmmRegister dst, XmmRegister src) {
816 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
817 EmitUint8(0x66);
818 EmitUint8(0x0F);
819 EmitUint8(0x54);
820 EmitXmmRegisterOperand(dst, src);
821}
822
823
824void X86Assembler::orpd(XmmRegister dst, XmmRegister src) {
825 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
826 EmitUint8(0x66);
827 EmitUint8(0x0F);
828 EmitUint8(0x56);
829 EmitXmmRegisterOperand(dst, src);
830}
831
832
Ian Rogers2c8f6532011-09-02 17:16:34 -0700833void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700834 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
835 EmitUint8(0x0F);
836 EmitUint8(0x57);
837 EmitOperand(dst, src);
838}
839
840
Mark Mendell09ed1a32015-03-25 08:30:06 -0400841void X86Assembler::orps(XmmRegister dst, XmmRegister src) {
842 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
843 EmitUint8(0x0F);
844 EmitUint8(0x56);
845 EmitXmmRegisterOperand(dst, src);
846}
847
848
Ian Rogers2c8f6532011-09-02 17:16:34 -0700849void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700850 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
851 EmitUint8(0x0F);
852 EmitUint8(0x57);
853 EmitXmmRegisterOperand(dst, src);
854}
855
856
Mark Mendell09ed1a32015-03-25 08:30:06 -0400857void X86Assembler::andps(XmmRegister dst, const Address& src) {
858 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
859 EmitUint8(0x0F);
860 EmitUint8(0x54);
861 EmitOperand(dst, src);
862}
863
864
Ian Rogers2c8f6532011-09-02 17:16:34 -0700865void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700866 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
867 EmitUint8(0x66);
868 EmitUint8(0x0F);
869 EmitUint8(0x54);
870 EmitOperand(dst, src);
871}
872
873
Ian Rogers2c8f6532011-09-02 17:16:34 -0700874void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700875 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
876 EmitUint8(0xDD);
877 EmitOperand(0, src);
878}
879
880
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500881void X86Assembler::fstl(const Address& dst) {
882 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
883 EmitUint8(0xDD);
884 EmitOperand(2, dst);
885}
886
887
Ian Rogers2c8f6532011-09-02 17:16:34 -0700888void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700889 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
890 EmitUint8(0xDD);
891 EmitOperand(3, dst);
892}
893
894
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500895void X86Assembler::fstsw() {
896 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
897 EmitUint8(0x9B);
898 EmitUint8(0xDF);
899 EmitUint8(0xE0);
900}
901
902
Ian Rogers2c8f6532011-09-02 17:16:34 -0700903void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700904 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
905 EmitUint8(0xD9);
906 EmitOperand(7, dst);
907}
908
909
Ian Rogers2c8f6532011-09-02 17:16:34 -0700910void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700911 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
912 EmitUint8(0xD9);
913 EmitOperand(5, src);
914}
915
916
Ian Rogers2c8f6532011-09-02 17:16:34 -0700917void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700918 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
919 EmitUint8(0xDF);
920 EmitOperand(7, dst);
921}
922
923
Ian Rogers2c8f6532011-09-02 17:16:34 -0700924void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700925 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
926 EmitUint8(0xDB);
927 EmitOperand(3, dst);
928}
929
930
Ian Rogers2c8f6532011-09-02 17:16:34 -0700931void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700932 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
933 EmitUint8(0xDF);
934 EmitOperand(5, src);
935}
936
937
Roland Levillain0a186012015-04-13 17:00:20 +0100938void X86Assembler::filds(const Address& src) {
939 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
940 EmitUint8(0xDB);
941 EmitOperand(0, src);
942}
943
944
Ian Rogers2c8f6532011-09-02 17:16:34 -0700945void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700946 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
947 EmitUint8(0xD9);
948 EmitUint8(0xF7);
949}
950
951
Ian Rogers2c8f6532011-09-02 17:16:34 -0700952void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700953 CHECK_LT(index.value(), 7);
954 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
955 EmitUint8(0xDD);
956 EmitUint8(0xC0 + index.value());
957}
958
959
Ian Rogers2c8f6532011-09-02 17:16:34 -0700960void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700961 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
962 EmitUint8(0xD9);
963 EmitUint8(0xFE);
964}
965
966
Ian Rogers2c8f6532011-09-02 17:16:34 -0700967void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700968 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
969 EmitUint8(0xD9);
970 EmitUint8(0xFF);
971}
972
973
Ian Rogers2c8f6532011-09-02 17:16:34 -0700974void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700975 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
976 EmitUint8(0xD9);
977 EmitUint8(0xF2);
978}
979
980
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500981void X86Assembler::fucompp() {
982 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
983 EmitUint8(0xDA);
984 EmitUint8(0xE9);
985}
986
987
988void X86Assembler::fprem() {
989 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
990 EmitUint8(0xD9);
991 EmitUint8(0xF8);
992}
993
994
Ian Rogers2c8f6532011-09-02 17:16:34 -0700995void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700996 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
997 EmitUint8(0x87);
998 EmitRegisterOperand(dst, src);
999}
1000
Nicolas Geoffray3c049742014-09-24 18:10:46 +01001001
Ian Rogers7caad772012-03-30 01:07:54 -07001002void X86Assembler::xchgl(Register reg, const Address& address) {
1003 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1004 EmitUint8(0x87);
1005 EmitOperand(reg, address);
1006}
1007
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001008
Nicolas Geoffray3c049742014-09-24 18:10:46 +01001009void X86Assembler::cmpw(const Address& address, const Immediate& imm) {
1010 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1011 EmitUint8(0x66);
1012 EmitComplex(7, address, imm);
1013}
1014
1015
Ian Rogers2c8f6532011-09-02 17:16:34 -07001016void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001017 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1018 EmitComplex(7, Operand(reg), imm);
1019}
1020
1021
Ian Rogers2c8f6532011-09-02 17:16:34 -07001022void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001023 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1024 EmitUint8(0x3B);
1025 EmitOperand(reg0, Operand(reg1));
1026}
1027
1028
Ian Rogers2c8f6532011-09-02 17:16:34 -07001029void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001030 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1031 EmitUint8(0x3B);
1032 EmitOperand(reg, address);
1033}
1034
1035
Ian Rogers2c8f6532011-09-02 17:16:34 -07001036void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001037 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1038 EmitUint8(0x03);
1039 EmitRegisterOperand(dst, src);
1040}
1041
1042
Ian Rogers2c8f6532011-09-02 17:16:34 -07001043void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001044 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1045 EmitUint8(0x03);
1046 EmitOperand(reg, address);
1047}
1048
1049
Ian Rogers2c8f6532011-09-02 17:16:34 -07001050void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001051 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1052 EmitUint8(0x39);
1053 EmitOperand(reg, address);
1054}
1055
1056
Ian Rogers2c8f6532011-09-02 17:16:34 -07001057void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001058 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1059 EmitComplex(7, address, imm);
1060}
1061
1062
Ian Rogers2c8f6532011-09-02 17:16:34 -07001063void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001064 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1065 EmitUint8(0x85);
1066 EmitRegisterOperand(reg1, reg2);
1067}
1068
1069
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +01001070void X86Assembler::testl(Register reg, const Address& address) {
1071 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1072 EmitUint8(0x85);
1073 EmitOperand(reg, address);
1074}
1075
1076
Ian Rogers2c8f6532011-09-02 17:16:34 -07001077void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001078 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1079 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
1080 // we only test the byte register to keep the encoding short.
1081 if (immediate.is_uint8() && reg < 4) {
1082 // Use zero-extended 8-bit immediate.
1083 if (reg == EAX) {
1084 EmitUint8(0xA8);
1085 } else {
1086 EmitUint8(0xF6);
1087 EmitUint8(0xC0 + reg);
1088 }
1089 EmitUint8(immediate.value() & 0xFF);
1090 } else if (reg == EAX) {
1091 // Use short form if the destination is EAX.
1092 EmitUint8(0xA9);
1093 EmitImmediate(immediate);
1094 } else {
1095 EmitUint8(0xF7);
1096 EmitOperand(0, Operand(reg));
1097 EmitImmediate(immediate);
1098 }
1099}
1100
1101
Ian Rogers2c8f6532011-09-02 17:16:34 -07001102void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001103 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1104 EmitUint8(0x23);
1105 EmitOperand(dst, Operand(src));
1106}
1107
1108
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001109void X86Assembler::andl(Register reg, const Address& address) {
1110 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1111 EmitUint8(0x23);
1112 EmitOperand(reg, address);
1113}
1114
1115
Ian Rogers2c8f6532011-09-02 17:16:34 -07001116void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001117 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1118 EmitComplex(4, Operand(dst), imm);
1119}
1120
1121
Ian Rogers2c8f6532011-09-02 17:16:34 -07001122void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001123 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1124 EmitUint8(0x0B);
1125 EmitOperand(dst, Operand(src));
1126}
1127
1128
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001129void X86Assembler::orl(Register reg, const Address& address) {
1130 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1131 EmitUint8(0x0B);
1132 EmitOperand(reg, address);
1133}
1134
1135
Ian Rogers2c8f6532011-09-02 17:16:34 -07001136void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001137 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1138 EmitComplex(1, Operand(dst), imm);
1139}
1140
1141
Ian Rogers2c8f6532011-09-02 17:16:34 -07001142void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001143 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1144 EmitUint8(0x33);
1145 EmitOperand(dst, Operand(src));
1146}
1147
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001148
1149void X86Assembler::xorl(Register reg, const Address& address) {
1150 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1151 EmitUint8(0x33);
1152 EmitOperand(reg, address);
1153}
1154
1155
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +01001156void X86Assembler::xorl(Register dst, const Immediate& imm) {
1157 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1158 EmitComplex(6, Operand(dst), imm);
1159}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001160
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +00001161
Ian Rogers2c8f6532011-09-02 17:16:34 -07001162void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001163 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1164 EmitComplex(0, Operand(reg), imm);
1165}
1166
1167
Ian Rogers2c8f6532011-09-02 17:16:34 -07001168void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001169 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1170 EmitUint8(0x01);
1171 EmitOperand(reg, address);
1172}
1173
1174
Ian Rogers2c8f6532011-09-02 17:16:34 -07001175void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001176 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1177 EmitComplex(0, address, imm);
1178}
1179
1180
Ian Rogers2c8f6532011-09-02 17:16:34 -07001181void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001182 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1183 EmitComplex(2, Operand(reg), imm);
1184}
1185
1186
Ian Rogers2c8f6532011-09-02 17:16:34 -07001187void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001188 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1189 EmitUint8(0x13);
1190 EmitOperand(dst, Operand(src));
1191}
1192
1193
Ian Rogers2c8f6532011-09-02 17:16:34 -07001194void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001195 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1196 EmitUint8(0x13);
1197 EmitOperand(dst, address);
1198}
1199
1200
Ian Rogers2c8f6532011-09-02 17:16:34 -07001201void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001202 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1203 EmitUint8(0x2B);
1204 EmitOperand(dst, Operand(src));
1205}
1206
1207
Ian Rogers2c8f6532011-09-02 17:16:34 -07001208void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001209 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1210 EmitComplex(5, Operand(reg), imm);
1211}
1212
1213
Ian Rogers2c8f6532011-09-02 17:16:34 -07001214void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001215 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1216 EmitUint8(0x2B);
1217 EmitOperand(reg, address);
1218}
1219
1220
Mark Mendell09ed1a32015-03-25 08:30:06 -04001221void X86Assembler::subl(const Address& address, Register reg) {
1222 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1223 EmitUint8(0x29);
1224 EmitOperand(reg, address);
1225}
1226
1227
Ian Rogers2c8f6532011-09-02 17:16:34 -07001228void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001229 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1230 EmitUint8(0x99);
1231}
1232
1233
Ian Rogers2c8f6532011-09-02 17:16:34 -07001234void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001235 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1236 EmitUint8(0xF7);
1237 EmitUint8(0xF8 | reg);
1238}
1239
1240
Ian Rogers2c8f6532011-09-02 17:16:34 -07001241void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001242 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1243 EmitUint8(0x0F);
1244 EmitUint8(0xAF);
1245 EmitOperand(dst, Operand(src));
1246}
1247
1248
Mark Mendell4a2aa4a2015-07-27 16:13:10 -04001249void X86Assembler::imull(Register dst, Register src, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001250 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Mark Mendell4a2aa4a2015-07-27 16:13:10 -04001251 // See whether imm can be represented as a sign-extended 8bit value.
1252 int32_t v32 = static_cast<int32_t>(imm.value());
1253 if (IsInt<8>(v32)) {
1254 // Sign-extension works.
1255 EmitUint8(0x6B);
1256 EmitOperand(dst, Operand(src));
1257 EmitUint8(static_cast<uint8_t>(v32 & 0xFF));
1258 } else {
1259 // Not representable, use full immediate.
1260 EmitUint8(0x69);
1261 EmitOperand(dst, Operand(src));
1262 EmitImmediate(imm);
1263 }
1264}
1265
1266
1267void X86Assembler::imull(Register reg, const Immediate& imm) {
1268 imull(reg, reg, imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001269}
1270
1271
Ian Rogers2c8f6532011-09-02 17:16:34 -07001272void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001273 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1274 EmitUint8(0x0F);
1275 EmitUint8(0xAF);
1276 EmitOperand(reg, address);
1277}
1278
1279
Ian Rogers2c8f6532011-09-02 17:16:34 -07001280void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001281 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1282 EmitUint8(0xF7);
1283 EmitOperand(5, Operand(reg));
1284}
1285
1286
Ian Rogers2c8f6532011-09-02 17:16:34 -07001287void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001288 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1289 EmitUint8(0xF7);
1290 EmitOperand(5, address);
1291}
1292
1293
Ian Rogers2c8f6532011-09-02 17:16:34 -07001294void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001295 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1296 EmitUint8(0xF7);
1297 EmitOperand(4, Operand(reg));
1298}
1299
1300
Ian Rogers2c8f6532011-09-02 17:16:34 -07001301void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001302 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1303 EmitUint8(0xF7);
1304 EmitOperand(4, address);
1305}
1306
1307
Ian Rogers2c8f6532011-09-02 17:16:34 -07001308void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001309 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1310 EmitUint8(0x1B);
1311 EmitOperand(dst, Operand(src));
1312}
1313
1314
Ian Rogers2c8f6532011-09-02 17:16:34 -07001315void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001316 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1317 EmitComplex(3, Operand(reg), imm);
1318}
1319
1320
Ian Rogers2c8f6532011-09-02 17:16:34 -07001321void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001322 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1323 EmitUint8(0x1B);
1324 EmitOperand(dst, address);
1325}
1326
1327
Mark Mendell09ed1a32015-03-25 08:30:06 -04001328void X86Assembler::sbbl(const Address& address, Register src) {
1329 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1330 EmitUint8(0x19);
1331 EmitOperand(src, address);
1332}
1333
1334
Ian Rogers2c8f6532011-09-02 17:16:34 -07001335void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001336 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1337 EmitUint8(0x40 + reg);
1338}
1339
1340
Ian Rogers2c8f6532011-09-02 17:16:34 -07001341void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001342 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1343 EmitUint8(0xFF);
1344 EmitOperand(0, address);
1345}
1346
1347
Ian Rogers2c8f6532011-09-02 17:16:34 -07001348void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001349 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1350 EmitUint8(0x48 + reg);
1351}
1352
1353
Ian Rogers2c8f6532011-09-02 17:16:34 -07001354void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001355 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1356 EmitUint8(0xFF);
1357 EmitOperand(1, address);
1358}
1359
1360
Ian Rogers2c8f6532011-09-02 17:16:34 -07001361void X86Assembler::shll(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001362 EmitGenericShift(4, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001363}
1364
1365
Ian Rogers2c8f6532011-09-02 17:16:34 -07001366void X86Assembler::shll(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001367 EmitGenericShift(4, Operand(operand), shifter);
1368}
1369
1370
1371void X86Assembler::shll(const Address& address, const Immediate& imm) {
1372 EmitGenericShift(4, address, imm);
1373}
1374
1375
1376void X86Assembler::shll(const Address& address, Register shifter) {
1377 EmitGenericShift(4, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001378}
1379
1380
Ian Rogers2c8f6532011-09-02 17:16:34 -07001381void X86Assembler::shrl(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001382 EmitGenericShift(5, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001383}
1384
1385
Ian Rogers2c8f6532011-09-02 17:16:34 -07001386void X86Assembler::shrl(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001387 EmitGenericShift(5, Operand(operand), shifter);
1388}
1389
1390
1391void X86Assembler::shrl(const Address& address, const Immediate& imm) {
1392 EmitGenericShift(5, address, imm);
1393}
1394
1395
1396void X86Assembler::shrl(const Address& address, Register shifter) {
1397 EmitGenericShift(5, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001398}
1399
1400
Ian Rogers2c8f6532011-09-02 17:16:34 -07001401void X86Assembler::sarl(Register reg, const Immediate& imm) {
Mark P Mendell73945692015-04-29 14:56:17 +00001402 EmitGenericShift(7, Operand(reg), imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001403}
1404
1405
Ian Rogers2c8f6532011-09-02 17:16:34 -07001406void X86Assembler::sarl(Register operand, Register shifter) {
Mark P Mendell73945692015-04-29 14:56:17 +00001407 EmitGenericShift(7, Operand(operand), shifter);
1408}
1409
1410
1411void X86Assembler::sarl(const Address& address, const Immediate& imm) {
1412 EmitGenericShift(7, address, imm);
1413}
1414
1415
1416void X86Assembler::sarl(const Address& address, Register shifter) {
1417 EmitGenericShift(7, address, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001418}
1419
1420
Calin Juravle9aec02f2014-11-18 23:06:35 +00001421void X86Assembler::shld(Register dst, Register src, Register shifter) {
1422 DCHECK_EQ(ECX, shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001423 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1424 EmitUint8(0x0F);
1425 EmitUint8(0xA5);
1426 EmitRegisterOperand(src, dst);
1427}
1428
1429
Mark P Mendell73945692015-04-29 14:56:17 +00001430void X86Assembler::shld(Register dst, Register src, const Immediate& imm) {
1431 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1432 EmitUint8(0x0F);
1433 EmitUint8(0xA4);
1434 EmitRegisterOperand(src, dst);
1435 EmitUint8(imm.value() & 0xFF);
1436}
1437
1438
Calin Juravle9aec02f2014-11-18 23:06:35 +00001439void X86Assembler::shrd(Register dst, Register src, Register shifter) {
1440 DCHECK_EQ(ECX, shifter);
1441 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1442 EmitUint8(0x0F);
1443 EmitUint8(0xAD);
1444 EmitRegisterOperand(src, dst);
1445}
1446
1447
Mark P Mendell73945692015-04-29 14:56:17 +00001448void X86Assembler::shrd(Register dst, Register src, const Immediate& imm) {
1449 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1450 EmitUint8(0x0F);
1451 EmitUint8(0xAC);
1452 EmitRegisterOperand(src, dst);
1453 EmitUint8(imm.value() & 0xFF);
1454}
1455
1456
Mark Mendellbcee0922015-09-15 21:45:01 -04001457void X86Assembler::roll(Register reg, const Immediate& imm) {
1458 EmitGenericShift(0, Operand(reg), imm);
1459}
1460
1461
1462void X86Assembler::roll(Register operand, Register shifter) {
1463 EmitGenericShift(0, Operand(operand), shifter);
1464}
1465
1466
1467void X86Assembler::rorl(Register reg, const Immediate& imm) {
1468 EmitGenericShift(1, Operand(reg), imm);
1469}
1470
1471
1472void X86Assembler::rorl(Register operand, Register shifter) {
1473 EmitGenericShift(1, Operand(operand), shifter);
1474}
1475
1476
Ian Rogers2c8f6532011-09-02 17:16:34 -07001477void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001478 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1479 EmitUint8(0xF7);
1480 EmitOperand(3, Operand(reg));
1481}
1482
1483
Ian Rogers2c8f6532011-09-02 17:16:34 -07001484void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001485 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1486 EmitUint8(0xF7);
1487 EmitUint8(0xD0 | reg);
1488}
1489
1490
Ian Rogers2c8f6532011-09-02 17:16:34 -07001491void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001492 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1493 EmitUint8(0xC8);
1494 CHECK(imm.is_uint16());
1495 EmitUint8(imm.value() & 0xFF);
1496 EmitUint8((imm.value() >> 8) & 0xFF);
1497 EmitUint8(0x00);
1498}
1499
1500
Ian Rogers2c8f6532011-09-02 17:16:34 -07001501void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001502 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1503 EmitUint8(0xC9);
1504}
1505
1506
Ian Rogers2c8f6532011-09-02 17:16:34 -07001507void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001508 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1509 EmitUint8(0xC3);
1510}
1511
1512
Ian Rogers2c8f6532011-09-02 17:16:34 -07001513void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001514 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1515 EmitUint8(0xC2);
1516 CHECK(imm.is_uint16());
1517 EmitUint8(imm.value() & 0xFF);
1518 EmitUint8((imm.value() >> 8) & 0xFF);
1519}
1520
1521
1522
Ian Rogers2c8f6532011-09-02 17:16:34 -07001523void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001524 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1525 EmitUint8(0x90);
1526}
1527
1528
Ian Rogers2c8f6532011-09-02 17:16:34 -07001529void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001530 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1531 EmitUint8(0xCC);
1532}
1533
1534
Ian Rogers2c8f6532011-09-02 17:16:34 -07001535void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001536 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1537 EmitUint8(0xF4);
1538}
1539
1540
Ian Rogers2c8f6532011-09-02 17:16:34 -07001541void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001542 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1543 if (label->IsBound()) {
1544 static const int kShortSize = 2;
1545 static const int kLongSize = 6;
1546 int offset = label->Position() - buffer_.Size();
1547 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001548 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001549 EmitUint8(0x70 + condition);
1550 EmitUint8((offset - kShortSize) & 0xFF);
1551 } else {
1552 EmitUint8(0x0F);
1553 EmitUint8(0x80 + condition);
1554 EmitInt32(offset - kLongSize);
1555 }
1556 } else {
1557 EmitUint8(0x0F);
1558 EmitUint8(0x80 + condition);
1559 EmitLabelLink(label);
1560 }
1561}
1562
1563
Mark Mendell73f455e2015-08-21 09:30:05 -04001564void X86Assembler::j(Condition condition, NearLabel* label) {
1565 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1566 if (label->IsBound()) {
1567 static const int kShortSize = 2;
1568 int offset = label->Position() - buffer_.Size();
1569 CHECK_LE(offset, 0);
1570 CHECK(IsInt<8>(offset - kShortSize));
1571 EmitUint8(0x70 + condition);
1572 EmitUint8((offset - kShortSize) & 0xFF);
1573 } else {
1574 EmitUint8(0x70 + condition);
1575 EmitLabelLink(label);
1576 }
1577}
1578
1579
1580void X86Assembler::jecxz(NearLabel* label) {
1581 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1582 if (label->IsBound()) {
1583 static const int kShortSize = 2;
1584 int offset = label->Position() - buffer_.Size();
1585 CHECK_LE(offset, 0);
1586 CHECK(IsInt<8>(offset - kShortSize));
1587 EmitUint8(0xE3);
1588 EmitUint8((offset - kShortSize) & 0xFF);
1589 } else {
1590 EmitUint8(0xE3);
1591 EmitLabelLink(label);
1592 }
1593}
1594
1595
Ian Rogers2c8f6532011-09-02 17:16:34 -07001596void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001597 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1598 EmitUint8(0xFF);
1599 EmitRegisterOperand(4, reg);
1600}
1601
Ian Rogers7caad772012-03-30 01:07:54 -07001602void X86Assembler::jmp(const Address& address) {
1603 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1604 EmitUint8(0xFF);
1605 EmitOperand(4, address);
1606}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001607
Ian Rogers2c8f6532011-09-02 17:16:34 -07001608void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001609 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1610 if (label->IsBound()) {
1611 static const int kShortSize = 2;
1612 static const int kLongSize = 5;
1613 int offset = label->Position() - buffer_.Size();
1614 CHECK_LE(offset, 0);
Andreas Gampeab1eb0d2015-02-13 19:23:55 -08001615 if (IsInt<8>(offset - kShortSize)) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001616 EmitUint8(0xEB);
1617 EmitUint8((offset - kShortSize) & 0xFF);
1618 } else {
1619 EmitUint8(0xE9);
1620 EmitInt32(offset - kLongSize);
1621 }
1622 } else {
1623 EmitUint8(0xE9);
1624 EmitLabelLink(label);
1625 }
1626}
1627
1628
Mark Mendell73f455e2015-08-21 09:30:05 -04001629void X86Assembler::jmp(NearLabel* label) {
1630 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1631 if (label->IsBound()) {
1632 static const int kShortSize = 2;
1633 int offset = label->Position() - buffer_.Size();
1634 CHECK_LE(offset, 0);
1635 CHECK(IsInt<8>(offset - kShortSize));
1636 EmitUint8(0xEB);
1637 EmitUint8((offset - kShortSize) & 0xFF);
1638 } else {
1639 EmitUint8(0xEB);
1640 EmitLabelLink(label);
1641 }
1642}
1643
1644
Andreas Gampe21030dd2015-05-07 14:46:15 -07001645void X86Assembler::repne_scasw() {
1646 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1647 EmitUint8(0x66);
1648 EmitUint8(0xF2);
1649 EmitUint8(0xAF);
1650}
1651
1652
agicsaki71311f82015-07-27 11:34:13 -07001653void X86Assembler::repe_cmpsw() {
1654 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1655 EmitUint8(0x66);
1656 EmitUint8(0xF3);
1657 EmitUint8(0xA7);
1658}
1659
1660
agicsaki970abfb2015-07-31 10:31:14 -07001661void X86Assembler::repe_cmpsl() {
1662 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1663 EmitUint8(0xF3);
1664 EmitUint8(0xA7);
1665}
1666
1667
Mark Mendellb9c4bbe2015-07-01 14:26:52 -04001668void X86Assembler::rep_movsw() {
1669 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1670 EmitUint8(0x66);
1671 EmitUint8(0xF3);
1672 EmitUint8(0xA5);
1673}
1674
1675
Ian Rogers2c8f6532011-09-02 17:16:34 -07001676X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001677 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1678 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001679 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001680}
1681
1682
Ian Rogers2c8f6532011-09-02 17:16:34 -07001683void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001684 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1685 EmitUint8(0x0F);
1686 EmitUint8(0xB1);
1687 EmitOperand(reg, address);
1688}
1689
Mark Mendell58d25fd2015-04-03 14:52:31 -04001690
1691void X86Assembler::cmpxchg8b(const Address& address) {
1692 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1693 EmitUint8(0x0F);
1694 EmitUint8(0xC7);
1695 EmitOperand(1, address);
1696}
1697
1698
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001699void X86Assembler::mfence() {
1700 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1701 EmitUint8(0x0F);
1702 EmitUint8(0xAE);
1703 EmitUint8(0xF0);
1704}
1705
Ian Rogers2c8f6532011-09-02 17:16:34 -07001706X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001707 // TODO: fs is a prefix and not an instruction
1708 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1709 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001710 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001711}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001712
Ian Rogersbefbd572014-03-06 01:13:39 -08001713X86Assembler* X86Assembler::gs() {
1714 // TODO: fs is a prefix and not an instruction
1715 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1716 EmitUint8(0x65);
1717 return this;
1718}
1719
Ian Rogers2c8f6532011-09-02 17:16:34 -07001720void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001721 int value = imm.value();
1722 if (value > 0) {
1723 if (value == 1) {
1724 incl(reg);
1725 } else if (value != 0) {
1726 addl(reg, imm);
1727 }
1728 } else if (value < 0) {
1729 value = -value;
1730 if (value == 1) {
1731 decl(reg);
1732 } else if (value != 0) {
1733 subl(reg, Immediate(value));
1734 }
1735 }
1736}
1737
1738
Roland Levillain647b9ed2014-11-27 12:06:00 +00001739void X86Assembler::LoadLongConstant(XmmRegister dst, int64_t value) {
1740 // TODO: Need to have a code constants table.
1741 pushl(Immediate(High32Bits(value)));
1742 pushl(Immediate(Low32Bits(value)));
1743 movsd(dst, Address(ESP, 0));
1744 addl(ESP, Immediate(2 * sizeof(int32_t)));
1745}
1746
1747
Ian Rogers2c8f6532011-09-02 17:16:34 -07001748void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001749 // TODO: Need to have a code constants table.
1750 int64_t constant = bit_cast<int64_t, double>(value);
Roland Levillain647b9ed2014-11-27 12:06:00 +00001751 LoadLongConstant(dst, constant);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001752}
1753
1754
Ian Rogers2c8f6532011-09-02 17:16:34 -07001755void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001756 CHECK(IsPowerOfTwo(alignment));
1757 // Emit nop instruction until the real position is aligned.
1758 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1759 nop();
1760 }
1761}
1762
1763
Ian Rogers2c8f6532011-09-02 17:16:34 -07001764void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001765 int bound = buffer_.Size();
1766 CHECK(!label->IsBound()); // Labels can only be bound once.
1767 while (label->IsLinked()) {
1768 int position = label->LinkPosition();
1769 int next = buffer_.Load<int32_t>(position);
1770 buffer_.Store<int32_t>(position, bound - (position + 4));
1771 label->position_ = next;
1772 }
1773 label->BindTo(bound);
1774}
1775
1776
Mark Mendell73f455e2015-08-21 09:30:05 -04001777void X86Assembler::Bind(NearLabel* label) {
1778 int bound = buffer_.Size();
1779 CHECK(!label->IsBound()); // Labels can only be bound once.
1780 while (label->IsLinked()) {
1781 int position = label->LinkPosition();
1782 uint8_t delta = buffer_.Load<uint8_t>(position);
1783 int offset = bound - (position + 1);
1784 CHECK(IsInt<8>(offset));
1785 buffer_.Store<int8_t>(position, offset);
1786 label->position_ = delta != 0u ? label->position_ - delta : 0;
1787 }
1788 label->BindTo(bound);
1789}
1790
1791
Ian Rogers44fb0d02012-03-23 16:46:24 -07001792void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) {
1793 CHECK_GE(reg_or_opcode, 0);
1794 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001795 const int length = operand.length_;
1796 CHECK_GT(length, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001797 // Emit the ModRM byte updated with the given reg value.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001798 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001799 EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001800 // Emit the rest of the encoded operand.
1801 for (int i = 1; i < length; i++) {
1802 EmitUint8(operand.encoding_[i]);
1803 }
Mark Mendell0616ae02015-04-17 12:49:27 -04001804 AssemblerFixup* fixup = operand.GetFixup();
1805 if (fixup != nullptr) {
1806 EmitFixup(fixup);
1807 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001808}
1809
1810
Ian Rogers2c8f6532011-09-02 17:16:34 -07001811void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001812 EmitInt32(imm.value());
1813}
1814
1815
Ian Rogers44fb0d02012-03-23 16:46:24 -07001816void X86Assembler::EmitComplex(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001817 const Operand& operand,
1818 const Immediate& immediate) {
Ian Rogers44fb0d02012-03-23 16:46:24 -07001819 CHECK_GE(reg_or_opcode, 0);
1820 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001821 if (immediate.is_int8()) {
1822 // Use sign-extended 8-bit immediate.
1823 EmitUint8(0x83);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001824 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001825 EmitUint8(immediate.value() & 0xFF);
1826 } else if (operand.IsRegister(EAX)) {
1827 // Use short form if the destination is eax.
Ian Rogers44fb0d02012-03-23 16:46:24 -07001828 EmitUint8(0x05 + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001829 EmitImmediate(immediate);
1830 } else {
1831 EmitUint8(0x81);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001832 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001833 EmitImmediate(immediate);
1834 }
1835}
1836
1837
Ian Rogers2c8f6532011-09-02 17:16:34 -07001838void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001839 if (label->IsBound()) {
1840 int offset = label->Position() - buffer_.Size();
1841 CHECK_LE(offset, 0);
1842 EmitInt32(offset - instruction_size);
1843 } else {
1844 EmitLabelLink(label);
1845 }
1846}
1847
1848
Ian Rogers2c8f6532011-09-02 17:16:34 -07001849void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001850 CHECK(!label->IsBound());
1851 int position = buffer_.Size();
1852 EmitInt32(label->position_);
1853 label->LinkTo(position);
1854}
1855
1856
Mark Mendell73f455e2015-08-21 09:30:05 -04001857void X86Assembler::EmitLabelLink(NearLabel* label) {
1858 CHECK(!label->IsBound());
1859 int position = buffer_.Size();
1860 if (label->IsLinked()) {
1861 // Save the delta in the byte that we have to play with.
1862 uint32_t delta = position - label->LinkPosition();
1863 CHECK(IsUint<8>(delta));
1864 EmitUint8(delta & 0xFF);
1865 } else {
1866 EmitUint8(0);
1867 }
1868 label->LinkTo(position);
1869}
1870
1871
Ian Rogers44fb0d02012-03-23 16:46:24 -07001872void X86Assembler::EmitGenericShift(int reg_or_opcode,
Mark P Mendell73945692015-04-29 14:56:17 +00001873 const Operand& operand,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001874 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001875 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1876 CHECK(imm.is_int8());
1877 if (imm.value() == 1) {
1878 EmitUint8(0xD1);
Mark P Mendell73945692015-04-29 14:56:17 +00001879 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001880 } else {
1881 EmitUint8(0xC1);
Mark P Mendell73945692015-04-29 14:56:17 +00001882 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001883 EmitUint8(imm.value() & 0xFF);
1884 }
1885}
1886
1887
Ian Rogers44fb0d02012-03-23 16:46:24 -07001888void X86Assembler::EmitGenericShift(int reg_or_opcode,
Mark P Mendell73945692015-04-29 14:56:17 +00001889 const Operand& operand,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001890 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001891 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1892 CHECK_EQ(shifter, ECX);
1893 EmitUint8(0xD3);
Mark P Mendell73945692015-04-29 14:56:17 +00001894 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001895}
1896
David Srbeckydd973932015-04-07 20:29:48 +01001897static dwarf::Reg DWARFReg(Register reg) {
1898 return dwarf::Reg::X86Core(static_cast<int>(reg));
1899}
1900
Ian Rogers790a6b72014-04-01 10:36:00 -07001901constexpr size_t kFramePointerSize = 4;
1902
Ian Rogers2c8f6532011-09-02 17:16:34 -07001903void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -08001904 const std::vector<ManagedRegister>& spill_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07001905 const ManagedRegisterEntrySpills& entry_spills) {
David Srbecky8c578312015-04-07 19:46:22 +01001906 DCHECK_EQ(buffer_.Size(), 0U); // Nothing emitted yet.
David Srbeckydd973932015-04-07 20:29:48 +01001907 cfi_.SetCurrentCFAOffset(4); // Return address on stack.
Elliott Hughes06b37d92011-10-16 11:51:29 -07001908 CHECK_ALIGNED(frame_size, kStackAlignment);
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001909 int gpr_count = 0;
jeffhao703f2cd2012-07-13 17:25:52 -07001910 for (int i = spill_regs.size() - 1; i >= 0; --i) {
David Srbecky8c578312015-04-07 19:46:22 +01001911 Register spill = spill_regs.at(i).AsX86().AsCpuRegister();
1912 pushl(spill);
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001913 gpr_count++;
David Srbeckydd973932015-04-07 20:29:48 +01001914 cfi_.AdjustCFAOffset(kFramePointerSize);
1915 cfi_.RelOffset(DWARFReg(spill), 0);
jeffhao703f2cd2012-07-13 17:25:52 -07001916 }
Tong Shen547cdfd2014-08-05 01:54:19 -07001917
David Srbecky8c578312015-04-07 19:46:22 +01001918 // return address then method on stack.
Mathieu Chartiere401d142015-04-22 13:56:20 -07001919 int32_t adjust = frame_size - gpr_count * kFramePointerSize -
1920 kFramePointerSize /*method*/ -
1921 kFramePointerSize /*return address*/;
Tong Shen547cdfd2014-08-05 01:54:19 -07001922 addl(ESP, Immediate(-adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001923 cfi_.AdjustCFAOffset(adjust);
Ian Rogers2c8f6532011-09-02 17:16:34 -07001924 pushl(method_reg.AsX86().AsCpuRegister());
David Srbeckydd973932015-04-07 20:29:48 +01001925 cfi_.AdjustCFAOffset(kFramePointerSize);
1926 DCHECK_EQ(static_cast<size_t>(cfi_.GetCurrentCFAOffset()), frame_size);
Tong Shen547cdfd2014-08-05 01:54:19 -07001927
Ian Rogersb5d09b22012-03-06 22:14:17 -08001928 for (size_t i = 0; i < entry_spills.size(); ++i) {
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001929 ManagedRegisterSpill spill = entry_spills.at(i);
1930 if (spill.AsX86().IsCpuRegister()) {
David Srbecky8c578312015-04-07 19:46:22 +01001931 int offset = frame_size + spill.getSpillOffset();
1932 movl(Address(ESP, offset), spill.AsX86().AsCpuRegister());
Mark P Mendell966c3ae2015-01-27 15:45:27 +00001933 } else {
1934 DCHECK(spill.AsX86().IsXmmRegister());
1935 if (spill.getSize() == 8) {
1936 movsd(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1937 } else {
1938 CHECK_EQ(spill.getSize(), 4);
1939 movss(Address(ESP, frame_size + spill.getSpillOffset()), spill.AsX86().AsXmmRegister());
1940 }
1941 }
Ian Rogersb5d09b22012-03-06 22:14:17 -08001942 }
Ian Rogersb033c752011-07-20 12:22:35 -07001943}
1944
Mathieu Chartiere401d142015-04-22 13:56:20 -07001945void X86Assembler::RemoveFrame(size_t frame_size, const std::vector<ManagedRegister>& spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001946 CHECK_ALIGNED(frame_size, kStackAlignment);
David Srbeckydd973932015-04-07 20:29:48 +01001947 cfi_.RememberState();
Mathieu Chartiere401d142015-04-22 13:56:20 -07001948 // -kFramePointerSize for ArtMethod*.
1949 int adjust = frame_size - spill_regs.size() * kFramePointerSize - kFramePointerSize;
David Srbecky8c578312015-04-07 19:46:22 +01001950 addl(ESP, Immediate(adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001951 cfi_.AdjustCFAOffset(-adjust);
jeffhao703f2cd2012-07-13 17:25:52 -07001952 for (size_t i = 0; i < spill_regs.size(); ++i) {
David Srbeckydd973932015-04-07 20:29:48 +01001953 Register spill = spill_regs.at(i).AsX86().AsCpuRegister();
1954 popl(spill);
1955 cfi_.AdjustCFAOffset(-static_cast<int>(kFramePointerSize));
1956 cfi_.Restore(DWARFReg(spill));
jeffhao703f2cd2012-07-13 17:25:52 -07001957 }
Ian Rogersb033c752011-07-20 12:22:35 -07001958 ret();
David Srbeckydd973932015-04-07 20:29:48 +01001959 // The CFI should be restored for any code that follows the exit block.
1960 cfi_.RestoreState();
1961 cfi_.DefCFAOffset(frame_size);
Ian Rogersb033c752011-07-20 12:22:35 -07001962}
1963
Ian Rogers2c8f6532011-09-02 17:16:34 -07001964void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001965 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001966 addl(ESP, Immediate(-adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001967 cfi_.AdjustCFAOffset(adjust);
Ian Rogersb033c752011-07-20 12:22:35 -07001968}
1969
Ian Rogers2c8f6532011-09-02 17:16:34 -07001970void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001971 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001972 addl(ESP, Immediate(adjust));
David Srbeckydd973932015-04-07 20:29:48 +01001973 cfi_.AdjustCFAOffset(-adjust);
Ian Rogersb033c752011-07-20 12:22:35 -07001974}
1975
Ian Rogers2c8f6532011-09-02 17:16:34 -07001976void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
1977 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001978 if (src.IsNoRegister()) {
1979 CHECK_EQ(0u, size);
1980 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001981 CHECK_EQ(4u, size);
1982 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07001983 } else if (src.IsRegisterPair()) {
1984 CHECK_EQ(8u, size);
1985 movl(Address(ESP, offs), src.AsRegisterPairLow());
1986 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
1987 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001988 } else if (src.IsX87Register()) {
1989 if (size == 4) {
1990 fstps(Address(ESP, offs));
1991 } else {
1992 fstpl(Address(ESP, offs));
1993 }
1994 } else {
1995 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07001996 if (size == 4) {
1997 movss(Address(ESP, offs), src.AsXmmRegister());
1998 } else {
1999 movsd(Address(ESP, offs), src.AsXmmRegister());
2000 }
2001 }
2002}
2003
Ian Rogers2c8f6532011-09-02 17:16:34 -07002004void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
2005 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002006 CHECK(src.IsCpuRegister());
2007 movl(Address(ESP, dest), src.AsCpuRegister());
2008}
2009
Ian Rogers2c8f6532011-09-02 17:16:34 -07002010void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
2011 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07002012 CHECK(src.IsCpuRegister());
2013 movl(Address(ESP, dest), src.AsCpuRegister());
2014}
2015
Ian Rogers2c8f6532011-09-02 17:16:34 -07002016void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
2017 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07002018 movl(Address(ESP, dest), Immediate(imm));
2019}
2020
Ian Rogersdd7624d2014-03-14 17:43:00 -07002021void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002022 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07002023 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07002024}
2025
Ian Rogersdd7624d2014-03-14 17:43:00 -07002026void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002027 FrameOffset fr_offs,
2028 ManagedRegister mscratch) {
2029 X86ManagedRegister scratch = mscratch.AsX86();
2030 CHECK(scratch.IsCpuRegister());
2031 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
2032 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
2033}
2034
Ian Rogersdd7624d2014-03-14 17:43:00 -07002035void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002036 fs()->movl(Address::Absolute(thr_offs), ESP);
2037}
2038
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002039void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/,
2040 FrameOffset /*in_off*/, ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002041 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
2042}
2043
2044void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
2045 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07002046 if (dest.IsNoRegister()) {
2047 CHECK_EQ(0u, size);
2048 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07002049 CHECK_EQ(4u, size);
2050 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07002051 } else if (dest.IsRegisterPair()) {
2052 CHECK_EQ(8u, size);
2053 movl(dest.AsRegisterPairLow(), Address(ESP, src));
2054 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07002055 } else if (dest.IsX87Register()) {
2056 if (size == 4) {
2057 flds(Address(ESP, src));
2058 } else {
2059 fldl(Address(ESP, src));
2060 }
Ian Rogersb033c752011-07-20 12:22:35 -07002061 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07002062 CHECK(dest.IsXmmRegister());
2063 if (size == 4) {
2064 movss(dest.AsXmmRegister(), Address(ESP, src));
2065 } else {
2066 movsd(dest.AsXmmRegister(), Address(ESP, src));
2067 }
Ian Rogersb033c752011-07-20 12:22:35 -07002068 }
2069}
2070
Ian Rogersdd7624d2014-03-14 17:43:00 -07002071void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002072 X86ManagedRegister dest = mdest.AsX86();
2073 if (dest.IsNoRegister()) {
2074 CHECK_EQ(0u, size);
2075 } else if (dest.IsCpuRegister()) {
2076 CHECK_EQ(4u, size);
2077 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
2078 } else if (dest.IsRegisterPair()) {
2079 CHECK_EQ(8u, size);
2080 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
Ian Rogersdd7624d2014-03-14 17:43:00 -07002081 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4)));
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002082 } else if (dest.IsX87Register()) {
2083 if (size == 4) {
2084 fs()->flds(Address::Absolute(src));
2085 } else {
2086 fs()->fldl(Address::Absolute(src));
2087 }
2088 } else {
2089 CHECK(dest.IsXmmRegister());
2090 if (size == 4) {
2091 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
2092 } else {
2093 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
2094 }
2095 }
2096}
2097
Mathieu Chartiere401d142015-04-22 13:56:20 -07002098void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002099 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002100 CHECK(dest.IsCpuRegister());
2101 movl(dest.AsCpuRegister(), Address(ESP, src));
2102}
2103
Mathieu Chartiere401d142015-04-22 13:56:20 -07002104void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base, MemberOffset offs,
Roland Levillain4d027112015-07-01 15:41:14 +01002105 bool unpoison_reference) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002106 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002107 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07002108 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Roland Levillain4d027112015-07-01 15:41:14 +01002109 if (unpoison_reference) {
2110 MaybeUnpoisonHeapReference(dest.AsCpuRegister());
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08002111 }
Ian Rogersb033c752011-07-20 12:22:35 -07002112}
2113
Ian Rogers2c8f6532011-09-02 17:16:34 -07002114void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
2115 Offset offs) {
2116 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07002117 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07002118 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07002119}
2120
Ian Rogersdd7624d2014-03-14 17:43:00 -07002121void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest,
2122 ThreadOffset<4> offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002123 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002124 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07002125 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07002126}
2127
jeffhao58136ca2012-05-24 13:40:11 -07002128void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) {
2129 X86ManagedRegister reg = mreg.AsX86();
2130 CHECK(size == 1 || size == 2) << size;
2131 CHECK(reg.IsCpuRegister()) << reg;
2132 if (size == 1) {
2133 movsxb(reg.AsCpuRegister(), reg.AsByteRegister());
2134 } else {
2135 movsxw(reg.AsCpuRegister(), reg.AsCpuRegister());
2136 }
2137}
2138
jeffhaocee4d0c2012-06-15 14:42:01 -07002139void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) {
2140 X86ManagedRegister reg = mreg.AsX86();
2141 CHECK(size == 1 || size == 2) << size;
2142 CHECK(reg.IsCpuRegister()) << reg;
2143 if (size == 1) {
2144 movzxb(reg.AsCpuRegister(), reg.AsByteRegister());
2145 } else {
2146 movzxw(reg.AsCpuRegister(), reg.AsCpuRegister());
2147 }
2148}
2149
Ian Rogersb5d09b22012-03-06 22:14:17 -08002150void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07002151 X86ManagedRegister dest = mdest.AsX86();
2152 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002153 if (!dest.Equals(src)) {
2154 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
2155 movl(dest.AsCpuRegister(), src.AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08002156 } else if (src.IsX87Register() && dest.IsXmmRegister()) {
2157 // Pass via stack and pop X87 register
2158 subl(ESP, Immediate(16));
2159 if (size == 4) {
2160 CHECK_EQ(src.AsX87Register(), ST0);
2161 fstps(Address(ESP, 0));
2162 movss(dest.AsXmmRegister(), Address(ESP, 0));
2163 } else {
2164 CHECK_EQ(src.AsX87Register(), ST0);
2165 fstpl(Address(ESP, 0));
2166 movsd(dest.AsXmmRegister(), Address(ESP, 0));
2167 }
2168 addl(ESP, Immediate(16));
Ian Rogersb033c752011-07-20 12:22:35 -07002169 } else {
2170 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07002171 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07002172 }
2173 }
2174}
2175
Ian Rogers2c8f6532011-09-02 17:16:34 -07002176void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
2177 ManagedRegister mscratch) {
2178 X86ManagedRegister scratch = mscratch.AsX86();
2179 CHECK(scratch.IsCpuRegister());
2180 movl(scratch.AsCpuRegister(), Address(ESP, src));
2181 movl(Address(ESP, dest), scratch.AsCpuRegister());
2182}
2183
Ian Rogersdd7624d2014-03-14 17:43:00 -07002184void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
2185 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002186 ManagedRegister mscratch) {
2187 X86ManagedRegister scratch = mscratch.AsX86();
2188 CHECK(scratch.IsCpuRegister());
2189 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
2190 Store(fr_offs, scratch, 4);
2191}
2192
Ian Rogersdd7624d2014-03-14 17:43:00 -07002193void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002194 FrameOffset fr_offs,
2195 ManagedRegister mscratch) {
2196 X86ManagedRegister scratch = mscratch.AsX86();
2197 CHECK(scratch.IsCpuRegister());
2198 Load(scratch, fr_offs, 4);
2199 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
2200}
2201
2202void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
2203 ManagedRegister mscratch,
2204 size_t size) {
2205 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002206 if (scratch.IsCpuRegister() && size == 8) {
2207 Load(scratch, src, 4);
2208 Store(dest, scratch, 4);
2209 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
2210 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
2211 } else {
2212 Load(scratch, src, size);
2213 Store(dest, scratch, size);
2214 }
2215}
2216
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002217void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/,
2218 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -07002219 UNIMPLEMENTED(FATAL);
2220}
2221
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002222void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
2223 ManagedRegister scratch, size_t size) {
2224 CHECK(scratch.IsNoRegister());
2225 CHECK_EQ(size, 4u);
2226 pushl(Address(ESP, src));
2227 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
2228}
2229
Ian Rogersdc51b792011-09-22 20:41:37 -07002230void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
2231 ManagedRegister mscratch, size_t size) {
2232 Register scratch = mscratch.AsX86().AsCpuRegister();
2233 CHECK_EQ(size, 4u);
2234 movl(scratch, Address(ESP, src_base));
2235 movl(scratch, Address(scratch, src_offset));
2236 movl(Address(ESP, dest), scratch);
2237}
2238
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002239void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
2240 ManagedRegister src, Offset src_offset,
2241 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07002242 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07002243 CHECK(scratch.IsNoRegister());
2244 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
2245 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
2246}
2247
2248void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
2249 ManagedRegister mscratch, size_t size) {
2250 Register scratch = mscratch.AsX86().AsCpuRegister();
2251 CHECK_EQ(size, 4u);
2252 CHECK_EQ(dest.Int32Value(), src.Int32Value());
2253 movl(scratch, Address(ESP, src));
2254 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07002255 popl(Address(scratch, dest_offset));
2256}
2257
Ian Rogerse5de95b2011-09-18 20:31:38 -07002258void X86Assembler::MemoryBarrier(ManagedRegister) {
Elliott Hughes79ab9e32012-03-12 15:41:35 -07002259 mfence();
Ian Rogerse5de95b2011-09-18 20:31:38 -07002260}
2261
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002262void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
2263 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002264 ManagedRegister min_reg, bool null_allowed) {
2265 X86ManagedRegister out_reg = mout_reg.AsX86();
2266 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002267 CHECK(in_reg.IsCpuRegister());
2268 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07002269 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07002270 if (null_allowed) {
2271 Label null_arg;
2272 if (!out_reg.Equals(in_reg)) {
2273 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
2274 }
2275 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002276 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002277 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002278 Bind(&null_arg);
2279 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002280 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002281 }
2282}
2283
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002284void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off,
2285 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002286 ManagedRegister mscratch,
2287 bool null_allowed) {
2288 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002289 CHECK(scratch.IsCpuRegister());
2290 if (null_allowed) {
2291 Label null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002292 movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002293 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002294 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002295 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002296 Bind(&null_arg);
2297 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002298 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07002299 }
2300 Store(out_off, scratch, 4);
2301}
2302
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07002303// Given a handle scope entry, load the associated reference.
2304void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -07002305 ManagedRegister min_reg) {
2306 X86ManagedRegister out_reg = mout_reg.AsX86();
2307 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002308 CHECK(out_reg.IsCpuRegister());
2309 CHECK(in_reg.IsCpuRegister());
2310 Label null_arg;
2311 if (!out_reg.Equals(in_reg)) {
2312 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
2313 }
2314 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07002315 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07002316 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
2317 Bind(&null_arg);
2318}
2319
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002320void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07002321 // TODO: not validating references
2322}
2323
Elliott Hughes1bac54f2012-03-16 12:48:31 -07002324void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07002325 // TODO: not validating references
2326}
2327
Ian Rogers2c8f6532011-09-02 17:16:34 -07002328void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
2329 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07002330 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07002331 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07002332 // TODO: place reference map on call
2333}
2334
Ian Rogers67375ac2011-09-14 00:55:44 -07002335void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
2336 Register scratch = mscratch.AsX86().AsCpuRegister();
2337 movl(scratch, Address(ESP, base));
2338 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07002339}
2340
Ian Rogersdd7624d2014-03-14 17:43:00 -07002341void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -07002342 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002343}
2344
Ian Rogers2c8f6532011-09-02 17:16:34 -07002345void X86Assembler::GetCurrentThread(ManagedRegister tr) {
2346 fs()->movl(tr.AsX86().AsCpuRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -07002347 Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002348}
2349
Ian Rogers2c8f6532011-09-02 17:16:34 -07002350void X86Assembler::GetCurrentThread(FrameOffset offset,
2351 ManagedRegister mscratch) {
2352 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersdd7624d2014-03-14 17:43:00 -07002353 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07002354 movl(Address(ESP, offset), scratch.AsCpuRegister());
2355}
2356
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002357void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) {
2358 X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust);
Ian Rogers45a76cb2011-07-21 22:00:15 -07002359 buffer_.EnqueueSlowPath(slow);
Ian Rogersdd7624d2014-03-14 17:43:00 -07002360 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07002361 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07002362}
Ian Rogers0d666d82011-08-14 16:03:46 -07002363
Ian Rogers2c8f6532011-09-02 17:16:34 -07002364void X86ExceptionSlowPath::Emit(Assembler *sasm) {
2365 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07002366#define __ sp_asm->
2367 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07002368 // Note: the return value is dead
Ian Rogers00f7d0e2012-07-19 15:28:27 -07002369 if (stack_adjust_ != 0) { // Fix up the frame.
2370 __ DecreaseFrameSize(stack_adjust_);
2371 }
Ian Rogers67375ac2011-09-14 00:55:44 -07002372 // Pass exception as argument in EAX
Ian Rogersdd7624d2014-03-14 17:43:00 -07002373 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>()));
2374 __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException)));
Ian Rogers67375ac2011-09-14 00:55:44 -07002375 // this call should never return
2376 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07002377#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07002378}
2379
Mark Mendell0616ae02015-04-17 12:49:27 -04002380void X86Assembler::AddConstantArea() {
2381 const std::vector<int32_t>& area = constant_area_.GetBuffer();
2382 // Generate the data for the literal area.
2383 for (size_t i = 0, e = area.size(); i < e; i++) {
2384 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
2385 EmitInt32(area[i]);
2386 }
2387}
2388
Mark Mendell805b3b52015-09-18 14:10:29 -04002389size_t ConstantArea::AppendInt32(int32_t v) {
2390 size_t result = buffer_.size() * elem_size_;
Mark Mendell0616ae02015-04-17 12:49:27 -04002391 buffer_.push_back(v);
2392 return result;
2393}
2394
Mark Mendell805b3b52015-09-18 14:10:29 -04002395size_t ConstantArea::AddInt32(int32_t v) {
2396 for (size_t i = 0, e = buffer_.size(); i < e; i++) {
2397 if (v == buffer_[i]) {
2398 return i * elem_size_;
2399 }
2400 }
2401
2402 // Didn't match anything.
2403 return AppendInt32(v);
2404}
2405
2406size_t ConstantArea::AddInt64(int64_t v) {
Mark Mendell0616ae02015-04-17 12:49:27 -04002407 int32_t v_low = Low32Bits(v);
2408 int32_t v_high = High32Bits(v);
2409 if (buffer_.size() > 1) {
2410 // Ensure we don't pass the end of the buffer.
2411 for (size_t i = 0, e = buffer_.size() - 1; i < e; i++) {
2412 if (v_low == buffer_[i] && v_high == buffer_[i + 1]) {
Mark Mendell805b3b52015-09-18 14:10:29 -04002413 return i * elem_size_;
Mark Mendell0616ae02015-04-17 12:49:27 -04002414 }
2415 }
2416 }
2417
2418 // Didn't match anything.
Mark Mendell805b3b52015-09-18 14:10:29 -04002419 size_t result = buffer_.size() * elem_size_;
Mark Mendell0616ae02015-04-17 12:49:27 -04002420 buffer_.push_back(v_low);
2421 buffer_.push_back(v_high);
2422 return result;
2423}
2424
Mark Mendell805b3b52015-09-18 14:10:29 -04002425size_t ConstantArea::AddDouble(double v) {
Mark Mendell0616ae02015-04-17 12:49:27 -04002426 // Treat the value as a 64-bit integer value.
2427 return AddInt64(bit_cast<int64_t, double>(v));
2428}
2429
Mark Mendell805b3b52015-09-18 14:10:29 -04002430size_t ConstantArea::AddFloat(float v) {
Mark Mendell0616ae02015-04-17 12:49:27 -04002431 // Treat the value as a 32-bit integer value.
2432 return AddInt32(bit_cast<int32_t, float>(v));
2433}
2434
Ian Rogers2c8f6532011-09-02 17:16:34 -07002435} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07002436} // namespace art