Elliott Hughes | 2faa5f1 | 2012-01-30 14:42:07 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 16 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 17 | #include "assembler_x86.h" |
| 18 | |
Elliott Hughes | 1aa246d | 2012-12-13 09:29:36 -0800 | [diff] [blame] | 19 | #include "base/casts.h" |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 20 | #include "entrypoints/quick/quick_entrypoints.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 21 | #include "memory_region.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 22 | #include "thread.h" |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 23 | |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 24 | namespace art { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 25 | namespace x86 { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 26 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 27 | std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) { |
| 28 | return os << "XMM" << static_cast<int>(reg); |
| 29 | } |
| 30 | |
| 31 | std::ostream& operator<<(std::ostream& os, const X87Register& reg) { |
| 32 | return os << "ST" << static_cast<int>(reg); |
| 33 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 34 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 35 | void X86Assembler::call(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 36 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 37 | EmitUint8(0xFF); |
| 38 | EmitRegisterOperand(2, reg); |
| 39 | } |
| 40 | |
| 41 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 42 | void X86Assembler::call(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 43 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 44 | EmitUint8(0xFF); |
| 45 | EmitOperand(2, address); |
| 46 | } |
| 47 | |
| 48 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 49 | void X86Assembler::call(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 50 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 51 | EmitUint8(0xE8); |
| 52 | static const int kSize = 5; |
| 53 | EmitLabel(label, kSize); |
| 54 | } |
| 55 | |
| 56 | |
Nicolas Geoffray | 8ccc3f5 | 2014-03-19 10:34:11 +0000 | [diff] [blame] | 57 | void X86Assembler::call(const ExternalLabel& label) { |
| 58 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 59 | intptr_t call_start = buffer_.GetPosition(); |
| 60 | EmitUint8(0xE8); |
| 61 | EmitInt32(label.address()); |
| 62 | static const intptr_t kCallExternalLabelSize = 5; |
| 63 | DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize); |
| 64 | } |
| 65 | |
| 66 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 67 | void X86Assembler::pushl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 68 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 69 | EmitUint8(0x50 + reg); |
| 70 | } |
| 71 | |
| 72 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 73 | void X86Assembler::pushl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 74 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 75 | EmitUint8(0xFF); |
| 76 | EmitOperand(6, address); |
| 77 | } |
| 78 | |
| 79 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 80 | void X86Assembler::pushl(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 81 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 82 | if (imm.is_int8()) { |
| 83 | EmitUint8(0x6A); |
| 84 | EmitUint8(imm.value() & 0xFF); |
| 85 | } else { |
| 86 | EmitUint8(0x68); |
| 87 | EmitImmediate(imm); |
| 88 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 89 | } |
| 90 | |
| 91 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 92 | void X86Assembler::popl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 93 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 94 | EmitUint8(0x58 + reg); |
| 95 | } |
| 96 | |
| 97 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 98 | void X86Assembler::popl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 99 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 100 | EmitUint8(0x8F); |
| 101 | EmitOperand(0, address); |
| 102 | } |
| 103 | |
| 104 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 105 | void X86Assembler::movl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 106 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 107 | EmitUint8(0xB8 + dst); |
| 108 | EmitImmediate(imm); |
| 109 | } |
| 110 | |
| 111 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 112 | void X86Assembler::movl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 113 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 114 | EmitUint8(0x89); |
| 115 | EmitRegisterOperand(src, dst); |
| 116 | } |
| 117 | |
| 118 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 119 | void X86Assembler::movl(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 120 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 121 | EmitUint8(0x8B); |
| 122 | EmitOperand(dst, src); |
| 123 | } |
| 124 | |
| 125 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 126 | void X86Assembler::movl(const Address& dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 127 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 128 | EmitUint8(0x89); |
| 129 | EmitOperand(src, dst); |
| 130 | } |
| 131 | |
| 132 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 133 | void X86Assembler::movl(const Address& dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 134 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 135 | EmitUint8(0xC7); |
| 136 | EmitOperand(0, dst); |
| 137 | EmitImmediate(imm); |
| 138 | } |
| 139 | |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 140 | void X86Assembler::movl(const Address& dst, Label* lbl) { |
| 141 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 142 | EmitUint8(0xC7); |
| 143 | EmitOperand(0, dst); |
| 144 | EmitLabel(lbl, dst.length_ + 5); |
| 145 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 146 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 147 | void X86Assembler::movzxb(Register dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 148 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 149 | EmitUint8(0x0F); |
| 150 | EmitUint8(0xB6); |
| 151 | EmitRegisterOperand(dst, src); |
| 152 | } |
| 153 | |
| 154 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 155 | void X86Assembler::movzxb(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 156 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 157 | EmitUint8(0x0F); |
| 158 | EmitUint8(0xB6); |
| 159 | EmitOperand(dst, src); |
| 160 | } |
| 161 | |
| 162 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 163 | void X86Assembler::movsxb(Register dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 164 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 165 | EmitUint8(0x0F); |
| 166 | EmitUint8(0xBE); |
| 167 | EmitRegisterOperand(dst, src); |
| 168 | } |
| 169 | |
| 170 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 171 | void X86Assembler::movsxb(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 172 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 173 | EmitUint8(0x0F); |
| 174 | EmitUint8(0xBE); |
| 175 | EmitOperand(dst, src); |
| 176 | } |
| 177 | |
| 178 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 179 | void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 180 | LOG(FATAL) << "Use movzxb or movsxb instead."; |
| 181 | } |
| 182 | |
| 183 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 184 | void X86Assembler::movb(const Address& dst, ByteRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 185 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 186 | EmitUint8(0x88); |
| 187 | EmitOperand(src, dst); |
| 188 | } |
| 189 | |
| 190 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 191 | void X86Assembler::movb(const Address& dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 192 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 193 | EmitUint8(0xC6); |
| 194 | EmitOperand(EAX, dst); |
| 195 | CHECK(imm.is_int8()); |
| 196 | EmitUint8(imm.value() & 0xFF); |
| 197 | } |
| 198 | |
| 199 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 200 | void X86Assembler::movzxw(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 201 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 202 | EmitUint8(0x0F); |
| 203 | EmitUint8(0xB7); |
| 204 | EmitRegisterOperand(dst, src); |
| 205 | } |
| 206 | |
| 207 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 208 | void X86Assembler::movzxw(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 209 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 210 | EmitUint8(0x0F); |
| 211 | EmitUint8(0xB7); |
| 212 | EmitOperand(dst, src); |
| 213 | } |
| 214 | |
| 215 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 216 | void X86Assembler::movsxw(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 217 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 218 | EmitUint8(0x0F); |
| 219 | EmitUint8(0xBF); |
| 220 | EmitRegisterOperand(dst, src); |
| 221 | } |
| 222 | |
| 223 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 224 | void X86Assembler::movsxw(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 225 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 226 | EmitUint8(0x0F); |
| 227 | EmitUint8(0xBF); |
| 228 | EmitOperand(dst, src); |
| 229 | } |
| 230 | |
| 231 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 232 | void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 233 | LOG(FATAL) << "Use movzxw or movsxw instead."; |
| 234 | } |
| 235 | |
| 236 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 237 | void X86Assembler::movw(const Address& dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 238 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 239 | EmitOperandSizeOverride(); |
| 240 | EmitUint8(0x89); |
| 241 | EmitOperand(src, dst); |
| 242 | } |
| 243 | |
| 244 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 245 | void X86Assembler::leal(Register dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 246 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 247 | EmitUint8(0x8D); |
| 248 | EmitOperand(dst, src); |
| 249 | } |
| 250 | |
| 251 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 252 | void X86Assembler::cmovl(Condition condition, Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 253 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 254 | EmitUint8(0x0F); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 255 | EmitUint8(0x40 + condition); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 256 | EmitRegisterOperand(dst, src); |
| 257 | } |
| 258 | |
| 259 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 260 | void X86Assembler::setb(Condition condition, Register dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 261 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 262 | EmitUint8(0x0F); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 263 | EmitUint8(0x90 + condition); |
| 264 | EmitOperand(0, Operand(dst)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 265 | } |
| 266 | |
| 267 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 268 | void X86Assembler::movss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 269 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 270 | EmitUint8(0xF3); |
| 271 | EmitUint8(0x0F); |
| 272 | EmitUint8(0x10); |
| 273 | EmitOperand(dst, src); |
| 274 | } |
| 275 | |
| 276 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 277 | void X86Assembler::movss(const Address& dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 278 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 279 | EmitUint8(0xF3); |
| 280 | EmitUint8(0x0F); |
| 281 | EmitUint8(0x11); |
| 282 | EmitOperand(src, dst); |
| 283 | } |
| 284 | |
| 285 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 286 | void X86Assembler::movss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 287 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 288 | EmitUint8(0xF3); |
| 289 | EmitUint8(0x0F); |
| 290 | EmitUint8(0x11); |
| 291 | EmitXmmRegisterOperand(src, dst); |
| 292 | } |
| 293 | |
| 294 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 295 | void X86Assembler::movd(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 296 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 297 | EmitUint8(0x66); |
| 298 | EmitUint8(0x0F); |
| 299 | EmitUint8(0x6E); |
| 300 | EmitOperand(dst, Operand(src)); |
| 301 | } |
| 302 | |
| 303 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 304 | void X86Assembler::movd(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 305 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 306 | EmitUint8(0x66); |
| 307 | EmitUint8(0x0F); |
| 308 | EmitUint8(0x7E); |
| 309 | EmitOperand(src, Operand(dst)); |
| 310 | } |
| 311 | |
| 312 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 313 | void X86Assembler::addss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 314 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 315 | EmitUint8(0xF3); |
| 316 | EmitUint8(0x0F); |
| 317 | EmitUint8(0x58); |
| 318 | EmitXmmRegisterOperand(dst, src); |
| 319 | } |
| 320 | |
| 321 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 322 | void X86Assembler::addss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 323 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 324 | EmitUint8(0xF3); |
| 325 | EmitUint8(0x0F); |
| 326 | EmitUint8(0x58); |
| 327 | EmitOperand(dst, src); |
| 328 | } |
| 329 | |
| 330 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 331 | void X86Assembler::subss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 332 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 333 | EmitUint8(0xF3); |
| 334 | EmitUint8(0x0F); |
| 335 | EmitUint8(0x5C); |
| 336 | EmitXmmRegisterOperand(dst, src); |
| 337 | } |
| 338 | |
| 339 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 340 | void X86Assembler::subss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 341 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 342 | EmitUint8(0xF3); |
| 343 | EmitUint8(0x0F); |
| 344 | EmitUint8(0x5C); |
| 345 | EmitOperand(dst, src); |
| 346 | } |
| 347 | |
| 348 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 349 | void X86Assembler::mulss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 350 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 351 | EmitUint8(0xF3); |
| 352 | EmitUint8(0x0F); |
| 353 | EmitUint8(0x59); |
| 354 | EmitXmmRegisterOperand(dst, src); |
| 355 | } |
| 356 | |
| 357 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 358 | void X86Assembler::mulss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 359 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 360 | EmitUint8(0xF3); |
| 361 | EmitUint8(0x0F); |
| 362 | EmitUint8(0x59); |
| 363 | EmitOperand(dst, src); |
| 364 | } |
| 365 | |
| 366 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 367 | void X86Assembler::divss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 368 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 369 | EmitUint8(0xF3); |
| 370 | EmitUint8(0x0F); |
| 371 | EmitUint8(0x5E); |
| 372 | EmitXmmRegisterOperand(dst, src); |
| 373 | } |
| 374 | |
| 375 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 376 | void X86Assembler::divss(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 377 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 378 | EmitUint8(0xF3); |
| 379 | EmitUint8(0x0F); |
| 380 | EmitUint8(0x5E); |
| 381 | EmitOperand(dst, src); |
| 382 | } |
| 383 | |
| 384 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 385 | void X86Assembler::flds(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 386 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 387 | EmitUint8(0xD9); |
| 388 | EmitOperand(0, src); |
| 389 | } |
| 390 | |
| 391 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 392 | void X86Assembler::fstps(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 393 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 394 | EmitUint8(0xD9); |
| 395 | EmitOperand(3, dst); |
| 396 | } |
| 397 | |
| 398 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 399 | void X86Assembler::movsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 400 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 401 | EmitUint8(0xF2); |
| 402 | EmitUint8(0x0F); |
| 403 | EmitUint8(0x10); |
| 404 | EmitOperand(dst, src); |
| 405 | } |
| 406 | |
| 407 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 408 | void X86Assembler::movsd(const Address& dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 409 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 410 | EmitUint8(0xF2); |
| 411 | EmitUint8(0x0F); |
| 412 | EmitUint8(0x11); |
| 413 | EmitOperand(src, dst); |
| 414 | } |
| 415 | |
| 416 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 417 | void X86Assembler::movsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 418 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 419 | EmitUint8(0xF2); |
| 420 | EmitUint8(0x0F); |
| 421 | EmitUint8(0x11); |
| 422 | EmitXmmRegisterOperand(src, dst); |
| 423 | } |
| 424 | |
| 425 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 426 | void X86Assembler::addsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 427 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 428 | EmitUint8(0xF2); |
| 429 | EmitUint8(0x0F); |
| 430 | EmitUint8(0x58); |
| 431 | EmitXmmRegisterOperand(dst, src); |
| 432 | } |
| 433 | |
| 434 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 435 | void X86Assembler::addsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 436 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 437 | EmitUint8(0xF2); |
| 438 | EmitUint8(0x0F); |
| 439 | EmitUint8(0x58); |
| 440 | EmitOperand(dst, src); |
| 441 | } |
| 442 | |
| 443 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 444 | void X86Assembler::subsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 445 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 446 | EmitUint8(0xF2); |
| 447 | EmitUint8(0x0F); |
| 448 | EmitUint8(0x5C); |
| 449 | EmitXmmRegisterOperand(dst, src); |
| 450 | } |
| 451 | |
| 452 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 453 | void X86Assembler::subsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 454 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 455 | EmitUint8(0xF2); |
| 456 | EmitUint8(0x0F); |
| 457 | EmitUint8(0x5C); |
| 458 | EmitOperand(dst, src); |
| 459 | } |
| 460 | |
| 461 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 462 | void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 463 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 464 | EmitUint8(0xF2); |
| 465 | EmitUint8(0x0F); |
| 466 | EmitUint8(0x59); |
| 467 | EmitXmmRegisterOperand(dst, src); |
| 468 | } |
| 469 | |
| 470 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 471 | void X86Assembler::mulsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 472 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 473 | EmitUint8(0xF2); |
| 474 | EmitUint8(0x0F); |
| 475 | EmitUint8(0x59); |
| 476 | EmitOperand(dst, src); |
| 477 | } |
| 478 | |
| 479 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 480 | void X86Assembler::divsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 481 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 482 | EmitUint8(0xF2); |
| 483 | EmitUint8(0x0F); |
| 484 | EmitUint8(0x5E); |
| 485 | EmitXmmRegisterOperand(dst, src); |
| 486 | } |
| 487 | |
| 488 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 489 | void X86Assembler::divsd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 490 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 491 | EmitUint8(0xF2); |
| 492 | EmitUint8(0x0F); |
| 493 | EmitUint8(0x5E); |
| 494 | EmitOperand(dst, src); |
| 495 | } |
| 496 | |
| 497 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 498 | void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 499 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 500 | EmitUint8(0xF3); |
| 501 | EmitUint8(0x0F); |
| 502 | EmitUint8(0x2A); |
| 503 | EmitOperand(dst, Operand(src)); |
| 504 | } |
| 505 | |
| 506 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 507 | void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 508 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 509 | EmitUint8(0xF2); |
| 510 | EmitUint8(0x0F); |
| 511 | EmitUint8(0x2A); |
| 512 | EmitOperand(dst, Operand(src)); |
| 513 | } |
| 514 | |
| 515 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 516 | void X86Assembler::cvtss2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 517 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 518 | EmitUint8(0xF3); |
| 519 | EmitUint8(0x0F); |
| 520 | EmitUint8(0x2D); |
| 521 | EmitXmmRegisterOperand(dst, src); |
| 522 | } |
| 523 | |
| 524 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 525 | void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 526 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 527 | EmitUint8(0xF3); |
| 528 | EmitUint8(0x0F); |
| 529 | EmitUint8(0x5A); |
| 530 | EmitXmmRegisterOperand(dst, src); |
| 531 | } |
| 532 | |
| 533 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 534 | void X86Assembler::cvtsd2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 535 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 536 | EmitUint8(0xF2); |
| 537 | EmitUint8(0x0F); |
| 538 | EmitUint8(0x2D); |
| 539 | EmitXmmRegisterOperand(dst, src); |
| 540 | } |
| 541 | |
| 542 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 543 | void X86Assembler::cvttss2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 544 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 545 | EmitUint8(0xF3); |
| 546 | EmitUint8(0x0F); |
| 547 | EmitUint8(0x2C); |
| 548 | EmitXmmRegisterOperand(dst, src); |
| 549 | } |
| 550 | |
| 551 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 552 | void X86Assembler::cvttsd2si(Register dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 553 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 554 | EmitUint8(0xF2); |
| 555 | EmitUint8(0x0F); |
| 556 | EmitUint8(0x2C); |
| 557 | EmitXmmRegisterOperand(dst, src); |
| 558 | } |
| 559 | |
| 560 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 561 | void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 562 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 563 | EmitUint8(0xF2); |
| 564 | EmitUint8(0x0F); |
| 565 | EmitUint8(0x5A); |
| 566 | EmitXmmRegisterOperand(dst, src); |
| 567 | } |
| 568 | |
| 569 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 570 | void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 571 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 572 | EmitUint8(0xF3); |
| 573 | EmitUint8(0x0F); |
| 574 | EmitUint8(0xE6); |
| 575 | EmitXmmRegisterOperand(dst, src); |
| 576 | } |
| 577 | |
| 578 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 579 | void X86Assembler::comiss(XmmRegister a, XmmRegister b) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 580 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 581 | EmitUint8(0x0F); |
| 582 | EmitUint8(0x2F); |
| 583 | EmitXmmRegisterOperand(a, b); |
| 584 | } |
| 585 | |
| 586 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 587 | void X86Assembler::comisd(XmmRegister a, XmmRegister b) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 588 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 589 | EmitUint8(0x66); |
| 590 | EmitUint8(0x0F); |
| 591 | EmitUint8(0x2F); |
| 592 | EmitXmmRegisterOperand(a, b); |
| 593 | } |
| 594 | |
| 595 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 596 | void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 597 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 598 | EmitUint8(0xF2); |
| 599 | EmitUint8(0x0F); |
| 600 | EmitUint8(0x51); |
| 601 | EmitXmmRegisterOperand(dst, src); |
| 602 | } |
| 603 | |
| 604 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 605 | void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 606 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 607 | EmitUint8(0xF3); |
| 608 | EmitUint8(0x0F); |
| 609 | EmitUint8(0x51); |
| 610 | EmitXmmRegisterOperand(dst, src); |
| 611 | } |
| 612 | |
| 613 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 614 | void X86Assembler::xorpd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 615 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 616 | EmitUint8(0x66); |
| 617 | EmitUint8(0x0F); |
| 618 | EmitUint8(0x57); |
| 619 | EmitOperand(dst, src); |
| 620 | } |
| 621 | |
| 622 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 623 | void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 624 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 625 | EmitUint8(0x66); |
| 626 | EmitUint8(0x0F); |
| 627 | EmitUint8(0x57); |
| 628 | EmitXmmRegisterOperand(dst, src); |
| 629 | } |
| 630 | |
| 631 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 632 | void X86Assembler::xorps(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 633 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 634 | EmitUint8(0x0F); |
| 635 | EmitUint8(0x57); |
| 636 | EmitOperand(dst, src); |
| 637 | } |
| 638 | |
| 639 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 640 | void X86Assembler::xorps(XmmRegister dst, XmmRegister src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 641 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 642 | EmitUint8(0x0F); |
| 643 | EmitUint8(0x57); |
| 644 | EmitXmmRegisterOperand(dst, src); |
| 645 | } |
| 646 | |
| 647 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 648 | void X86Assembler::andpd(XmmRegister dst, const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 649 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 650 | EmitUint8(0x66); |
| 651 | EmitUint8(0x0F); |
| 652 | EmitUint8(0x54); |
| 653 | EmitOperand(dst, src); |
| 654 | } |
| 655 | |
| 656 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 657 | void X86Assembler::fldl(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 658 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 659 | EmitUint8(0xDD); |
| 660 | EmitOperand(0, src); |
| 661 | } |
| 662 | |
| 663 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 664 | void X86Assembler::fstpl(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 665 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 666 | EmitUint8(0xDD); |
| 667 | EmitOperand(3, dst); |
| 668 | } |
| 669 | |
| 670 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 671 | void X86Assembler::fnstcw(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 672 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 673 | EmitUint8(0xD9); |
| 674 | EmitOperand(7, dst); |
| 675 | } |
| 676 | |
| 677 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 678 | void X86Assembler::fldcw(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 679 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 680 | EmitUint8(0xD9); |
| 681 | EmitOperand(5, src); |
| 682 | } |
| 683 | |
| 684 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 685 | void X86Assembler::fistpl(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 686 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 687 | EmitUint8(0xDF); |
| 688 | EmitOperand(7, dst); |
| 689 | } |
| 690 | |
| 691 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 692 | void X86Assembler::fistps(const Address& dst) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 693 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 694 | EmitUint8(0xDB); |
| 695 | EmitOperand(3, dst); |
| 696 | } |
| 697 | |
| 698 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 699 | void X86Assembler::fildl(const Address& src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 700 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 701 | EmitUint8(0xDF); |
| 702 | EmitOperand(5, src); |
| 703 | } |
| 704 | |
| 705 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 706 | void X86Assembler::fincstp() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 707 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 708 | EmitUint8(0xD9); |
| 709 | EmitUint8(0xF7); |
| 710 | } |
| 711 | |
| 712 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 713 | void X86Assembler::ffree(const Immediate& index) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 714 | CHECK_LT(index.value(), 7); |
| 715 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 716 | EmitUint8(0xDD); |
| 717 | EmitUint8(0xC0 + index.value()); |
| 718 | } |
| 719 | |
| 720 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 721 | void X86Assembler::fsin() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 722 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 723 | EmitUint8(0xD9); |
| 724 | EmitUint8(0xFE); |
| 725 | } |
| 726 | |
| 727 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 728 | void X86Assembler::fcos() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 729 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 730 | EmitUint8(0xD9); |
| 731 | EmitUint8(0xFF); |
| 732 | } |
| 733 | |
| 734 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 735 | void X86Assembler::fptan() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 736 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 737 | EmitUint8(0xD9); |
| 738 | EmitUint8(0xF2); |
| 739 | } |
| 740 | |
| 741 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 742 | void X86Assembler::xchgl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 743 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 744 | EmitUint8(0x87); |
| 745 | EmitRegisterOperand(dst, src); |
| 746 | } |
| 747 | |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 748 | void X86Assembler::xchgl(Register reg, const Address& address) { |
| 749 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 750 | EmitUint8(0x87); |
| 751 | EmitOperand(reg, address); |
| 752 | } |
| 753 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 754 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 755 | void X86Assembler::cmpl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 756 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 757 | EmitComplex(7, Operand(reg), imm); |
| 758 | } |
| 759 | |
| 760 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 761 | void X86Assembler::cmpl(Register reg0, Register reg1) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 762 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 763 | EmitUint8(0x3B); |
| 764 | EmitOperand(reg0, Operand(reg1)); |
| 765 | } |
| 766 | |
| 767 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 768 | void X86Assembler::cmpl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 769 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 770 | EmitUint8(0x3B); |
| 771 | EmitOperand(reg, address); |
| 772 | } |
| 773 | |
| 774 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 775 | void X86Assembler::addl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 776 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 777 | EmitUint8(0x03); |
| 778 | EmitRegisterOperand(dst, src); |
| 779 | } |
| 780 | |
| 781 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 782 | void X86Assembler::addl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 783 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 784 | EmitUint8(0x03); |
| 785 | EmitOperand(reg, address); |
| 786 | } |
| 787 | |
| 788 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 789 | void X86Assembler::cmpl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 790 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 791 | EmitUint8(0x39); |
| 792 | EmitOperand(reg, address); |
| 793 | } |
| 794 | |
| 795 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 796 | void X86Assembler::cmpl(const Address& address, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 797 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 798 | EmitComplex(7, address, imm); |
| 799 | } |
| 800 | |
| 801 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 802 | void X86Assembler::testl(Register reg1, Register reg2) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 803 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 804 | EmitUint8(0x85); |
| 805 | EmitRegisterOperand(reg1, reg2); |
| 806 | } |
| 807 | |
| 808 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 809 | void X86Assembler::testl(Register reg, const Immediate& immediate) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 810 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 811 | // For registers that have a byte variant (EAX, EBX, ECX, and EDX) |
| 812 | // we only test the byte register to keep the encoding short. |
| 813 | if (immediate.is_uint8() && reg < 4) { |
| 814 | // Use zero-extended 8-bit immediate. |
| 815 | if (reg == EAX) { |
| 816 | EmitUint8(0xA8); |
| 817 | } else { |
| 818 | EmitUint8(0xF6); |
| 819 | EmitUint8(0xC0 + reg); |
| 820 | } |
| 821 | EmitUint8(immediate.value() & 0xFF); |
| 822 | } else if (reg == EAX) { |
| 823 | // Use short form if the destination is EAX. |
| 824 | EmitUint8(0xA9); |
| 825 | EmitImmediate(immediate); |
| 826 | } else { |
| 827 | EmitUint8(0xF7); |
| 828 | EmitOperand(0, Operand(reg)); |
| 829 | EmitImmediate(immediate); |
| 830 | } |
| 831 | } |
| 832 | |
| 833 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 834 | void X86Assembler::andl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 835 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 836 | EmitUint8(0x23); |
| 837 | EmitOperand(dst, Operand(src)); |
| 838 | } |
| 839 | |
| 840 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 841 | void X86Assembler::andl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 842 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 843 | EmitComplex(4, Operand(dst), imm); |
| 844 | } |
| 845 | |
| 846 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 847 | void X86Assembler::orl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 848 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 849 | EmitUint8(0x0B); |
| 850 | EmitOperand(dst, Operand(src)); |
| 851 | } |
| 852 | |
| 853 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 854 | void X86Assembler::orl(Register dst, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 855 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 856 | EmitComplex(1, Operand(dst), imm); |
| 857 | } |
| 858 | |
| 859 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 860 | void X86Assembler::xorl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 861 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 862 | EmitUint8(0x33); |
| 863 | EmitOperand(dst, Operand(src)); |
| 864 | } |
| 865 | |
| 866 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 867 | void X86Assembler::addl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 868 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 869 | EmitComplex(0, Operand(reg), imm); |
| 870 | } |
| 871 | |
| 872 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 873 | void X86Assembler::addl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 874 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 875 | EmitUint8(0x01); |
| 876 | EmitOperand(reg, address); |
| 877 | } |
| 878 | |
| 879 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 880 | void X86Assembler::addl(const Address& address, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 881 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 882 | EmitComplex(0, address, imm); |
| 883 | } |
| 884 | |
| 885 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 886 | void X86Assembler::adcl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 887 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 888 | EmitComplex(2, Operand(reg), imm); |
| 889 | } |
| 890 | |
| 891 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 892 | void X86Assembler::adcl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 893 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 894 | EmitUint8(0x13); |
| 895 | EmitOperand(dst, Operand(src)); |
| 896 | } |
| 897 | |
| 898 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 899 | void X86Assembler::adcl(Register dst, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 900 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 901 | EmitUint8(0x13); |
| 902 | EmitOperand(dst, address); |
| 903 | } |
| 904 | |
| 905 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 906 | void X86Assembler::subl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 907 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 908 | EmitUint8(0x2B); |
| 909 | EmitOperand(dst, Operand(src)); |
| 910 | } |
| 911 | |
| 912 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 913 | void X86Assembler::subl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 914 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 915 | EmitComplex(5, Operand(reg), imm); |
| 916 | } |
| 917 | |
| 918 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 919 | void X86Assembler::subl(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 920 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 921 | EmitUint8(0x2B); |
| 922 | EmitOperand(reg, address); |
| 923 | } |
| 924 | |
| 925 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 926 | void X86Assembler::cdq() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 927 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 928 | EmitUint8(0x99); |
| 929 | } |
| 930 | |
| 931 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 932 | void X86Assembler::idivl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 933 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 934 | EmitUint8(0xF7); |
| 935 | EmitUint8(0xF8 | reg); |
| 936 | } |
| 937 | |
| 938 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 939 | void X86Assembler::imull(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 940 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 941 | EmitUint8(0x0F); |
| 942 | EmitUint8(0xAF); |
| 943 | EmitOperand(dst, Operand(src)); |
| 944 | } |
| 945 | |
| 946 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 947 | void X86Assembler::imull(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 948 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 949 | EmitUint8(0x69); |
| 950 | EmitOperand(reg, Operand(reg)); |
| 951 | EmitImmediate(imm); |
| 952 | } |
| 953 | |
| 954 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 955 | void X86Assembler::imull(Register reg, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 956 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 957 | EmitUint8(0x0F); |
| 958 | EmitUint8(0xAF); |
| 959 | EmitOperand(reg, address); |
| 960 | } |
| 961 | |
| 962 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 963 | void X86Assembler::imull(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 964 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 965 | EmitUint8(0xF7); |
| 966 | EmitOperand(5, Operand(reg)); |
| 967 | } |
| 968 | |
| 969 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 970 | void X86Assembler::imull(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 971 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 972 | EmitUint8(0xF7); |
| 973 | EmitOperand(5, address); |
| 974 | } |
| 975 | |
| 976 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 977 | void X86Assembler::mull(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 978 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 979 | EmitUint8(0xF7); |
| 980 | EmitOperand(4, Operand(reg)); |
| 981 | } |
| 982 | |
| 983 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 984 | void X86Assembler::mull(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 985 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 986 | EmitUint8(0xF7); |
| 987 | EmitOperand(4, address); |
| 988 | } |
| 989 | |
| 990 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 991 | void X86Assembler::sbbl(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 992 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 993 | EmitUint8(0x1B); |
| 994 | EmitOperand(dst, Operand(src)); |
| 995 | } |
| 996 | |
| 997 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 998 | void X86Assembler::sbbl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 999 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1000 | EmitComplex(3, Operand(reg), imm); |
| 1001 | } |
| 1002 | |
| 1003 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1004 | void X86Assembler::sbbl(Register dst, const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1005 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1006 | EmitUint8(0x1B); |
| 1007 | EmitOperand(dst, address); |
| 1008 | } |
| 1009 | |
| 1010 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1011 | void X86Assembler::incl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1012 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1013 | EmitUint8(0x40 + reg); |
| 1014 | } |
| 1015 | |
| 1016 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1017 | void X86Assembler::incl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1018 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1019 | EmitUint8(0xFF); |
| 1020 | EmitOperand(0, address); |
| 1021 | } |
| 1022 | |
| 1023 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1024 | void X86Assembler::decl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1025 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1026 | EmitUint8(0x48 + reg); |
| 1027 | } |
| 1028 | |
| 1029 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1030 | void X86Assembler::decl(const Address& address) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1031 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1032 | EmitUint8(0xFF); |
| 1033 | EmitOperand(1, address); |
| 1034 | } |
| 1035 | |
| 1036 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1037 | void X86Assembler::shll(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1038 | EmitGenericShift(4, reg, imm); |
| 1039 | } |
| 1040 | |
| 1041 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1042 | void X86Assembler::shll(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1043 | EmitGenericShift(4, operand, shifter); |
| 1044 | } |
| 1045 | |
| 1046 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1047 | void X86Assembler::shrl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1048 | EmitGenericShift(5, reg, imm); |
| 1049 | } |
| 1050 | |
| 1051 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1052 | void X86Assembler::shrl(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1053 | EmitGenericShift(5, operand, shifter); |
| 1054 | } |
| 1055 | |
| 1056 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1057 | void X86Assembler::sarl(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1058 | EmitGenericShift(7, reg, imm); |
| 1059 | } |
| 1060 | |
| 1061 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1062 | void X86Assembler::sarl(Register operand, Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1063 | EmitGenericShift(7, operand, shifter); |
| 1064 | } |
| 1065 | |
| 1066 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1067 | void X86Assembler::shld(Register dst, Register src) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1068 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1069 | EmitUint8(0x0F); |
| 1070 | EmitUint8(0xA5); |
| 1071 | EmitRegisterOperand(src, dst); |
| 1072 | } |
| 1073 | |
| 1074 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1075 | void X86Assembler::negl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1076 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1077 | EmitUint8(0xF7); |
| 1078 | EmitOperand(3, Operand(reg)); |
| 1079 | } |
| 1080 | |
| 1081 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1082 | void X86Assembler::notl(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1083 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1084 | EmitUint8(0xF7); |
| 1085 | EmitUint8(0xD0 | reg); |
| 1086 | } |
| 1087 | |
| 1088 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1089 | void X86Assembler::enter(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1090 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1091 | EmitUint8(0xC8); |
| 1092 | CHECK(imm.is_uint16()); |
| 1093 | EmitUint8(imm.value() & 0xFF); |
| 1094 | EmitUint8((imm.value() >> 8) & 0xFF); |
| 1095 | EmitUint8(0x00); |
| 1096 | } |
| 1097 | |
| 1098 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1099 | void X86Assembler::leave() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1100 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1101 | EmitUint8(0xC9); |
| 1102 | } |
| 1103 | |
| 1104 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1105 | void X86Assembler::ret() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1106 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1107 | EmitUint8(0xC3); |
| 1108 | } |
| 1109 | |
| 1110 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1111 | void X86Assembler::ret(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1112 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1113 | EmitUint8(0xC2); |
| 1114 | CHECK(imm.is_uint16()); |
| 1115 | EmitUint8(imm.value() & 0xFF); |
| 1116 | EmitUint8((imm.value() >> 8) & 0xFF); |
| 1117 | } |
| 1118 | |
| 1119 | |
| 1120 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1121 | void X86Assembler::nop() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1122 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1123 | EmitUint8(0x90); |
| 1124 | } |
| 1125 | |
| 1126 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1127 | void X86Assembler::int3() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1128 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1129 | EmitUint8(0xCC); |
| 1130 | } |
| 1131 | |
| 1132 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1133 | void X86Assembler::hlt() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1134 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1135 | EmitUint8(0xF4); |
| 1136 | } |
| 1137 | |
| 1138 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1139 | void X86Assembler::j(Condition condition, Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1140 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1141 | if (label->IsBound()) { |
| 1142 | static const int kShortSize = 2; |
| 1143 | static const int kLongSize = 6; |
| 1144 | int offset = label->Position() - buffer_.Size(); |
| 1145 | CHECK_LE(offset, 0); |
| 1146 | if (IsInt(8, offset - kShortSize)) { |
| 1147 | EmitUint8(0x70 + condition); |
| 1148 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1149 | } else { |
| 1150 | EmitUint8(0x0F); |
| 1151 | EmitUint8(0x80 + condition); |
| 1152 | EmitInt32(offset - kLongSize); |
| 1153 | } |
| 1154 | } else { |
| 1155 | EmitUint8(0x0F); |
| 1156 | EmitUint8(0x80 + condition); |
| 1157 | EmitLabelLink(label); |
| 1158 | } |
| 1159 | } |
| 1160 | |
| 1161 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1162 | void X86Assembler::jmp(Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1163 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1164 | EmitUint8(0xFF); |
| 1165 | EmitRegisterOperand(4, reg); |
| 1166 | } |
| 1167 | |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 1168 | void X86Assembler::jmp(const Address& address) { |
| 1169 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1170 | EmitUint8(0xFF); |
| 1171 | EmitOperand(4, address); |
| 1172 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1173 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1174 | void X86Assembler::jmp(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1175 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1176 | if (label->IsBound()) { |
| 1177 | static const int kShortSize = 2; |
| 1178 | static const int kLongSize = 5; |
| 1179 | int offset = label->Position() - buffer_.Size(); |
| 1180 | CHECK_LE(offset, 0); |
| 1181 | if (IsInt(8, offset - kShortSize)) { |
| 1182 | EmitUint8(0xEB); |
| 1183 | EmitUint8((offset - kShortSize) & 0xFF); |
| 1184 | } else { |
| 1185 | EmitUint8(0xE9); |
| 1186 | EmitInt32(offset - kLongSize); |
| 1187 | } |
| 1188 | } else { |
| 1189 | EmitUint8(0xE9); |
| 1190 | EmitLabelLink(label); |
| 1191 | } |
| 1192 | } |
| 1193 | |
| 1194 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1195 | X86Assembler* X86Assembler::lock() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1196 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1197 | EmitUint8(0xF0); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1198 | return this; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1199 | } |
| 1200 | |
| 1201 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1202 | void X86Assembler::cmpxchgl(const Address& address, Register reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1203 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1204 | EmitUint8(0x0F); |
| 1205 | EmitUint8(0xB1); |
| 1206 | EmitOperand(reg, address); |
| 1207 | } |
| 1208 | |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 1209 | void X86Assembler::mfence() { |
| 1210 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1211 | EmitUint8(0x0F); |
| 1212 | EmitUint8(0xAE); |
| 1213 | EmitUint8(0xF0); |
| 1214 | } |
| 1215 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1216 | X86Assembler* X86Assembler::fs() { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1217 | // TODO: fs is a prefix and not an instruction |
| 1218 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1219 | EmitUint8(0x64); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1220 | return this; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1221 | } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1222 | |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 1223 | X86Assembler* X86Assembler::gs() { |
| 1224 | // TODO: fs is a prefix and not an instruction |
| 1225 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1226 | EmitUint8(0x65); |
| 1227 | return this; |
| 1228 | } |
| 1229 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1230 | void X86Assembler::AddImmediate(Register reg, const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1231 | int value = imm.value(); |
| 1232 | if (value > 0) { |
| 1233 | if (value == 1) { |
| 1234 | incl(reg); |
| 1235 | } else if (value != 0) { |
| 1236 | addl(reg, imm); |
| 1237 | } |
| 1238 | } else if (value < 0) { |
| 1239 | value = -value; |
| 1240 | if (value == 1) { |
| 1241 | decl(reg); |
| 1242 | } else if (value != 0) { |
| 1243 | subl(reg, Immediate(value)); |
| 1244 | } |
| 1245 | } |
| 1246 | } |
| 1247 | |
| 1248 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1249 | void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1250 | // TODO: Need to have a code constants table. |
| 1251 | int64_t constant = bit_cast<int64_t, double>(value); |
| 1252 | pushl(Immediate(High32Bits(constant))); |
| 1253 | pushl(Immediate(Low32Bits(constant))); |
| 1254 | movsd(dst, Address(ESP, 0)); |
| 1255 | addl(ESP, Immediate(2 * kWordSize)); |
| 1256 | } |
| 1257 | |
| 1258 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1259 | void X86Assembler::FloatNegate(XmmRegister f) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1260 | static const struct { |
| 1261 | uint32_t a; |
| 1262 | uint32_t b; |
| 1263 | uint32_t c; |
| 1264 | uint32_t d; |
| 1265 | } float_negate_constant __attribute__((aligned(16))) = |
| 1266 | { 0x80000000, 0x00000000, 0x80000000, 0x00000000 }; |
| 1267 | xorps(f, Address::Absolute(reinterpret_cast<uword>(&float_negate_constant))); |
| 1268 | } |
| 1269 | |
| 1270 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1271 | void X86Assembler::DoubleNegate(XmmRegister d) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1272 | static const struct { |
| 1273 | uint64_t a; |
| 1274 | uint64_t b; |
| 1275 | } double_negate_constant __attribute__((aligned(16))) = |
| 1276 | {0x8000000000000000LL, 0x8000000000000000LL}; |
| 1277 | xorpd(d, Address::Absolute(reinterpret_cast<uword>(&double_negate_constant))); |
| 1278 | } |
| 1279 | |
| 1280 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1281 | void X86Assembler::DoubleAbs(XmmRegister reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1282 | static const struct { |
| 1283 | uint64_t a; |
| 1284 | uint64_t b; |
| 1285 | } double_abs_constant __attribute__((aligned(16))) = |
| 1286 | {0x7FFFFFFFFFFFFFFFLL, 0x7FFFFFFFFFFFFFFFLL}; |
| 1287 | andpd(reg, Address::Absolute(reinterpret_cast<uword>(&double_abs_constant))); |
| 1288 | } |
| 1289 | |
| 1290 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1291 | void X86Assembler::Align(int alignment, int offset) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1292 | CHECK(IsPowerOfTwo(alignment)); |
| 1293 | // Emit nop instruction until the real position is aligned. |
| 1294 | while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) { |
| 1295 | nop(); |
| 1296 | } |
| 1297 | } |
| 1298 | |
| 1299 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1300 | void X86Assembler::Bind(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1301 | int bound = buffer_.Size(); |
| 1302 | CHECK(!label->IsBound()); // Labels can only be bound once. |
| 1303 | while (label->IsLinked()) { |
| 1304 | int position = label->LinkPosition(); |
| 1305 | int next = buffer_.Load<int32_t>(position); |
| 1306 | buffer_.Store<int32_t>(position, bound - (position + 4)); |
| 1307 | label->position_ = next; |
| 1308 | } |
| 1309 | label->BindTo(bound); |
| 1310 | } |
| 1311 | |
| 1312 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1313 | void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) { |
| 1314 | CHECK_GE(reg_or_opcode, 0); |
| 1315 | CHECK_LT(reg_or_opcode, 8); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1316 | const int length = operand.length_; |
| 1317 | CHECK_GT(length, 0); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1318 | // Emit the ModRM byte updated with the given reg value. |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1319 | CHECK_EQ(operand.encoding_[0] & 0x38, 0); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1320 | EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1321 | // Emit the rest of the encoded operand. |
| 1322 | for (int i = 1; i < length; i++) { |
| 1323 | EmitUint8(operand.encoding_[i]); |
| 1324 | } |
| 1325 | } |
| 1326 | |
| 1327 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1328 | void X86Assembler::EmitImmediate(const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1329 | EmitInt32(imm.value()); |
| 1330 | } |
| 1331 | |
| 1332 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1333 | void X86Assembler::EmitComplex(int reg_or_opcode, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1334 | const Operand& operand, |
| 1335 | const Immediate& immediate) { |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1336 | CHECK_GE(reg_or_opcode, 0); |
| 1337 | CHECK_LT(reg_or_opcode, 8); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1338 | if (immediate.is_int8()) { |
| 1339 | // Use sign-extended 8-bit immediate. |
| 1340 | EmitUint8(0x83); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1341 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1342 | EmitUint8(immediate.value() & 0xFF); |
| 1343 | } else if (operand.IsRegister(EAX)) { |
| 1344 | // Use short form if the destination is eax. |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1345 | EmitUint8(0x05 + (reg_or_opcode << 3)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1346 | EmitImmediate(immediate); |
| 1347 | } else { |
| 1348 | EmitUint8(0x81); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1349 | EmitOperand(reg_or_opcode, operand); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1350 | EmitImmediate(immediate); |
| 1351 | } |
| 1352 | } |
| 1353 | |
| 1354 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1355 | void X86Assembler::EmitLabel(Label* label, int instruction_size) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1356 | if (label->IsBound()) { |
| 1357 | int offset = label->Position() - buffer_.Size(); |
| 1358 | CHECK_LE(offset, 0); |
| 1359 | EmitInt32(offset - instruction_size); |
| 1360 | } else { |
| 1361 | EmitLabelLink(label); |
| 1362 | } |
| 1363 | } |
| 1364 | |
| 1365 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1366 | void X86Assembler::EmitLabelLink(Label* label) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1367 | CHECK(!label->IsBound()); |
| 1368 | int position = buffer_.Size(); |
| 1369 | EmitInt32(label->position_); |
| 1370 | label->LinkTo(position); |
| 1371 | } |
| 1372 | |
| 1373 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1374 | void X86Assembler::EmitGenericShift(int reg_or_opcode, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1375 | Register reg, |
| 1376 | const Immediate& imm) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1377 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1378 | CHECK(imm.is_int8()); |
| 1379 | if (imm.value() == 1) { |
| 1380 | EmitUint8(0xD1); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1381 | EmitOperand(reg_or_opcode, Operand(reg)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1382 | } else { |
| 1383 | EmitUint8(0xC1); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1384 | EmitOperand(reg_or_opcode, Operand(reg)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1385 | EmitUint8(imm.value() & 0xFF); |
| 1386 | } |
| 1387 | } |
| 1388 | |
| 1389 | |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1390 | void X86Assembler::EmitGenericShift(int reg_or_opcode, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1391 | Register operand, |
| 1392 | Register shifter) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1393 | AssemblerBuffer::EnsureCapacity ensured(&buffer_); |
| 1394 | CHECK_EQ(shifter, ECX); |
| 1395 | EmitUint8(0xD3); |
Ian Rogers | 44fb0d0 | 2012-03-23 16:46:24 -0700 | [diff] [blame] | 1396 | EmitOperand(reg_or_opcode, Operand(operand)); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 1397 | } |
| 1398 | |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame^] | 1399 | constexpr size_t kFramePointerSize = 4; |
| 1400 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1401 | void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg, |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1402 | const std::vector<ManagedRegister>& spill_regs, |
Dmitry Petrochenko | fca8220 | 2014-03-21 11:21:37 +0700 | [diff] [blame] | 1403 | const ManagedRegisterEntrySpills& entry_spills) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1404 | CHECK_ALIGNED(frame_size, kStackAlignment); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1405 | for (int i = spill_regs.size() - 1; i >= 0; --i) { |
| 1406 | pushl(spill_regs.at(i).AsX86().AsCpuRegister()); |
| 1407 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1408 | // return address then method on stack |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame^] | 1409 | addl(ESP, Immediate(-frame_size + (spill_regs.size() * kFramePointerSize) + |
| 1410 | kFramePointerSize /*method*/ + kFramePointerSize /*return address*/)); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1411 | pushl(method_reg.AsX86().AsCpuRegister()); |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1412 | for (size_t i = 0; i < entry_spills.size(); ++i) { |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame^] | 1413 | movl(Address(ESP, frame_size + kFramePointerSize + (i * kFramePointerSize)), |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1414 | entry_spills.at(i).AsX86().AsCpuRegister()); |
| 1415 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1416 | } |
| 1417 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1418 | void X86Assembler::RemoveFrame(size_t frame_size, |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1419 | const std::vector<ManagedRegister>& spill_regs) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1420 | CHECK_ALIGNED(frame_size, kStackAlignment); |
Ian Rogers | 790a6b7 | 2014-04-01 10:36:00 -0700 | [diff] [blame^] | 1421 | addl(ESP, Immediate(frame_size - (spill_regs.size() * kFramePointerSize) - kFramePointerSize)); |
jeffhao | 703f2cd | 2012-07-13 17:25:52 -0700 | [diff] [blame] | 1422 | for (size_t i = 0; i < spill_regs.size(); ++i) { |
| 1423 | popl(spill_regs.at(i).AsX86().AsCpuRegister()); |
| 1424 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1425 | ret(); |
| 1426 | } |
| 1427 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1428 | void X86Assembler::IncreaseFrameSize(size_t adjust) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1429 | CHECK_ALIGNED(adjust, kStackAlignment); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1430 | addl(ESP, Immediate(-adjust)); |
| 1431 | } |
| 1432 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1433 | void X86Assembler::DecreaseFrameSize(size_t adjust) { |
Elliott Hughes | 06b37d9 | 2011-10-16 11:51:29 -0700 | [diff] [blame] | 1434 | CHECK_ALIGNED(adjust, kStackAlignment); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1435 | addl(ESP, Immediate(adjust)); |
| 1436 | } |
| 1437 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1438 | void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) { |
| 1439 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1440 | if (src.IsNoRegister()) { |
| 1441 | CHECK_EQ(0u, size); |
| 1442 | } else if (src.IsCpuRegister()) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1443 | CHECK_EQ(4u, size); |
| 1444 | movl(Address(ESP, offs), src.AsCpuRegister()); |
Ian Rogers | 9b269d2 | 2011-09-04 14:06:05 -0700 | [diff] [blame] | 1445 | } else if (src.IsRegisterPair()) { |
| 1446 | CHECK_EQ(8u, size); |
| 1447 | movl(Address(ESP, offs), src.AsRegisterPairLow()); |
| 1448 | movl(Address(ESP, FrameOffset(offs.Int32Value()+4)), |
| 1449 | src.AsRegisterPairHigh()); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1450 | } else if (src.IsX87Register()) { |
| 1451 | if (size == 4) { |
| 1452 | fstps(Address(ESP, offs)); |
| 1453 | } else { |
| 1454 | fstpl(Address(ESP, offs)); |
| 1455 | } |
| 1456 | } else { |
| 1457 | CHECK(src.IsXmmRegister()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1458 | if (size == 4) { |
| 1459 | movss(Address(ESP, offs), src.AsXmmRegister()); |
| 1460 | } else { |
| 1461 | movsd(Address(ESP, offs), src.AsXmmRegister()); |
| 1462 | } |
| 1463 | } |
| 1464 | } |
| 1465 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1466 | void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) { |
| 1467 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1468 | CHECK(src.IsCpuRegister()); |
| 1469 | movl(Address(ESP, dest), src.AsCpuRegister()); |
| 1470 | } |
| 1471 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1472 | void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) { |
| 1473 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 1474 | CHECK(src.IsCpuRegister()); |
| 1475 | movl(Address(ESP, dest), src.AsCpuRegister()); |
| 1476 | } |
| 1477 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1478 | void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm, |
| 1479 | ManagedRegister) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1480 | movl(Address(ESP, dest), Immediate(imm)); |
| 1481 | } |
| 1482 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1483 | void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1484 | ManagedRegister) { |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1485 | fs()->movl(Address::Absolute(dest), Immediate(imm)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1486 | } |
| 1487 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1488 | void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1489 | FrameOffset fr_offs, |
| 1490 | ManagedRegister mscratch) { |
| 1491 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1492 | CHECK(scratch.IsCpuRegister()); |
| 1493 | leal(scratch.AsCpuRegister(), Address(ESP, fr_offs)); |
| 1494 | fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister()); |
| 1495 | } |
| 1496 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1497 | void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1498 | fs()->movl(Address::Absolute(thr_offs), ESP); |
| 1499 | } |
| 1500 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1501 | void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/, |
| 1502 | FrameOffset /*in_off*/, ManagedRegister /*scratch*/) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1503 | UNIMPLEMENTED(FATAL); // this case only currently exists for ARM |
| 1504 | } |
| 1505 | |
| 1506 | void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) { |
| 1507 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1508 | if (dest.IsNoRegister()) { |
| 1509 | CHECK_EQ(0u, size); |
| 1510 | } else if (dest.IsCpuRegister()) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1511 | CHECK_EQ(4u, size); |
| 1512 | movl(dest.AsCpuRegister(), Address(ESP, src)); |
Ian Rogers | 9b269d2 | 2011-09-04 14:06:05 -0700 | [diff] [blame] | 1513 | } else if (dest.IsRegisterPair()) { |
| 1514 | CHECK_EQ(8u, size); |
| 1515 | movl(dest.AsRegisterPairLow(), Address(ESP, src)); |
| 1516 | movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4))); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1517 | } else if (dest.IsX87Register()) { |
| 1518 | if (size == 4) { |
| 1519 | flds(Address(ESP, src)); |
| 1520 | } else { |
| 1521 | fldl(Address(ESP, src)); |
| 1522 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1523 | } else { |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1524 | CHECK(dest.IsXmmRegister()); |
| 1525 | if (size == 4) { |
| 1526 | movss(dest.AsXmmRegister(), Address(ESP, src)); |
| 1527 | } else { |
| 1528 | movsd(dest.AsXmmRegister(), Address(ESP, src)); |
| 1529 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1530 | } |
| 1531 | } |
| 1532 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1533 | void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) { |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1534 | X86ManagedRegister dest = mdest.AsX86(); |
| 1535 | if (dest.IsNoRegister()) { |
| 1536 | CHECK_EQ(0u, size); |
| 1537 | } else if (dest.IsCpuRegister()) { |
| 1538 | CHECK_EQ(4u, size); |
| 1539 | fs()->movl(dest.AsCpuRegister(), Address::Absolute(src)); |
| 1540 | } else if (dest.IsRegisterPair()) { |
| 1541 | CHECK_EQ(8u, size); |
| 1542 | fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src)); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1543 | fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4))); |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1544 | } else if (dest.IsX87Register()) { |
| 1545 | if (size == 4) { |
| 1546 | fs()->flds(Address::Absolute(src)); |
| 1547 | } else { |
| 1548 | fs()->fldl(Address::Absolute(src)); |
| 1549 | } |
| 1550 | } else { |
| 1551 | CHECK(dest.IsXmmRegister()); |
| 1552 | if (size == 4) { |
| 1553 | fs()->movss(dest.AsXmmRegister(), Address::Absolute(src)); |
| 1554 | } else { |
| 1555 | fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src)); |
| 1556 | } |
| 1557 | } |
| 1558 | } |
| 1559 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1560 | void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) { |
| 1561 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1562 | CHECK(dest.IsCpuRegister()); |
| 1563 | movl(dest.AsCpuRegister(), Address(ESP, src)); |
| 1564 | } |
| 1565 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1566 | void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base, |
| 1567 | MemberOffset offs) { |
| 1568 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1569 | CHECK(dest.IsCpuRegister() && dest.IsCpuRegister()); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1570 | movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs)); |
Hiroshi Yamauchi | e63a745 | 2014-02-27 14:44:36 -0800 | [diff] [blame] | 1571 | if (kPoisonHeapReferences) { |
| 1572 | negl(dest.AsCpuRegister()); |
| 1573 | } |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1574 | } |
| 1575 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1576 | void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base, |
| 1577 | Offset offs) { |
| 1578 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 1579 | CHECK(dest.IsCpuRegister() && dest.IsCpuRegister()); |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1580 | movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs)); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 1581 | } |
| 1582 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1583 | void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest, |
| 1584 | ThreadOffset<4> offs) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1585 | X86ManagedRegister dest = mdest.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1586 | CHECK(dest.IsCpuRegister()); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1587 | fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1588 | } |
| 1589 | |
jeffhao | 58136ca | 2012-05-24 13:40:11 -0700 | [diff] [blame] | 1590 | void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) { |
| 1591 | X86ManagedRegister reg = mreg.AsX86(); |
| 1592 | CHECK(size == 1 || size == 2) << size; |
| 1593 | CHECK(reg.IsCpuRegister()) << reg; |
| 1594 | if (size == 1) { |
| 1595 | movsxb(reg.AsCpuRegister(), reg.AsByteRegister()); |
| 1596 | } else { |
| 1597 | movsxw(reg.AsCpuRegister(), reg.AsCpuRegister()); |
| 1598 | } |
| 1599 | } |
| 1600 | |
jeffhao | cee4d0c | 2012-06-15 14:42:01 -0700 | [diff] [blame] | 1601 | void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) { |
| 1602 | X86ManagedRegister reg = mreg.AsX86(); |
| 1603 | CHECK(size == 1 || size == 2) << size; |
| 1604 | CHECK(reg.IsCpuRegister()) << reg; |
| 1605 | if (size == 1) { |
| 1606 | movzxb(reg.AsCpuRegister(), reg.AsByteRegister()); |
| 1607 | } else { |
| 1608 | movzxw(reg.AsCpuRegister(), reg.AsCpuRegister()); |
| 1609 | } |
| 1610 | } |
| 1611 | |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1612 | void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1613 | X86ManagedRegister dest = mdest.AsX86(); |
| 1614 | X86ManagedRegister src = msrc.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1615 | if (!dest.Equals(src)) { |
| 1616 | if (dest.IsCpuRegister() && src.IsCpuRegister()) { |
| 1617 | movl(dest.AsCpuRegister(), src.AsCpuRegister()); |
Ian Rogers | b5d09b2 | 2012-03-06 22:14:17 -0800 | [diff] [blame] | 1618 | } else if (src.IsX87Register() && dest.IsXmmRegister()) { |
| 1619 | // Pass via stack and pop X87 register |
| 1620 | subl(ESP, Immediate(16)); |
| 1621 | if (size == 4) { |
| 1622 | CHECK_EQ(src.AsX87Register(), ST0); |
| 1623 | fstps(Address(ESP, 0)); |
| 1624 | movss(dest.AsXmmRegister(), Address(ESP, 0)); |
| 1625 | } else { |
| 1626 | CHECK_EQ(src.AsX87Register(), ST0); |
| 1627 | fstpl(Address(ESP, 0)); |
| 1628 | movsd(dest.AsXmmRegister(), Address(ESP, 0)); |
| 1629 | } |
| 1630 | addl(ESP, Immediate(16)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1631 | } else { |
| 1632 | // TODO: x87, SSE |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1633 | UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src; |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1634 | } |
| 1635 | } |
| 1636 | } |
| 1637 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1638 | void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src, |
| 1639 | ManagedRegister mscratch) { |
| 1640 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1641 | CHECK(scratch.IsCpuRegister()); |
| 1642 | movl(scratch.AsCpuRegister(), Address(ESP, src)); |
| 1643 | movl(Address(ESP, dest), scratch.AsCpuRegister()); |
| 1644 | } |
| 1645 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1646 | void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs, |
| 1647 | ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1648 | ManagedRegister mscratch) { |
| 1649 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1650 | CHECK(scratch.IsCpuRegister()); |
| 1651 | fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs)); |
| 1652 | Store(fr_offs, scratch, 4); |
| 1653 | } |
| 1654 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1655 | void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs, |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1656 | FrameOffset fr_offs, |
| 1657 | ManagedRegister mscratch) { |
| 1658 | X86ManagedRegister scratch = mscratch.AsX86(); |
| 1659 | CHECK(scratch.IsCpuRegister()); |
| 1660 | Load(scratch, fr_offs, 4); |
| 1661 | fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister()); |
| 1662 | } |
| 1663 | |
| 1664 | void X86Assembler::Copy(FrameOffset dest, FrameOffset src, |
| 1665 | ManagedRegister mscratch, |
| 1666 | size_t size) { |
| 1667 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1668 | if (scratch.IsCpuRegister() && size == 8) { |
| 1669 | Load(scratch, src, 4); |
| 1670 | Store(dest, scratch, 4); |
| 1671 | Load(scratch, FrameOffset(src.Int32Value() + 4), 4); |
| 1672 | Store(FrameOffset(dest.Int32Value() + 4), scratch, 4); |
| 1673 | } else { |
| 1674 | Load(scratch, src, size); |
| 1675 | Store(dest, scratch, size); |
| 1676 | } |
| 1677 | } |
| 1678 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1679 | void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/, |
| 1680 | ManagedRegister /*scratch*/, size_t /*size*/) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1681 | UNIMPLEMENTED(FATAL); |
| 1682 | } |
| 1683 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1684 | void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src, |
| 1685 | ManagedRegister scratch, size_t size) { |
| 1686 | CHECK(scratch.IsNoRegister()); |
| 1687 | CHECK_EQ(size, 4u); |
| 1688 | pushl(Address(ESP, src)); |
| 1689 | popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset)); |
| 1690 | } |
| 1691 | |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1692 | void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset, |
| 1693 | ManagedRegister mscratch, size_t size) { |
| 1694 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 1695 | CHECK_EQ(size, 4u); |
| 1696 | movl(scratch, Address(ESP, src_base)); |
| 1697 | movl(scratch, Address(scratch, src_offset)); |
| 1698 | movl(Address(ESP, dest), scratch); |
| 1699 | } |
| 1700 | |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1701 | void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset, |
| 1702 | ManagedRegister src, Offset src_offset, |
| 1703 | ManagedRegister scratch, size_t size) { |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1704 | CHECK_EQ(size, 4u); |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 1705 | CHECK(scratch.IsNoRegister()); |
| 1706 | pushl(Address(src.AsX86().AsCpuRegister(), src_offset)); |
| 1707 | popl(Address(dest.AsX86().AsCpuRegister(), dest_offset)); |
| 1708 | } |
| 1709 | |
| 1710 | void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset, |
| 1711 | ManagedRegister mscratch, size_t size) { |
| 1712 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 1713 | CHECK_EQ(size, 4u); |
| 1714 | CHECK_EQ(dest.Int32Value(), src.Int32Value()); |
| 1715 | movl(scratch, Address(ESP, src)); |
| 1716 | pushl(Address(scratch, src_offset)); |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 1717 | popl(Address(scratch, dest_offset)); |
| 1718 | } |
| 1719 | |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 1720 | void X86Assembler::MemoryBarrier(ManagedRegister) { |
| 1721 | #if ANDROID_SMP != 0 |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 1722 | mfence(); |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 1723 | #endif |
| 1724 | } |
| 1725 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1726 | void X86Assembler::CreateSirtEntry(ManagedRegister mout_reg, |
| 1727 | FrameOffset sirt_offset, |
| 1728 | ManagedRegister min_reg, bool null_allowed) { |
| 1729 | X86ManagedRegister out_reg = mout_reg.AsX86(); |
| 1730 | X86ManagedRegister in_reg = min_reg.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1731 | CHECK(in_reg.IsCpuRegister()); |
| 1732 | CHECK(out_reg.IsCpuRegister()); |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1733 | VerifyObject(in_reg, null_allowed); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1734 | if (null_allowed) { |
| 1735 | Label null_arg; |
| 1736 | if (!out_reg.Equals(in_reg)) { |
| 1737 | xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister()); |
| 1738 | } |
| 1739 | testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1740 | j(kZero, &null_arg); |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1741 | leal(out_reg.AsCpuRegister(), Address(ESP, sirt_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1742 | Bind(&null_arg); |
| 1743 | } else { |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1744 | leal(out_reg.AsCpuRegister(), Address(ESP, sirt_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1745 | } |
| 1746 | } |
| 1747 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1748 | void X86Assembler::CreateSirtEntry(FrameOffset out_off, |
| 1749 | FrameOffset sirt_offset, |
| 1750 | ManagedRegister mscratch, |
| 1751 | bool null_allowed) { |
| 1752 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1753 | CHECK(scratch.IsCpuRegister()); |
| 1754 | if (null_allowed) { |
| 1755 | Label null_arg; |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1756 | movl(scratch.AsCpuRegister(), Address(ESP, sirt_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1757 | testl(scratch.AsCpuRegister(), scratch.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1758 | j(kZero, &null_arg); |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1759 | leal(scratch.AsCpuRegister(), Address(ESP, sirt_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1760 | Bind(&null_arg); |
| 1761 | } else { |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1762 | leal(scratch.AsCpuRegister(), Address(ESP, sirt_offset)); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1763 | } |
| 1764 | Store(out_off, scratch, 4); |
| 1765 | } |
| 1766 | |
Ian Rogers | 408f79a | 2011-08-23 18:22:33 -0700 | [diff] [blame] | 1767 | // Given a SIRT entry, load the associated reference. |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1768 | void X86Assembler::LoadReferenceFromSirt(ManagedRegister mout_reg, |
| 1769 | ManagedRegister min_reg) { |
| 1770 | X86ManagedRegister out_reg = mout_reg.AsX86(); |
| 1771 | X86ManagedRegister in_reg = min_reg.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1772 | CHECK(out_reg.IsCpuRegister()); |
| 1773 | CHECK(in_reg.IsCpuRegister()); |
| 1774 | Label null_arg; |
| 1775 | if (!out_reg.Equals(in_reg)) { |
| 1776 | xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister()); |
| 1777 | } |
| 1778 | testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister()); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1779 | j(kZero, &null_arg); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1780 | movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0)); |
| 1781 | Bind(&null_arg); |
| 1782 | } |
| 1783 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1784 | void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1785 | // TODO: not validating references |
| 1786 | } |
| 1787 | |
Elliott Hughes | 1bac54f | 2012-03-16 12:48:31 -0700 | [diff] [blame] | 1788 | void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) { |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1789 | // TODO: not validating references |
| 1790 | } |
| 1791 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1792 | void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) { |
| 1793 | X86ManagedRegister base = mbase.AsX86(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1794 | CHECK(base.IsCpuRegister()); |
Ian Rogers | df20fe0 | 2011-07-20 20:34:16 -0700 | [diff] [blame] | 1795 | call(Address(base.AsCpuRegister(), offset.Int32Value())); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1796 | // TODO: place reference map on call |
| 1797 | } |
| 1798 | |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1799 | void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) { |
| 1800 | Register scratch = mscratch.AsX86().AsCpuRegister(); |
| 1801 | movl(scratch, Address(ESP, base)); |
| 1802 | call(Address(scratch, offset)); |
Carl Shapiro | e2d373e | 2011-07-25 15:20:06 -0700 | [diff] [blame] | 1803 | } |
| 1804 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1805 | void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) { |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1806 | fs()->call(Address::Absolute(offset)); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 1807 | } |
| 1808 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1809 | void X86Assembler::GetCurrentThread(ManagedRegister tr) { |
| 1810 | fs()->movl(tr.AsX86().AsCpuRegister(), |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1811 | Address::Absolute(Thread::SelfOffset<4>())); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 1812 | } |
| 1813 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1814 | void X86Assembler::GetCurrentThread(FrameOffset offset, |
| 1815 | ManagedRegister mscratch) { |
| 1816 | X86ManagedRegister scratch = mscratch.AsX86(); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1817 | fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>())); |
Shih-wei Liao | 668512a | 2011-09-01 14:18:34 -0700 | [diff] [blame] | 1818 | movl(Address(ESP, offset), scratch.AsCpuRegister()); |
| 1819 | } |
| 1820 | |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 1821 | void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) { |
| 1822 | X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1823 | buffer_.EnqueueSlowPath(slow); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1824 | fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0)); |
Elliott Hughes | 18c0753 | 2011-08-18 15:50:51 -0700 | [diff] [blame] | 1825 | j(kNotEqual, slow->Entry()); |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1826 | } |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1827 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1828 | void X86ExceptionSlowPath::Emit(Assembler *sasm) { |
| 1829 | X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1830 | #define __ sp_asm-> |
| 1831 | __ Bind(&entry_); |
Elliott Hughes | 20cde90 | 2011-10-04 17:37:27 -0700 | [diff] [blame] | 1832 | // Note: the return value is dead |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 1833 | if (stack_adjust_ != 0) { // Fix up the frame. |
| 1834 | __ DecreaseFrameSize(stack_adjust_); |
| 1835 | } |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1836 | // Pass exception as argument in EAX |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 1837 | __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>())); |
| 1838 | __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException))); |
Ian Rogers | 67375ac | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 1839 | // this call should never return |
| 1840 | __ int3(); |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 1841 | #undef __ |
Ian Rogers | 45a76cb | 2011-07-21 22:00:15 -0700 | [diff] [blame] | 1842 | } |
| 1843 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 1844 | } // namespace x86 |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 1845 | } // namespace art |