blob: 5c62e0a824057fce8eaada9914a1b391aa102e33 [file] [log] [blame]
Alexandre Rames5319def2014-10-23 10:03:10 +01001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
18#define ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
19
Vladimir Markoca1e0382018-04-11 09:58:41 +000020#include "base/bit_field.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010021#include "code_generator.h"
Calin Juravlee460d1d2015-09-29 04:52:17 +010022#include "common_arm64.h"
David Sehr9e734c72018-01-04 17:56:19 -080023#include "dex/dex_file_types.h"
David Sehr312f3b22018-03-19 08:39:26 -070024#include "dex/string_reference.h"
25#include "dex/type_reference.h"
Calin Juravlecd6dffe2015-01-08 17:35:35 +000026#include "driver/compiler_options.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010027#include "nodes.h"
28#include "parallel_move_resolver.h"
29#include "utils/arm64/assembler_arm64.h"
Scott Wakeling97c72b72016-06-24 16:19:36 +010030
Artem Serovaf4e42a2016-08-08 15:11:24 +010031// TODO(VIXL): Make VIXL compile with -Wshadow.
Scott Wakeling97c72b72016-06-24 16:19:36 +010032#pragma GCC diagnostic push
33#pragma GCC diagnostic ignored "-Wshadow"
Artem Serovaf4e42a2016-08-08 15:11:24 +010034#include "aarch64/disasm-aarch64.h"
35#include "aarch64/macro-assembler-aarch64.h"
Scott Wakeling97c72b72016-06-24 16:19:36 +010036#pragma GCC diagnostic pop
Alexandre Rames5319def2014-10-23 10:03:10 +010037
Vladimir Marko0a516052019-10-14 13:00:44 +000038namespace art {
Vladimir Markoca1e0382018-04-11 09:58:41 +000039
40namespace linker {
41class Arm64RelativePatcherTest;
42} // namespace linker
43
Alexandre Rames5319def2014-10-23 10:03:10 +010044namespace arm64 {
45
46class CodeGeneratorARM64;
Andreas Gampe878d58c2015-01-15 23:24:00 -080047
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000048// Use a local definition to prevent copying mistakes.
Andreas Gampe542451c2016-07-26 09:02:02 -070049static constexpr size_t kArm64WordSize = static_cast<size_t>(kArm64PointerSize);
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000050
Artem Serov914d7a82017-02-07 14:33:49 +000051// These constants are used as an approximate margin when emission of veneer and literal pools
52// must be blocked.
53static constexpr int kMaxMacroInstructionSizeInBytes = 15 * vixl::aarch64::kInstructionSize;
54static constexpr int kInvokeCodeMarginSizeInBytes = 6 * kMaxMacroInstructionSizeInBytes;
55
Artem Serov1a719e42019-07-18 14:24:55 +010056// SVE is currently not enabled.
57static constexpr bool kArm64AllowSVE = false;
58
Scott Wakeling97c72b72016-06-24 16:19:36 +010059static const vixl::aarch64::Register kParameterCoreRegisters[] = {
60 vixl::aarch64::x1,
61 vixl::aarch64::x2,
62 vixl::aarch64::x3,
63 vixl::aarch64::x4,
64 vixl::aarch64::x5,
65 vixl::aarch64::x6,
66 vixl::aarch64::x7
Alexandre Rames5319def2014-10-23 10:03:10 +010067};
68static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
Evgeny Astigeevich7d48dcd2019-10-16 12:46:28 +010069static const vixl::aarch64::VRegister kParameterFPRegisters[] = {
Scott Wakeling97c72b72016-06-24 16:19:36 +010070 vixl::aarch64::d0,
71 vixl::aarch64::d1,
72 vixl::aarch64::d2,
73 vixl::aarch64::d3,
74 vixl::aarch64::d4,
75 vixl::aarch64::d5,
76 vixl::aarch64::d6,
77 vixl::aarch64::d7
Alexandre Rames5319def2014-10-23 10:03:10 +010078};
79static constexpr size_t kParameterFPRegistersLength = arraysize(kParameterFPRegisters);
80
Roland Levillain97c46462017-05-11 14:04:03 +010081// Thread Register.
Scott Wakeling97c72b72016-06-24 16:19:36 +010082const vixl::aarch64::Register tr = vixl::aarch64::x19;
Roland Levillain97c46462017-05-11 14:04:03 +010083// Marking Register.
84const vixl::aarch64::Register mr = vixl::aarch64::x20;
Scott Wakeling97c72b72016-06-24 16:19:36 +010085// Method register on invoke.
86static const vixl::aarch64::Register kArtMethodRegister = vixl::aarch64::x0;
87const vixl::aarch64::CPURegList vixl_reserved_core_registers(vixl::aarch64::ip0,
88 vixl::aarch64::ip1);
89const vixl::aarch64::CPURegList vixl_reserved_fp_registers(vixl::aarch64::d31);
Alexandre Rames5319def2014-10-23 10:03:10 +010090
Roland Levillain97c46462017-05-11 14:04:03 +010091const vixl::aarch64::CPURegList runtime_reserved_core_registers =
92 vixl::aarch64::CPURegList(
93 tr,
94 // Reserve X20 as Marking Register when emitting Baker read barriers.
95 ((kEmitCompilerReadBarrier && kUseBakerReadBarrier) ? mr : vixl::aarch64::NoCPUReg),
96 vixl::aarch64::lr);
Serban Constantinescu3d087de2015-01-28 11:57:05 +000097
Vladimir Marko248141f2018-08-10 10:40:07 +010098// Some instructions have special requirements for a temporary, for example
99// LoadClass/kBssEntry and LoadString/kBssEntry for Baker read barrier require
100// temp that's not an R0 (to avoid an extra move) and Baker read barrier field
101// loads with large offsets need a fixed register to limit the number of link-time
102// thunks we generate. For these and similar cases, we want to reserve a specific
103// register that's neither callee-save nor an argument register. We choose x15.
104inline Location FixedTempLocation() {
105 return Location::RegisterLocation(vixl::aarch64::x15.GetCode());
106}
107
Roland Levillain97c46462017-05-11 14:04:03 +0100108// Callee-save registers AAPCS64, without x19 (Thread Register) (nor
109// x20 (Marking Register) when emitting Baker read barriers).
110const vixl::aarch64::CPURegList callee_saved_core_registers(
111 vixl::aarch64::CPURegister::kRegister,
112 vixl::aarch64::kXRegSize,
113 ((kEmitCompilerReadBarrier && kUseBakerReadBarrier)
114 ? vixl::aarch64::x21.GetCode()
115 : vixl::aarch64::x20.GetCode()),
116 vixl::aarch64::x30.GetCode());
Evgeny Astigeevich7d48dcd2019-10-16 12:46:28 +0100117const vixl::aarch64::CPURegList callee_saved_fp_registers(vixl::aarch64::CPURegister::kVRegister,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100118 vixl::aarch64::kDRegSize,
119 vixl::aarch64::d8.GetCode(),
120 vixl::aarch64::d15.GetCode());
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100121Location ARM64ReturnLocation(DataType::Type return_type);
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000122
Andreas Gampe878d58c2015-01-15 23:24:00 -0800123class SlowPathCodeARM64 : public SlowPathCode {
124 public:
David Srbecky9cd6d372016-02-09 15:24:47 +0000125 explicit SlowPathCodeARM64(HInstruction* instruction)
126 : SlowPathCode(instruction), entry_label_(), exit_label_() {}
Andreas Gampe878d58c2015-01-15 23:24:00 -0800127
Scott Wakeling97c72b72016-06-24 16:19:36 +0100128 vixl::aarch64::Label* GetEntryLabel() { return &entry_label_; }
129 vixl::aarch64::Label* GetExitLabel() { return &exit_label_; }
Andreas Gampe878d58c2015-01-15 23:24:00 -0800130
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100131 void SaveLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) override;
132 void RestoreLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) override;
Zheng Xuda403092015-04-24 17:35:39 +0800133
Andreas Gampe878d58c2015-01-15 23:24:00 -0800134 private:
Scott Wakeling97c72b72016-06-24 16:19:36 +0100135 vixl::aarch64::Label entry_label_;
136 vixl::aarch64::Label exit_label_;
Andreas Gampe878d58c2015-01-15 23:24:00 -0800137
138 DISALLOW_COPY_AND_ASSIGN(SlowPathCodeARM64);
139};
140
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100141class JumpTableARM64 : public DeletableArenaObject<kArenaAllocSwitchTable> {
Zheng Xu3927c8b2015-11-18 17:46:25 +0800142 public:
143 explicit JumpTableARM64(HPackedSwitch* switch_instr)
144 : switch_instr_(switch_instr), table_start_() {}
145
Scott Wakeling97c72b72016-06-24 16:19:36 +0100146 vixl::aarch64::Label* GetTableStartLabel() { return &table_start_; }
Zheng Xu3927c8b2015-11-18 17:46:25 +0800147
148 void EmitTable(CodeGeneratorARM64* codegen);
149
150 private:
151 HPackedSwitch* const switch_instr_;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100152 vixl::aarch64::Label table_start_;
Zheng Xu3927c8b2015-11-18 17:46:25 +0800153
154 DISALLOW_COPY_AND_ASSIGN(JumpTableARM64);
155};
156
Scott Wakeling97c72b72016-06-24 16:19:36 +0100157static const vixl::aarch64::Register kRuntimeParameterCoreRegisters[] =
158 { vixl::aarch64::x0,
159 vixl::aarch64::x1,
160 vixl::aarch64::x2,
161 vixl::aarch64::x3,
162 vixl::aarch64::x4,
163 vixl::aarch64::x5,
164 vixl::aarch64::x6,
165 vixl::aarch64::x7 };
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000166static constexpr size_t kRuntimeParameterCoreRegistersLength =
167 arraysize(kRuntimeParameterCoreRegisters);
Evgeny Astigeevich7d48dcd2019-10-16 12:46:28 +0100168static const vixl::aarch64::VRegister kRuntimeParameterFpuRegisters[] =
Scott Wakeling97c72b72016-06-24 16:19:36 +0100169 { vixl::aarch64::d0,
170 vixl::aarch64::d1,
171 vixl::aarch64::d2,
172 vixl::aarch64::d3,
173 vixl::aarch64::d4,
174 vixl::aarch64::d5,
175 vixl::aarch64::d6,
176 vixl::aarch64::d7 };
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000177static constexpr size_t kRuntimeParameterFpuRegistersLength =
178 arraysize(kRuntimeParameterCoreRegisters);
179
Scott Wakeling97c72b72016-06-24 16:19:36 +0100180class InvokeRuntimeCallingConvention : public CallingConvention<vixl::aarch64::Register,
Evgeny Astigeevich7d48dcd2019-10-16 12:46:28 +0100181 vixl::aarch64::VRegister> {
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000182 public:
183 static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
184
185 InvokeRuntimeCallingConvention()
186 : CallingConvention(kRuntimeParameterCoreRegisters,
187 kRuntimeParameterCoreRegistersLength,
188 kRuntimeParameterFpuRegisters,
Mathieu Chartiere401d142015-04-22 13:56:20 -0700189 kRuntimeParameterFpuRegistersLength,
190 kArm64PointerSize) {}
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000191
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100192 Location GetReturnLocation(DataType::Type return_type);
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000193
194 private:
195 DISALLOW_COPY_AND_ASSIGN(InvokeRuntimeCallingConvention);
196};
197
Scott Wakeling97c72b72016-06-24 16:19:36 +0100198class InvokeDexCallingConvention : public CallingConvention<vixl::aarch64::Register,
Evgeny Astigeevich7d48dcd2019-10-16 12:46:28 +0100199 vixl::aarch64::VRegister> {
Alexandre Rames5319def2014-10-23 10:03:10 +0100200 public:
201 InvokeDexCallingConvention()
202 : CallingConvention(kParameterCoreRegisters,
203 kParameterCoreRegistersLength,
204 kParameterFPRegisters,
Mathieu Chartiere401d142015-04-22 13:56:20 -0700205 kParameterFPRegistersLength,
206 kArm64PointerSize) {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100207
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100208 Location GetReturnLocation(DataType::Type return_type) const {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000209 return ARM64ReturnLocation(return_type);
Alexandre Rames5319def2014-10-23 10:03:10 +0100210 }
211
212
213 private:
214 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConvention);
215};
216
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100217class InvokeDexCallingConventionVisitorARM64 : public InvokeDexCallingConventionVisitor {
Alexandre Rames5319def2014-10-23 10:03:10 +0100218 public:
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100219 InvokeDexCallingConventionVisitorARM64() {}
220 virtual ~InvokeDexCallingConventionVisitorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100221
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100222 Location GetNextLocation(DataType::Type type) override;
223 Location GetReturnLocation(DataType::Type return_type) const override {
Alexandre Rames5319def2014-10-23 10:03:10 +0100224 return calling_convention.GetReturnLocation(return_type);
225 }
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100226 Location GetMethodLocation() const override;
Alexandre Rames5319def2014-10-23 10:03:10 +0100227
228 private:
229 InvokeDexCallingConvention calling_convention;
Alexandre Rames5319def2014-10-23 10:03:10 +0100230
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100231 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConventionVisitorARM64);
Alexandre Rames5319def2014-10-23 10:03:10 +0100232};
233
Vladimir Marko86c87522020-05-11 16:55:55 +0100234class CriticalNativeCallingConventionVisitorARM64 : public InvokeDexCallingConventionVisitor {
235 public:
236 explicit CriticalNativeCallingConventionVisitorARM64(bool for_register_allocation)
237 : for_register_allocation_(for_register_allocation) {}
238
239 virtual ~CriticalNativeCallingConventionVisitorARM64() {}
240
241 Location GetNextLocation(DataType::Type type) override;
242 Location GetReturnLocation(DataType::Type type) const override;
243 Location GetMethodLocation() const override;
244
245 size_t GetStackOffset() const { return stack_offset_; }
246
247 private:
248 // Register allocator does not support adjusting frame size, so we cannot provide final locations
249 // of stack arguments for register allocation. We ask the register allocator for any location and
250 // move these arguments to the right place after adjusting the SP when generating the call.
251 const bool for_register_allocation_;
252 size_t gpr_index_ = 0u;
253 size_t fpr_index_ = 0u;
254 size_t stack_offset_ = 0u;
255
256 DISALLOW_COPY_AND_ASSIGN(CriticalNativeCallingConventionVisitorARM64);
257};
258
Calin Juravlee460d1d2015-09-29 04:52:17 +0100259class FieldAccessCallingConventionARM64 : public FieldAccessCallingConvention {
260 public:
261 FieldAccessCallingConventionARM64() {}
262
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100263 Location GetObjectLocation() const override {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100264 return helpers::LocationFrom(vixl::aarch64::x1);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100265 }
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100266 Location GetFieldIndexLocation() const override {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100267 return helpers::LocationFrom(vixl::aarch64::x0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100268 }
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100269 Location GetReturnLocation(DataType::Type type ATTRIBUTE_UNUSED) const override {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100270 return helpers::LocationFrom(vixl::aarch64::x0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100271 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100272 Location GetSetValueLocation(DataType::Type type ATTRIBUTE_UNUSED,
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100273 bool is_instance) const override {
Nicolas Geoffray5b3c6c02017-01-19 14:22:26 +0000274 return is_instance
Scott Wakeling97c72b72016-06-24 16:19:36 +0100275 ? helpers::LocationFrom(vixl::aarch64::x2)
Nicolas Geoffray5b3c6c02017-01-19 14:22:26 +0000276 : helpers::LocationFrom(vixl::aarch64::x1);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100277 }
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100278 Location GetFpuLocation(DataType::Type type ATTRIBUTE_UNUSED) const override {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100279 return helpers::LocationFrom(vixl::aarch64::d0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100280 }
281
282 private:
283 DISALLOW_COPY_AND_ASSIGN(FieldAccessCallingConventionARM64);
284};
285
Aart Bik42249c32016-01-07 15:33:50 -0800286class InstructionCodeGeneratorARM64 : public InstructionCodeGenerator {
Alexandre Rames5319def2014-10-23 10:03:10 +0100287 public:
288 InstructionCodeGeneratorARM64(HGraph* graph, CodeGeneratorARM64* codegen);
289
290#define DECLARE_VISIT_INSTRUCTION(name, super) \
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100291 void Visit##name(H##name* instr) override;
Alexandre Ramesef20f712015-06-09 10:29:30 +0100292
Artem Serov1a719e42019-07-18 14:24:55 +0100293 FOR_EACH_CONCRETE_INSTRUCTION_SCALAR_COMMON(DECLARE_VISIT_INSTRUCTION)
Alexandre Ramesef20f712015-06-09 10:29:30 +0100294 FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION)
Artem Udovichenko4a0dad62016-01-26 12:28:31 +0300295 FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION)
Alexandre Ramesef20f712015-06-09 10:29:30 +0100296
Alexandre Rames5319def2014-10-23 10:03:10 +0100297#undef DECLARE_VISIT_INSTRUCTION
298
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100299 void VisitInstruction(HInstruction* instruction) override {
Alexandre Ramesef20f712015-06-09 10:29:30 +0100300 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
301 << " (id " << instruction->GetId() << ")";
302 }
303
Alexandre Rames5319def2014-10-23 10:03:10 +0100304 Arm64Assembler* GetAssembler() const { return assembler_; }
Alexandre Rames087930f2016-08-02 13:45:28 +0100305 vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); }
Alexandre Rames5319def2014-10-23 10:03:10 +0100306
Artem Serov1a719e42019-07-18 14:24:55 +0100307 // SIMD helpers.
308 virtual Location AllocateSIMDScratchLocation(vixl::aarch64::UseScratchRegisterScope* scope) = 0;
309 virtual void FreeSIMDScratchLocation(Location loc,
310 vixl::aarch64::UseScratchRegisterScope* scope) = 0;
311 virtual void LoadSIMDRegFromStack(Location destination, Location source) = 0;
312 virtual void MoveSIMDRegToSIMDReg(Location destination, Location source) = 0;
313 virtual void MoveToSIMDStackSlot(Location destination, Location source) = 0;
314
315 protected:
Scott Wakeling97c72b72016-06-24 16:19:36 +0100316 void GenerateClassInitializationCheck(SlowPathCodeARM64* slow_path,
317 vixl::aarch64::Register class_reg);
Vladimir Marko175e7862018-03-27 09:03:13 +0000318 void GenerateBitstringTypeCheckCompare(HTypeCheckInstruction* check,
319 vixl::aarch64::Register temp);
Serban Constantinescu02164b32014-11-13 14:05:07 +0000320 void GenerateSuspendCheck(HSuspendCheck* instruction, HBasicBlock* successor);
Alexandre Rames67555f72014-11-18 10:55:16 +0000321 void HandleBinaryOp(HBinaryOperation* instr);
Roland Levillain44015862016-01-22 11:47:17 +0000322
Nicolas Geoffray07276db2015-05-18 14:22:09 +0100323 void HandleFieldSet(HInstruction* instruction,
324 const FieldInfo& field_info,
325 bool value_can_be_null);
Alexandre Rames09a99962015-04-15 11:47:56 +0100326 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000327 void HandleCondition(HCondition* instruction);
Roland Levillain44015862016-01-22 11:47:17 +0000328
329 // Generate a heap reference load using one register `out`:
330 //
331 // out <- *(out + offset)
332 //
333 // while honoring heap poisoning and/or read barriers (if any).
334 //
335 // Location `maybe_temp` is used when generating a read barrier and
336 // shall be a register in that case; it may be an invalid location
337 // otherwise.
338 void GenerateReferenceLoadOneRegister(HInstruction* instruction,
339 Location out,
340 uint32_t offset,
Mathieu Chartieraa474eb2016-11-09 15:18:27 -0800341 Location maybe_temp,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -0800342 ReadBarrierOption read_barrier_option);
Roland Levillain44015862016-01-22 11:47:17 +0000343 // Generate a heap reference load using two different registers
344 // `out` and `obj`:
345 //
346 // out <- *(obj + offset)
347 //
348 // while honoring heap poisoning and/or read barriers (if any).
349 //
350 // Location `maybe_temp` is used when generating a Baker's (fast
351 // path) read barrier and shall be a register in that case; it may
352 // be an invalid location otherwise.
353 void GenerateReferenceLoadTwoRegisters(HInstruction* instruction,
354 Location out,
355 Location obj,
356 uint32_t offset,
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -0700357 Location maybe_temp,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -0800358 ReadBarrierOption read_barrier_option);
Roland Levillain44015862016-01-22 11:47:17 +0000359
Roland Levillain1a653882016-03-18 18:05:57 +0000360 // Generate a floating-point comparison.
361 void GenerateFcmp(HInstruction* instruction);
362
Serban Constantinescu02164b32014-11-13 14:05:07 +0000363 void HandleShift(HBinaryOperation* instr);
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700364 void GenerateTestAndBranch(HInstruction* instruction,
David Brazdil0debae72015-11-12 18:37:00 +0000365 size_t condition_input_index,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100366 vixl::aarch64::Label* true_target,
367 vixl::aarch64::Label* false_target);
Zheng Xuc6667102015-05-15 16:08:45 +0800368 void DivRemOneOrMinusOne(HBinaryOperation* instruction);
369 void DivRemByPowerOfTwo(HBinaryOperation* instruction);
Evgeny Astigeevich0ddb3382020-05-18 11:15:46 +0100370 void GenerateIncrementNegativeByOne(vixl::aarch64::Register out,
371 vixl::aarch64::Register in, bool use_cond_inc);
372 void GenerateResultRemWithAnyConstant(vixl::aarch64::Register out,
373 vixl::aarch64::Register dividend,
374 vixl::aarch64::Register quotient,
375 int64_t divisor,
376 // This function may acquire a scratch register.
377 vixl::aarch64::UseScratchRegisterScope* temps_scope);
Evgeny Astigeevicha6653d32020-05-05 16:30:24 +0100378 void GenerateInt64DivRemWithAnyConstant(HBinaryOperation* instruction);
379 void GenerateInt32DivRemWithAnyConstant(HBinaryOperation* instruction);
Zheng Xuc6667102015-05-15 16:08:45 +0800380 void GenerateDivRemWithAnyConstant(HBinaryOperation* instruction);
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +0100381 void GenerateIntDiv(HDiv* instruction);
382 void GenerateIntDivForConstDenom(HDiv *instruction);
383 void GenerateIntDivForPower2Denom(HDiv *instruction);
384 void GenerateIntRem(HRem* instruction);
385 void GenerateIntRemForConstDenom(HRem *instruction);
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +0100386 void GenerateIntRemForPower2Denom(HRem *instruction);
David Brazdilfc6a86a2015-06-26 10:33:45 +0000387 void HandleGoto(HInstruction* got, HBasicBlock* successor);
Alexandre Rames5319def2014-10-23 10:03:10 +0100388
Artem Serov1a719e42019-07-18 14:24:55 +0100389 // Helper to set up locations for vector memory operations. Returns the memory operand and,
390 // if used, sets the output parameter scratch to a temporary register used in this operand,
391 // so that the client can release it right after the memory operand use.
392 // Neon version.
393 vixl::aarch64::MemOperand VecNeonAddress(
Aart Bikf8f5a162017-02-06 15:35:29 -0800394 HVecMemoryOperation* instruction,
Artem Serov0225b772017-04-19 15:43:53 +0100395 // This function may acquire a scratch register.
Aart Bik472821b2017-04-27 17:23:51 -0700396 vixl::aarch64::UseScratchRegisterScope* temps_scope,
397 size_t size,
398 bool is_string_char_at,
399 /*out*/ vixl::aarch64::Register* scratch);
Aart Bikf8f5a162017-02-06 15:35:29 -0800400
Alexandre Rames5319def2014-10-23 10:03:10 +0100401 Arm64Assembler* const assembler_;
402 CodeGeneratorARM64* const codegen_;
403
404 DISALLOW_COPY_AND_ASSIGN(InstructionCodeGeneratorARM64);
405};
406
407class LocationsBuilderARM64 : public HGraphVisitor {
408 public:
Roland Levillain3887c462015-08-12 18:15:42 +0100409 LocationsBuilderARM64(HGraph* graph, CodeGeneratorARM64* codegen)
Alexandre Rames5319def2014-10-23 10:03:10 +0100410 : HGraphVisitor(graph), codegen_(codegen) {}
411
412#define DECLARE_VISIT_INSTRUCTION(name, super) \
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100413 void Visit##name(H##name* instr) override;
Alexandre Ramesef20f712015-06-09 10:29:30 +0100414
Artem Serov1a719e42019-07-18 14:24:55 +0100415 FOR_EACH_CONCRETE_INSTRUCTION_SCALAR_COMMON(DECLARE_VISIT_INSTRUCTION)
Alexandre Ramesef20f712015-06-09 10:29:30 +0100416 FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION)
Artem Udovichenko4a0dad62016-01-26 12:28:31 +0300417 FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION)
Alexandre Ramesef20f712015-06-09 10:29:30 +0100418
Alexandre Rames5319def2014-10-23 10:03:10 +0100419#undef DECLARE_VISIT_INSTRUCTION
420
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100421 void VisitInstruction(HInstruction* instruction) override {
Alexandre Ramesef20f712015-06-09 10:29:30 +0100422 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
423 << " (id " << instruction->GetId() << ")";
424 }
425
Artem Serov1a719e42019-07-18 14:24:55 +0100426 protected:
Alexandre Rames67555f72014-11-18 10:55:16 +0000427 void HandleBinaryOp(HBinaryOperation* instr);
Alexandre Rames09a99962015-04-15 11:47:56 +0100428 void HandleFieldSet(HInstruction* instruction);
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000429 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Alexandre Rames5319def2014-10-23 10:03:10 +0100430 void HandleInvoke(HInvoke* instr);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000431 void HandleCondition(HCondition* instruction);
Alexandre Rames09a99962015-04-15 11:47:56 +0100432 void HandleShift(HBinaryOperation* instr);
Alexandre Rames5319def2014-10-23 10:03:10 +0100433
434 CodeGeneratorARM64* const codegen_;
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100435 InvokeDexCallingConventionVisitorARM64 parameter_visitor_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100436
437 DISALLOW_COPY_AND_ASSIGN(LocationsBuilderARM64);
438};
439
Artem Serov1a719e42019-07-18 14:24:55 +0100440class InstructionCodeGeneratorARM64Neon : public InstructionCodeGeneratorARM64 {
441 public:
442 InstructionCodeGeneratorARM64Neon(HGraph* graph, CodeGeneratorARM64* codegen) :
443 InstructionCodeGeneratorARM64(graph, codegen) {}
444
445#define DECLARE_VISIT_INSTRUCTION(name, super) \
446 void Visit##name(H##name* instr) override;
447
448 FOR_EACH_CONCRETE_INSTRUCTION_VECTOR_COMMON(DECLARE_VISIT_INSTRUCTION)
449
450#undef DECLARE_VISIT_INSTRUCTION
451
452 Location AllocateSIMDScratchLocation(vixl::aarch64::UseScratchRegisterScope* scope) override;
453 void FreeSIMDScratchLocation(Location loc,
454 vixl::aarch64::UseScratchRegisterScope* scope) override;
455 void LoadSIMDRegFromStack(Location destination, Location source) override;
456 void MoveSIMDRegToSIMDReg(Location destination, Location source) override;
457 void MoveToSIMDStackSlot(Location destination, Location source) override;
458};
459
460class LocationsBuilderARM64Neon : public LocationsBuilderARM64 {
461 public:
462 LocationsBuilderARM64Neon(HGraph* graph, CodeGeneratorARM64* codegen) :
463 LocationsBuilderARM64(graph, codegen) {}
464
465#define DECLARE_VISIT_INSTRUCTION(name, super) \
466 void Visit##name(H##name* instr) override;
467
468 FOR_EACH_CONCRETE_INSTRUCTION_VECTOR_COMMON(DECLARE_VISIT_INSTRUCTION)
469
470#undef DECLARE_VISIT_INSTRUCTION
471};
472
473class InstructionCodeGeneratorARM64Sve : public InstructionCodeGeneratorARM64 {
474 public:
475 InstructionCodeGeneratorARM64Sve(HGraph* graph, CodeGeneratorARM64* codegen) :
476 InstructionCodeGeneratorARM64(graph, codegen) {}
477
478#define DECLARE_VISIT_INSTRUCTION(name, super) \
479 void Visit##name(H##name* instr) override;
480
481 FOR_EACH_CONCRETE_INSTRUCTION_VECTOR_COMMON(DECLARE_VISIT_INSTRUCTION)
482
483#undef DECLARE_VISIT_INSTRUCTION
484
485 Location AllocateSIMDScratchLocation(vixl::aarch64::UseScratchRegisterScope* scope) override;
486 void FreeSIMDScratchLocation(Location loc,
487 vixl::aarch64::UseScratchRegisterScope* scope) override;
488 void LoadSIMDRegFromStack(Location destination, Location source) override;
489 void MoveSIMDRegToSIMDReg(Location destination, Location source) override;
490 void MoveToSIMDStackSlot(Location destination, Location source) override;
491};
492
493class LocationsBuilderARM64Sve : public LocationsBuilderARM64 {
494 public:
495 LocationsBuilderARM64Sve(HGraph* graph, CodeGeneratorARM64* codegen) :
496 LocationsBuilderARM64(graph, codegen) {}
497
498#define DECLARE_VISIT_INSTRUCTION(name, super) \
499 void Visit##name(H##name* instr) override;
500
501 FOR_EACH_CONCRETE_INSTRUCTION_VECTOR_COMMON(DECLARE_VISIT_INSTRUCTION)
502
503#undef DECLARE_VISIT_INSTRUCTION
504};
505
Zheng Xuad4450e2015-04-17 18:48:56 +0800506class ParallelMoveResolverARM64 : public ParallelMoveResolverNoSwap {
Alexandre Rames3e69f162014-12-10 10:36:50 +0000507 public:
508 ParallelMoveResolverARM64(ArenaAllocator* allocator, CodeGeneratorARM64* codegen)
Zheng Xuad4450e2015-04-17 18:48:56 +0800509 : ParallelMoveResolverNoSwap(allocator), codegen_(codegen), vixl_temps_() {}
Alexandre Rames3e69f162014-12-10 10:36:50 +0000510
Zheng Xuad4450e2015-04-17 18:48:56 +0800511 protected:
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100512 void PrepareForEmitNativeCode() override;
513 void FinishEmitNativeCode() override;
514 Location AllocateScratchLocationFor(Location::Kind kind) override;
515 void FreeScratchLocation(Location loc) override;
516 void EmitMove(size_t index) override;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000517
518 private:
519 Arm64Assembler* GetAssembler() const;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100520 vixl::aarch64::MacroAssembler* GetVIXLAssembler() const {
Alexandre Rames087930f2016-08-02 13:45:28 +0100521 return GetAssembler()->GetVIXLAssembler();
Alexandre Rames3e69f162014-12-10 10:36:50 +0000522 }
523
524 CodeGeneratorARM64* const codegen_;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100525 vixl::aarch64::UseScratchRegisterScope vixl_temps_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000526
527 DISALLOW_COPY_AND_ASSIGN(ParallelMoveResolverARM64);
528};
529
Alexandre Rames5319def2014-10-23 10:03:10 +0100530class CodeGeneratorARM64 : public CodeGenerator {
531 public:
Serban Constantinescu579885a2015-02-22 20:51:33 +0000532 CodeGeneratorARM64(HGraph* graph,
Serban Constantinescuecc43662015-08-13 13:33:12 +0100533 const CompilerOptions& compiler_options,
534 OptimizingCompilerStats* stats = nullptr);
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000535 virtual ~CodeGeneratorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100536
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100537 void GenerateFrameEntry() override;
538 void GenerateFrameExit() override;
Alexandre Rames5319def2014-10-23 10:03:10 +0100539
Scott Wakeling97c72b72016-06-24 16:19:36 +0100540 vixl::aarch64::CPURegList GetFramePreservedCoreRegisters() const;
541 vixl::aarch64::CPURegList GetFramePreservedFPRegisters() const;
Alexandre Rames5319def2014-10-23 10:03:10 +0100542
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100543 void Bind(HBasicBlock* block) override;
Alexandre Rames5319def2014-10-23 10:03:10 +0100544
Scott Wakeling97c72b72016-06-24 16:19:36 +0100545 vixl::aarch64::Label* GetLabelOf(HBasicBlock* block) {
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100546 block = FirstNonEmptyBlock(block);
547 return &(block_labels_[block->GetBlockId()]);
Alexandre Rames5319def2014-10-23 10:03:10 +0100548 }
549
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100550 size_t GetWordSize() const override {
Alexandre Rames5319def2014-10-23 10:03:10 +0100551 return kArm64WordSize;
552 }
553
Artem Serov1a719e42019-07-18 14:24:55 +0100554 bool SupportsPredicatedSIMD() const override { return ShouldUseSVE(); }
555
Artem Serov6a0b6572019-07-26 20:38:37 +0100556 size_t GetSlowPathFPWidth() const override {
Artem Serovd4bccf12017-04-03 18:47:32 +0100557 return GetGraph()->HasSIMD()
Artem Serovc8150b52019-07-31 18:28:00 +0100558 ? GetSIMDRegisterWidth()
Artem Serov6a0b6572019-07-26 20:38:37 +0100559 : vixl::aarch64::kDRegSizeInBytes;
560 }
561
562 size_t GetCalleePreservedFPWidth() const override {
563 return vixl::aarch64::kDRegSizeInBytes;
Mark Mendellf85a9ca2015-01-13 09:20:58 -0500564 }
565
Artem Serovc8150b52019-07-31 18:28:00 +0100566 size_t GetSIMDRegisterWidth() const override {
567 return vixl::aarch64::kQRegSizeInBytes;
568 }
569
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100570 uintptr_t GetAddressOf(HBasicBlock* block) override {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100571 vixl::aarch64::Label* block_entry_label = GetLabelOf(block);
Alexandre Rames67555f72014-11-18 10:55:16 +0000572 DCHECK(block_entry_label->IsBound());
Scott Wakeling97c72b72016-06-24 16:19:36 +0100573 return block_entry_label->GetLocation();
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000574 }
Alexandre Rames5319def2014-10-23 10:03:10 +0100575
Artem Serov1a719e42019-07-18 14:24:55 +0100576 HGraphVisitor* GetLocationBuilder() override { return location_builder_; }
577 InstructionCodeGeneratorARM64* GetInstructionCodeGeneratorArm64() {
578 return instruction_visitor_;
579 }
580 HGraphVisitor* GetInstructionVisitor() override { return GetInstructionCodeGeneratorArm64(); }
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100581 Arm64Assembler* GetAssembler() override { return &assembler_; }
582 const Arm64Assembler& GetAssembler() const override { return assembler_; }
Alexandre Rames087930f2016-08-02 13:45:28 +0100583 vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); }
Alexandre Rames5319def2014-10-23 10:03:10 +0100584
585 // Emit a write barrier.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100586 void MarkGCCard(vixl::aarch64::Register object,
587 vixl::aarch64::Register value,
588 bool value_can_be_null);
Alexandre Rames5319def2014-10-23 10:03:10 +0100589
Roland Levillain44015862016-01-22 11:47:17 +0000590 void GenerateMemoryBarrier(MemBarrierKind kind);
591
Alexandre Rames5319def2014-10-23 10:03:10 +0100592 // Register allocation.
593
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100594 void SetupBlockedRegisters() const override;
Alexandre Rames5319def2014-10-23 10:03:10 +0100595
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100596 size_t SaveCoreRegister(size_t stack_index, uint32_t reg_id) override;
597 size_t RestoreCoreRegister(size_t stack_index, uint32_t reg_id) override;
598 size_t SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id) override;
599 size_t RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id) override;
Alexandre Rames5319def2014-10-23 10:03:10 +0100600
601 // The number of registers that can be allocated. The register allocator may
602 // decide to reserve and not use a few of them.
603 // We do not consider registers sp, xzr, wzr. They are either not allocatable
604 // (xzr, wzr), or make for poor allocatable registers (sp alignment
605 // requirements, etc.). This also facilitates our task as all other registers
606 // can easily be mapped via to or from their type and index or code.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100607 static const int kNumberOfAllocatableRegisters = vixl::aarch64::kNumberOfRegisters - 1;
Evgeny Astigeevich7d48dcd2019-10-16 12:46:28 +0100608 static const int kNumberOfAllocatableFPRegisters = vixl::aarch64::kNumberOfVRegisters;
Alexandre Rames5319def2014-10-23 10:03:10 +0100609 static constexpr int kNumberOfAllocatableRegisterPairs = 0;
610
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100611 void DumpCoreRegister(std::ostream& stream, int reg) const override;
612 void DumpFloatingPointRegister(std::ostream& stream, int reg) const override;
Alexandre Rames5319def2014-10-23 10:03:10 +0100613
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100614 InstructionSet GetInstructionSet() const override {
Alexandre Rames5319def2014-10-23 10:03:10 +0100615 return InstructionSet::kArm64;
616 }
617
Vladimir Markoa0431112018-06-25 09:32:54 +0100618 const Arm64InstructionSetFeatures& GetInstructionSetFeatures() const;
Serban Constantinescu579885a2015-02-22 20:51:33 +0000619
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100620 void Initialize() override {
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100621 block_labels_.resize(GetGraph()->GetBlocks().size());
Alexandre Rames5319def2014-10-23 10:03:10 +0100622 }
623
Alexandre Rames68bd9b92016-07-15 17:41:13 +0100624 // We want to use the STP and LDP instructions to spill and restore registers for slow paths.
625 // These instructions can only encode offsets that are multiples of the register size accessed.
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100626 uint32_t GetPreferredSlotsAlignment() const override { return vixl::aarch64::kXRegSizeInBytes; }
Alexandre Rames68bd9b92016-07-15 17:41:13 +0100627
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100628 JumpTableARM64* CreateJumpTable(HPackedSwitch* switch_instr) {
Vladimir Markoca6fff82017-10-03 14:49:14 +0100629 jump_tables_.emplace_back(new (GetGraph()->GetAllocator()) JumpTableARM64(switch_instr));
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100630 return jump_tables_.back().get();
Zheng Xu3927c8b2015-11-18 17:46:25 +0800631 }
632
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100633 void Finalize(CodeAllocator* allocator) override;
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +0000634
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000635 // Code generation helpers.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100636 void MoveConstant(vixl::aarch64::CPURegister destination, HConstant* constant);
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100637 void MoveConstant(Location destination, int32_t value) override;
638 void MoveLocation(Location dst, Location src, DataType::Type dst_type) override;
639 void AddLocationAsTemp(Location location, LocationSummary* locations) override;
Calin Juravlee460d1d2015-09-29 04:52:17 +0100640
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100641 void Load(DataType::Type type,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100642 vixl::aarch64::CPURegister dst,
643 const vixl::aarch64::MemOperand& src);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100644 void Store(DataType::Type type,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100645 vixl::aarch64::CPURegister src,
646 const vixl::aarch64::MemOperand& dst);
Roland Levillain44015862016-01-22 11:47:17 +0000647 void LoadAcquire(HInstruction* instruction,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100648 vixl::aarch64::CPURegister dst,
649 const vixl::aarch64::MemOperand& src,
Roland Levillain44015862016-01-22 11:47:17 +0000650 bool needs_null_check);
Artem Serov914d7a82017-02-07 14:33:49 +0000651 void StoreRelease(HInstruction* instruction,
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100652 DataType::Type type,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100653 vixl::aarch64::CPURegister src,
Artem Serov914d7a82017-02-07 14:33:49 +0000654 const vixl::aarch64::MemOperand& dst,
655 bool needs_null_check);
Alexandre Rames67555f72014-11-18 10:55:16 +0000656
657 // Generate code to invoke a runtime entry point.
Calin Juravle175dc732015-08-25 15:42:32 +0100658 void InvokeRuntime(QuickEntrypointEnum entrypoint,
659 HInstruction* instruction,
660 uint32_t dex_pc,
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100661 SlowPathCode* slow_path = nullptr) override;
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000662
Roland Levillaindec8f632016-07-22 17:10:06 +0100663 // Generate code to invoke a runtime entry point, but do not record
664 // PC-related information in a stack map.
665 void InvokeRuntimeWithoutRecordingPcInfo(int32_t entry_point_offset,
666 HInstruction* instruction,
667 SlowPathCode* slow_path);
668
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100669 ParallelMoveResolverARM64* GetMoveResolver() override { return &move_resolver_; }
Nicolas Geoffrayf0e39372014-11-12 17:50:07 +0000670
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100671 bool NeedsTwoRegisters(DataType::Type type ATTRIBUTE_UNUSED) const override {
Nicolas Geoffray840e5462015-01-07 16:01:24 +0000672 return false;
673 }
674
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000675 // Check if the desired_string_load_kind is supported. If it is, return it,
676 // otherwise return a fall-back kind that should be used instead.
677 HLoadString::LoadKind GetSupportedLoadStringKind(
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100678 HLoadString::LoadKind desired_string_load_kind) override;
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000679
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100680 // Check if the desired_class_load_kind is supported. If it is, return it,
681 // otherwise return a fall-back kind that should be used instead.
682 HLoadClass::LoadKind GetSupportedLoadClassKind(
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100683 HLoadClass::LoadKind desired_class_load_kind) override;
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100684
Vladimir Markodc151b22015-10-15 18:02:30 +0100685 // Check if the desired_dispatch_info is supported. If it is, return it,
686 // otherwise return a fall-back info that should be used instead.
687 HInvokeStaticOrDirect::DispatchInfo GetSupportedInvokeStaticOrDirectDispatch(
688 const HInvokeStaticOrDirect::DispatchInfo& desired_dispatch_info,
Nicolas Geoffraybdb2ecc2018-09-18 14:33:55 +0100689 ArtMethod* method) override;
Vladimir Markodc151b22015-10-15 18:02:30 +0100690
Vladimir Markoe7197bf2017-06-02 17:00:23 +0100691 void GenerateStaticOrDirectCall(
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100692 HInvokeStaticOrDirect* invoke, Location temp, SlowPathCode* slow_path = nullptr) override;
Vladimir Markoe7197bf2017-06-02 17:00:23 +0100693 void GenerateVirtualCall(
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100694 HInvokeVirtual* invoke, Location temp, SlowPathCode* slow_path = nullptr) override;
Andreas Gampe85b62f22015-09-09 13:15:38 -0700695
Vladimir Marko9922f002020-06-08 15:05:15 +0100696 void MoveFromReturnRegister(Location trg, DataType::Type type) override;
Andreas Gampe878d58c2015-01-15 23:24:00 -0800697
Vladimir Marko6fd16062018-06-26 11:02:04 +0100698 // Add a new boot image intrinsic patch for an instruction and return the label
699 // to be bound before the instruction. The instruction will be either the
700 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
701 // to the associated ADRP patch label).
702 vixl::aarch64::Label* NewBootImageIntrinsicPatch(uint32_t intrinsic_data,
703 vixl::aarch64::Label* adrp_label = nullptr);
704
Vladimir Markob066d432018-01-03 13:14:37 +0000705 // Add a new boot image relocation patch for an instruction and return the label
706 // to be bound before the instruction. The instruction will be either the
707 // ADRP (pass `adrp_label = null`) or the LDR (pass `adrp_label` pointing
708 // to the associated ADRP patch label).
709 vixl::aarch64::Label* NewBootImageRelRoPatch(uint32_t boot_image_offset,
710 vixl::aarch64::Label* adrp_label = nullptr);
711
712 // Add a new boot image method patch for an instruction and return the label
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000713 // to be bound before the instruction. The instruction will be either the
714 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
715 // to the associated ADRP patch label).
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000716 vixl::aarch64::Label* NewBootImageMethodPatch(MethodReference target_method,
717 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000718
Vladimir Marko0eb882b2017-05-15 13:39:18 +0100719 // Add a new .bss entry method patch for an instruction and return
720 // the label to be bound before the instruction. The instruction will be
721 // either the ADRP (pass `adrp_label = null`) or the LDR (pass `adrp_label`
722 // pointing to the associated ADRP patch label).
723 vixl::aarch64::Label* NewMethodBssEntryPatch(MethodReference target_method,
724 vixl::aarch64::Label* adrp_label = nullptr);
725
Vladimir Markob066d432018-01-03 13:14:37 +0000726 // Add a new boot image type patch for an instruction and return the label
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100727 // to be bound before the instruction. The instruction will be either the
728 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
729 // to the associated ADRP patch label).
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000730 vixl::aarch64::Label* NewBootImageTypePatch(const DexFile& dex_file,
731 dex::TypeIndex type_index,
732 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100733
Vladimir Marko1998cd02017-01-13 13:02:58 +0000734 // Add a new .bss entry type patch for an instruction and return the label
735 // to be bound before the instruction. The instruction will be either the
736 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
737 // to the associated ADRP patch label).
738 vixl::aarch64::Label* NewBssEntryTypePatch(const DexFile& dex_file,
739 dex::TypeIndex type_index,
740 vixl::aarch64::Label* adrp_label = nullptr);
741
Vladimir Markob066d432018-01-03 13:14:37 +0000742 // Add a new boot image string patch for an instruction and return the label
Vladimir Marko65979462017-05-19 17:25:12 +0100743 // to be bound before the instruction. The instruction will be either the
744 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
745 // to the associated ADRP patch label).
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000746 vixl::aarch64::Label* NewBootImageStringPatch(const DexFile& dex_file,
747 dex::StringIndex string_index,
748 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Marko65979462017-05-19 17:25:12 +0100749
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +0100750 // Add a new .bss entry string patch for an instruction and return the label
751 // to be bound before the instruction. The instruction will be either the
752 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
753 // to the associated ADRP patch label).
754 vixl::aarch64::Label* NewStringBssEntryPatch(const DexFile& dex_file,
755 dex::StringIndex string_index,
756 vixl::aarch64::Label* adrp_label = nullptr);
757
Vladimir Markof6675082019-05-17 12:05:28 +0100758 // Emit the BL instruction for entrypoint thunk call and record the associated patch for AOT.
759 void EmitEntrypointThunkCall(ThreadOffset64 entrypoint_offset);
760
Vladimir Marko966b46f2018-08-03 10:20:19 +0000761 // Emit the CBNZ instruction for baker read barrier and record
762 // the associated patch for AOT or slow path for JIT.
763 void EmitBakerReadBarrierCbnz(uint32_t custom_data);
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000764
Scott Wakeling97c72b72016-06-24 16:19:36 +0100765 vixl::aarch64::Literal<uint32_t>* DeduplicateBootImageAddressLiteral(uint64_t address);
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000766 vixl::aarch64::Literal<uint32_t>* DeduplicateJitStringLiteral(const DexFile& dex_file,
Nicolas Geoffrayf0acfe72017-01-09 20:54:52 +0000767 dex::StringIndex string_index,
768 Handle<mirror::String> handle);
Nicolas Geoffray22384ae2016-12-12 22:33:36 +0000769 vixl::aarch64::Literal<uint32_t>* DeduplicateJitClassLiteral(const DexFile& dex_file,
770 dex::TypeIndex string_index,
Nicolas Geoffray5247c082017-01-13 14:17:29 +0000771 Handle<mirror::Class> handle);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000772
Vladimir Markoaad75c62016-10-03 08:46:48 +0000773 void EmitAdrpPlaceholder(vixl::aarch64::Label* fixup_label, vixl::aarch64::Register reg);
774 void EmitAddPlaceholder(vixl::aarch64::Label* fixup_label,
775 vixl::aarch64::Register out,
776 vixl::aarch64::Register base);
777 void EmitLdrOffsetPlaceholder(vixl::aarch64::Label* fixup_label,
778 vixl::aarch64::Register out,
779 vixl::aarch64::Register base);
780
Vladimir Marko6fd16062018-06-26 11:02:04 +0100781 void LoadBootImageAddress(vixl::aarch64::Register reg, uint32_t boot_image_reference);
782 void AllocateInstanceForIntrinsic(HInvokeStaticOrDirect* invoke, uint32_t boot_image_offset);
Vladimir Markoeebb8212018-06-05 14:57:24 +0100783
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100784 void EmitLinkerPatches(ArenaVector<linker::LinkerPatch>* linker_patches) override;
785 bool NeedsThunkCode(const linker::LinkerPatch& patch) const override;
Vladimir Markoca1e0382018-04-11 09:58:41 +0000786 void EmitThunkCode(const linker::LinkerPatch& patch,
787 /*out*/ ArenaVector<uint8_t>* code,
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100788 /*out*/ std::string* debug_name) override;
Vladimir Marko58155012015-08-19 12:49:41 +0000789
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100790 void EmitJitRootPatches(uint8_t* code, const uint8_t* roots_data) override;
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000791
Vladimir Markoca1e0382018-04-11 09:58:41 +0000792 // Generate a GC root reference load:
793 //
794 // root <- *(obj + offset)
795 //
796 // while honoring read barriers based on read_barrier_option.
797 void GenerateGcRootFieldLoad(HInstruction* instruction,
798 Location root,
799 vixl::aarch64::Register obj,
800 uint32_t offset,
801 vixl::aarch64::Label* fixup_label,
802 ReadBarrierOption read_barrier_option);
Vladimir Marko94796f82018-08-08 15:15:33 +0100803 // Generate MOV for the `old_value` in UnsafeCASObject and mark it with Baker read barrier.
804 void GenerateUnsafeCasOldValueMovWithBakerReadBarrier(vixl::aarch64::Register marked,
805 vixl::aarch64::Register old_value);
Roland Levillain44015862016-01-22 11:47:17 +0000806 // Fast path implementation of ReadBarrier::Barrier for a heap
807 // reference field load when Baker's read barriers are used.
Vladimir Marko248141f2018-08-10 10:40:07 +0100808 // Overload suitable for Unsafe.getObject/-Volatile() intrinsic.
809 void GenerateFieldLoadWithBakerReadBarrier(HInstruction* instruction,
810 Location ref,
811 vixl::aarch64::Register obj,
812 const vixl::aarch64::MemOperand& src,
813 bool needs_null_check,
814 bool use_load_acquire);
815 // Fast path implementation of ReadBarrier::Barrier for a heap
816 // reference field load when Baker's read barriers are used.
Roland Levillain44015862016-01-22 11:47:17 +0000817 void GenerateFieldLoadWithBakerReadBarrier(HInstruction* instruction,
818 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100819 vixl::aarch64::Register obj,
Roland Levillain44015862016-01-22 11:47:17 +0000820 uint32_t offset,
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000821 Location maybe_temp,
Roland Levillain44015862016-01-22 11:47:17 +0000822 bool needs_null_check,
823 bool use_load_acquire);
824 // Fast path implementation of ReadBarrier::Barrier for a heap
825 // reference array load when Baker's read barriers are used.
Artem Serov0806f582018-10-11 20:14:20 +0100826 void GenerateArrayLoadWithBakerReadBarrier(HArrayGet* instruction,
827 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100828 vixl::aarch64::Register obj,
Roland Levillain44015862016-01-22 11:47:17 +0000829 uint32_t data_offset,
830 Location index,
Roland Levillain44015862016-01-22 11:47:17 +0000831 bool needs_null_check);
Roland Levillainff487002017-03-07 16:50:01 +0000832
Roland Levillain2b03a1f2017-06-06 16:09:59 +0100833 // Emit code checking the status of the Marking Register, and
834 // aborting the program if MR does not match the value stored in the
835 // art::Thread object. Code is only emitted in debug mode and if
836 // CompilerOptions::EmitRunTimeChecksInDebugMode returns true.
837 //
838 // Argument `code` is used to identify the different occurrences of
839 // MaybeGenerateMarkingRegisterCheck in the code generator, and is
840 // passed to the BRK instruction.
841 //
842 // If `temp_loc` is a valid location, it is expected to be a
843 // register and will be used as a temporary to generate code;
844 // otherwise, a temporary will be fetched from the core register
845 // scratch pool.
846 virtual void MaybeGenerateMarkingRegisterCheck(int code,
847 Location temp_loc = Location::NoLocation());
848
Roland Levillain44015862016-01-22 11:47:17 +0000849 // Generate a read barrier for a heap reference within `instruction`
850 // using a slow path.
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000851 //
852 // A read barrier for an object reference read from the heap is
853 // implemented as a call to the artReadBarrierSlow runtime entry
854 // point, which is passed the values in locations `ref`, `obj`, and
855 // `offset`:
856 //
857 // mirror::Object* artReadBarrierSlow(mirror::Object* ref,
858 // mirror::Object* obj,
859 // uint32_t offset);
860 //
861 // The `out` location contains the value returned by
862 // artReadBarrierSlow.
863 //
864 // When `index` is provided (i.e. for array accesses), the offset
865 // value passed to artReadBarrierSlow is adjusted to take `index`
866 // into account.
Roland Levillain44015862016-01-22 11:47:17 +0000867 void GenerateReadBarrierSlow(HInstruction* instruction,
868 Location out,
869 Location ref,
870 Location obj,
871 uint32_t offset,
872 Location index = Location::NoLocation());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000873
Roland Levillain44015862016-01-22 11:47:17 +0000874 // If read barriers are enabled, generate a read barrier for a heap
875 // reference using a slow path. If heap poisoning is enabled, also
876 // unpoison the reference in `out`.
877 void MaybeGenerateReadBarrierSlow(HInstruction* instruction,
878 Location out,
879 Location ref,
880 Location obj,
881 uint32_t offset,
882 Location index = Location::NoLocation());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000883
Roland Levillain44015862016-01-22 11:47:17 +0000884 // Generate a read barrier for a GC root within `instruction` using
885 // a slow path.
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000886 //
887 // A read barrier for an object reference GC root is implemented as
888 // a call to the artReadBarrierForRootSlow runtime entry point,
889 // which is passed the value in location `root`:
890 //
891 // mirror::Object* artReadBarrierForRootSlow(GcRoot<mirror::Object>* root);
892 //
893 // The `out` location contains the value returned by
894 // artReadBarrierForRootSlow.
Roland Levillain44015862016-01-22 11:47:17 +0000895 void GenerateReadBarrierForRootSlow(HInstruction* instruction, Location out, Location root);
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000896
Vladimir Markodec78172020-06-19 15:31:23 +0100897 void IncreaseFrame(size_t adjustment) override;
898 void DecreaseFrame(size_t adjustment) override;
899
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100900 void GenerateNop() override;
David Srbeckyc7098ff2016-02-09 14:30:11 +0000901
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100902 void GenerateImplicitNullCheck(HNullCheck* instruction) override;
903 void GenerateExplicitNullCheck(HNullCheck* instruction) override;
Calin Juravle2ae48182016-03-16 14:05:09 +0000904
Evgeny Astigeevich98416bf2019-09-09 14:52:12 +0100905 void MaybeRecordImplicitNullCheck(HInstruction* instr) final {
906 // The function must be only called within special scopes
907 // (EmissionCheckScope, ExactAssemblyScope) which prevent generation of
908 // veneer/literal pools by VIXL assembler.
909 CHECK_EQ(GetVIXLAssembler()->ArePoolsBlocked(), true)
910 << "The function must only be called within EmissionCheckScope or ExactAssemblyScope";
911 CodeGenerator::MaybeRecordImplicitNullCheck(instr);
912 }
913
Nicolas Geoffraye2a3aa92019-11-25 17:52:58 +0000914 void MaybeGenerateInlineCacheCheck(HInstruction* instruction, vixl::aarch64::Register klass);
Nicolas Geoffraya59af8a2019-11-27 17:42:32 +0000915 void MaybeIncrementHotness(bool is_frame_entry);
Nicolas Geoffraye2a3aa92019-11-25 17:52:58 +0000916
Alexandre Rames5319def2014-10-23 10:03:10 +0100917 private:
Vladimir Markoca1e0382018-04-11 09:58:41 +0000918 // Encoding of thunk type and data for link-time generated thunks for Baker read barriers.
919
920 enum class BakerReadBarrierKind : uint8_t {
Vladimir Marko0ecac682018-08-07 10:40:38 +0100921 kField, // Field get or array get with constant offset (i.e. constant index).
922 kAcquire, // Volatile field get.
923 kArray, // Array get with index in register.
924 kGcRoot, // GC root load.
Vladimir Markoca1e0382018-04-11 09:58:41 +0000925 kLast = kGcRoot
926 };
927
928 static constexpr uint32_t kBakerReadBarrierInvalidEncodedReg = /* sp/zr is invalid */ 31u;
929
930 static constexpr size_t kBitsForBakerReadBarrierKind =
931 MinimumBitsToStore(static_cast<size_t>(BakerReadBarrierKind::kLast));
932 static constexpr size_t kBakerReadBarrierBitsForRegister =
933 MinimumBitsToStore(kBakerReadBarrierInvalidEncodedReg);
934 using BakerReadBarrierKindField =
935 BitField<BakerReadBarrierKind, 0, kBitsForBakerReadBarrierKind>;
936 using BakerReadBarrierFirstRegField =
937 BitField<uint32_t, kBitsForBakerReadBarrierKind, kBakerReadBarrierBitsForRegister>;
938 using BakerReadBarrierSecondRegField =
939 BitField<uint32_t,
940 kBitsForBakerReadBarrierKind + kBakerReadBarrierBitsForRegister,
941 kBakerReadBarrierBitsForRegister>;
942
943 static void CheckValidReg(uint32_t reg) {
944 DCHECK(reg < vixl::aarch64::lr.GetCode() &&
945 reg != vixl::aarch64::ip0.GetCode() &&
946 reg != vixl::aarch64::ip1.GetCode()) << reg;
947 }
948
949 static inline uint32_t EncodeBakerReadBarrierFieldData(uint32_t base_reg, uint32_t holder_reg) {
950 CheckValidReg(base_reg);
951 CheckValidReg(holder_reg);
952 return BakerReadBarrierKindField::Encode(BakerReadBarrierKind::kField) |
953 BakerReadBarrierFirstRegField::Encode(base_reg) |
954 BakerReadBarrierSecondRegField::Encode(holder_reg);
955 }
956
Vladimir Marko0ecac682018-08-07 10:40:38 +0100957 static inline uint32_t EncodeBakerReadBarrierAcquireData(uint32_t base_reg, uint32_t holder_reg) {
958 CheckValidReg(base_reg);
959 CheckValidReg(holder_reg);
960 DCHECK_NE(base_reg, holder_reg);
961 return BakerReadBarrierKindField::Encode(BakerReadBarrierKind::kAcquire) |
962 BakerReadBarrierFirstRegField::Encode(base_reg) |
963 BakerReadBarrierSecondRegField::Encode(holder_reg);
964 }
965
Vladimir Markoca1e0382018-04-11 09:58:41 +0000966 static inline uint32_t EncodeBakerReadBarrierArrayData(uint32_t base_reg) {
967 CheckValidReg(base_reg);
968 return BakerReadBarrierKindField::Encode(BakerReadBarrierKind::kArray) |
969 BakerReadBarrierFirstRegField::Encode(base_reg) |
970 BakerReadBarrierSecondRegField::Encode(kBakerReadBarrierInvalidEncodedReg);
971 }
972
973 static inline uint32_t EncodeBakerReadBarrierGcRootData(uint32_t root_reg) {
974 CheckValidReg(root_reg);
975 return BakerReadBarrierKindField::Encode(BakerReadBarrierKind::kGcRoot) |
976 BakerReadBarrierFirstRegField::Encode(root_reg) |
977 BakerReadBarrierSecondRegField::Encode(kBakerReadBarrierInvalidEncodedReg);
978 }
979
980 void CompileBakerReadBarrierThunk(Arm64Assembler& assembler,
981 uint32_t encoded_data,
982 /*out*/ std::string* debug_name);
983
Scott Wakeling97c72b72016-06-24 16:19:36 +0100984 using Uint64ToLiteralMap = ArenaSafeMap<uint64_t, vixl::aarch64::Literal<uint64_t>*>;
985 using Uint32ToLiteralMap = ArenaSafeMap<uint32_t, vixl::aarch64::Literal<uint32_t>*>;
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000986 using StringToLiteralMap = ArenaSafeMap<StringReference,
987 vixl::aarch64::Literal<uint32_t>*,
988 StringReferenceValueComparator>;
Nicolas Geoffray22384ae2016-12-12 22:33:36 +0000989 using TypeToLiteralMap = ArenaSafeMap<TypeReference,
990 vixl::aarch64::Literal<uint32_t>*,
991 TypeReferenceValueComparator>;
Vladimir Marko58155012015-08-19 12:49:41 +0000992
Vladimir Marko0eb882b2017-05-15 13:39:18 +0100993 vixl::aarch64::Literal<uint32_t>* DeduplicateUint32Literal(uint32_t value);
Scott Wakeling97c72b72016-06-24 16:19:36 +0100994 vixl::aarch64::Literal<uint64_t>* DeduplicateUint64Literal(uint64_t value);
Vladimir Marko58155012015-08-19 12:49:41 +0000995
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000996 // The PcRelativePatchInfo is used for PC-relative addressing of methods/strings/types,
997 // whether through .data.bimg.rel.ro, .bss, or directly in the boot image.
998 struct PcRelativePatchInfo : PatchInfo<vixl::aarch64::Label> {
999 PcRelativePatchInfo(const DexFile* dex_file, uint32_t off_or_idx)
1000 : PatchInfo<vixl::aarch64::Label>(dex_file, off_or_idx), pc_insn_label() { }
Vladimir Marko58155012015-08-19 12:49:41 +00001001
Scott Wakeling97c72b72016-06-24 16:19:36 +01001002 vixl::aarch64::Label* pc_insn_label;
Vladimir Marko58155012015-08-19 12:49:41 +00001003 };
1004
Vladimir Markof4f2daa2017-03-20 18:26:59 +00001005 struct BakerReadBarrierPatchInfo {
1006 explicit BakerReadBarrierPatchInfo(uint32_t data) : label(), custom_data(data) { }
1007
1008 vixl::aarch64::Label label;
1009 uint32_t custom_data;
1010 };
1011
Vladimir Marko59eb30f2018-02-20 11:52:34 +00001012 vixl::aarch64::Label* NewPcRelativePatch(const DexFile* dex_file,
Scott Wakeling97c72b72016-06-24 16:19:36 +01001013 uint32_t offset_or_index,
1014 vixl::aarch64::Label* adrp_label,
1015 ArenaDeque<PcRelativePatchInfo>* patches);
Vladimir Markocac5a7e2016-02-22 10:39:50 +00001016
Zheng Xu3927c8b2015-11-18 17:46:25 +08001017 void EmitJumpTables();
1018
Vladimir Markod8dbc8d2017-09-20 13:37:47 +01001019 template <linker::LinkerPatch (*Factory)(size_t, const DexFile*, uint32_t, uint32_t)>
Vladimir Markoaad75c62016-10-03 08:46:48 +00001020 static void EmitPcRelativeLinkerPatches(const ArenaDeque<PcRelativePatchInfo>& infos,
Vladimir Markod8dbc8d2017-09-20 13:37:47 +01001021 ArenaVector<linker::LinkerPatch>* linker_patches);
Vladimir Markoaad75c62016-10-03 08:46:48 +00001022
Artem Serov1a719e42019-07-18 14:24:55 +01001023 // Returns whether SVE features are supported and should be used.
1024 bool ShouldUseSVE() const;
1025
Alexandre Rames5319def2014-10-23 10:03:10 +01001026 // Labels for each block that will be compiled.
Scott Wakeling97c72b72016-06-24 16:19:36 +01001027 // We use a deque so that the `vixl::aarch64::Label` objects do not move in memory.
1028 ArenaDeque<vixl::aarch64::Label> block_labels_; // Indexed by block id.
1029 vixl::aarch64::Label frame_entry_label_;
Alexandre Ramesc01a6642016-04-15 11:54:06 +01001030 ArenaVector<std::unique_ptr<JumpTableARM64>> jump_tables_;
Alexandre Rames5319def2014-10-23 10:03:10 +01001031
Artem Serov1a719e42019-07-18 14:24:55 +01001032 LocationsBuilderARM64Neon location_builder_neon_;
1033 InstructionCodeGeneratorARM64Neon instruction_visitor_neon_;
1034 LocationsBuilderARM64Sve location_builder_sve_;
1035 InstructionCodeGeneratorARM64Sve instruction_visitor_sve_;
1036
1037 LocationsBuilderARM64* location_builder_;
1038 InstructionCodeGeneratorARM64* instruction_visitor_;
Alexandre Rames3e69f162014-12-10 10:36:50 +00001039 ParallelMoveResolverARM64 move_resolver_;
Alexandre Rames5319def2014-10-23 10:03:10 +01001040 Arm64Assembler assembler_;
1041
Vladimir Marko2d06e022019-07-08 15:45:19 +01001042 // PC-relative method patch info for kBootImageLinkTimePcRelative.
Vladimir Marko59eb30f2018-02-20 11:52:34 +00001043 ArenaDeque<PcRelativePatchInfo> boot_image_method_patches_;
Vladimir Marko0eb882b2017-05-15 13:39:18 +01001044 // PC-relative method patch info for kBssEntry.
1045 ArenaDeque<PcRelativePatchInfo> method_bss_entry_patches_;
Vladimir Marko1998cd02017-01-13 13:02:58 +00001046 // PC-relative type patch info for kBootImageLinkTimePcRelative.
Vladimir Marko59eb30f2018-02-20 11:52:34 +00001047 ArenaDeque<PcRelativePatchInfo> boot_image_type_patches_;
Vladimir Marko1998cd02017-01-13 13:02:58 +00001048 // PC-relative type patch info for kBssEntry.
1049 ArenaDeque<PcRelativePatchInfo> type_bss_entry_patches_;
Vladimir Markoe47f60c2018-02-21 13:43:28 +00001050 // PC-relative String patch info for kBootImageLinkTimePcRelative.
Vladimir Marko59eb30f2018-02-20 11:52:34 +00001051 ArenaDeque<PcRelativePatchInfo> boot_image_string_patches_;
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +01001052 // PC-relative String patch info for kBssEntry.
1053 ArenaDeque<PcRelativePatchInfo> string_bss_entry_patches_;
Vladimir Marko2d06e022019-07-08 15:45:19 +01001054 // PC-relative patch info for IntrinsicObjects for the boot image,
1055 // and for method/type/string patches for kBootImageRelRo otherwise.
1056 ArenaDeque<PcRelativePatchInfo> boot_image_other_patches_;
Vladimir Markof6675082019-05-17 12:05:28 +01001057 // Patch info for calls to entrypoint dispatch thunks. Used for slow paths.
1058 ArenaDeque<PatchInfo<vixl::aarch64::Label>> call_entrypoint_patches_;
Vladimir Markof4f2daa2017-03-20 18:26:59 +00001059 // Baker read barrier patch info.
1060 ArenaDeque<BakerReadBarrierPatchInfo> baker_read_barrier_patches_;
Vladimir Marko58155012015-08-19 12:49:41 +00001061
Vladimir Markof6675082019-05-17 12:05:28 +01001062 // Deduplication map for 32-bit literals, used for JIT for boot image addresses.
1063 Uint32ToLiteralMap uint32_literals_;
1064 // Deduplication map for 64-bit literals, used for JIT for method address or method code.
1065 Uint64ToLiteralMap uint64_literals_;
Nicolas Geoffray132d8362016-11-16 09:19:42 +00001066 // Patches for string literals in JIT compiled code.
1067 StringToLiteralMap jit_string_patches_;
Nicolas Geoffray22384ae2016-12-12 22:33:36 +00001068 // Patches for class literals in JIT compiled code.
1069 TypeToLiteralMap jit_class_patches_;
Nicolas Geoffray132d8362016-11-16 09:19:42 +00001070
Vladimir Marko966b46f2018-08-03 10:20:19 +00001071 // Baker read barrier slow paths, mapping custom data (uint32_t) to label.
1072 // Wrap the label to work around vixl::aarch64::Label being non-copyable
1073 // and non-moveable and as such unusable in ArenaSafeMap<>.
1074 struct LabelWrapper {
1075 LabelWrapper(const LabelWrapper& src)
1076 : label() {
1077 DCHECK(!src.label.IsLinked() && !src.label.IsBound());
1078 }
1079 LabelWrapper() = default;
1080 vixl::aarch64::Label label;
1081 };
1082 ArenaSafeMap<uint32_t, LabelWrapper> jit_baker_read_barrier_slow_paths_;
1083
Vladimir Markoca1e0382018-04-11 09:58:41 +00001084 friend class linker::Arm64RelativePatcherTest;
Alexandre Rames5319def2014-10-23 10:03:10 +01001085 DISALLOW_COPY_AND_ASSIGN(CodeGeneratorARM64);
1086};
1087
Alexandre Rames3e69f162014-12-10 10:36:50 +00001088inline Arm64Assembler* ParallelMoveResolverARM64::GetAssembler() const {
1089 return codegen_->GetAssembler();
1090}
1091
Alexandre Rames5319def2014-10-23 10:03:10 +01001092} // namespace arm64
1093} // namespace art
1094
1095#endif // ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_