blob: ada5742fc0032b23eb1b4ffcb90c9009e19aa240 [file] [log] [blame]
Alexandre Rames5319def2014-10-23 10:03:10 +01001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
18#define ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
19
Vladimir Markoca1e0382018-04-11 09:58:41 +000020#include "base/bit_field.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010021#include "code_generator.h"
Calin Juravlee460d1d2015-09-29 04:52:17 +010022#include "common_arm64.h"
David Sehr9e734c72018-01-04 17:56:19 -080023#include "dex/dex_file_types.h"
David Sehr312f3b22018-03-19 08:39:26 -070024#include "dex/string_reference.h"
25#include "dex/type_reference.h"
Calin Juravlecd6dffe2015-01-08 17:35:35 +000026#include "driver/compiler_options.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010027#include "nodes.h"
28#include "parallel_move_resolver.h"
29#include "utils/arm64/assembler_arm64.h"
Scott Wakeling97c72b72016-06-24 16:19:36 +010030
Artem Serovaf4e42a2016-08-08 15:11:24 +010031// TODO(VIXL): Make VIXL compile with -Wshadow.
Scott Wakeling97c72b72016-06-24 16:19:36 +010032#pragma GCC diagnostic push
33#pragma GCC diagnostic ignored "-Wshadow"
Artem Serovaf4e42a2016-08-08 15:11:24 +010034#include "aarch64/disasm-aarch64.h"
35#include "aarch64/macro-assembler-aarch64.h"
Scott Wakeling97c72b72016-06-24 16:19:36 +010036#pragma GCC diagnostic pop
Alexandre Rames5319def2014-10-23 10:03:10 +010037
38namespace art {
Vladimir Markoca1e0382018-04-11 09:58:41 +000039
40namespace linker {
41class Arm64RelativePatcherTest;
42} // namespace linker
43
Alexandre Rames5319def2014-10-23 10:03:10 +010044namespace arm64 {
45
46class CodeGeneratorARM64;
Andreas Gampe878d58c2015-01-15 23:24:00 -080047
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000048// Use a local definition to prevent copying mistakes.
Andreas Gampe542451c2016-07-26 09:02:02 -070049static constexpr size_t kArm64WordSize = static_cast<size_t>(kArm64PointerSize);
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000050
Artem Serov914d7a82017-02-07 14:33:49 +000051// These constants are used as an approximate margin when emission of veneer and literal pools
52// must be blocked.
53static constexpr int kMaxMacroInstructionSizeInBytes = 15 * vixl::aarch64::kInstructionSize;
54static constexpr int kInvokeCodeMarginSizeInBytes = 6 * kMaxMacroInstructionSizeInBytes;
55
Scott Wakeling97c72b72016-06-24 16:19:36 +010056static const vixl::aarch64::Register kParameterCoreRegisters[] = {
57 vixl::aarch64::x1,
58 vixl::aarch64::x2,
59 vixl::aarch64::x3,
60 vixl::aarch64::x4,
61 vixl::aarch64::x5,
62 vixl::aarch64::x6,
63 vixl::aarch64::x7
Alexandre Rames5319def2014-10-23 10:03:10 +010064};
65static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
Scott Wakeling97c72b72016-06-24 16:19:36 +010066static const vixl::aarch64::FPRegister kParameterFPRegisters[] = {
67 vixl::aarch64::d0,
68 vixl::aarch64::d1,
69 vixl::aarch64::d2,
70 vixl::aarch64::d3,
71 vixl::aarch64::d4,
72 vixl::aarch64::d5,
73 vixl::aarch64::d6,
74 vixl::aarch64::d7
Alexandre Rames5319def2014-10-23 10:03:10 +010075};
76static constexpr size_t kParameterFPRegistersLength = arraysize(kParameterFPRegisters);
77
Roland Levillain97c46462017-05-11 14:04:03 +010078// Thread Register.
Scott Wakeling97c72b72016-06-24 16:19:36 +010079const vixl::aarch64::Register tr = vixl::aarch64::x19;
Roland Levillain97c46462017-05-11 14:04:03 +010080// Marking Register.
81const vixl::aarch64::Register mr = vixl::aarch64::x20;
Scott Wakeling97c72b72016-06-24 16:19:36 +010082// Method register on invoke.
83static const vixl::aarch64::Register kArtMethodRegister = vixl::aarch64::x0;
84const vixl::aarch64::CPURegList vixl_reserved_core_registers(vixl::aarch64::ip0,
85 vixl::aarch64::ip1);
86const vixl::aarch64::CPURegList vixl_reserved_fp_registers(vixl::aarch64::d31);
Alexandre Rames5319def2014-10-23 10:03:10 +010087
Roland Levillain97c46462017-05-11 14:04:03 +010088const vixl::aarch64::CPURegList runtime_reserved_core_registers =
89 vixl::aarch64::CPURegList(
90 tr,
91 // Reserve X20 as Marking Register when emitting Baker read barriers.
92 ((kEmitCompilerReadBarrier && kUseBakerReadBarrier) ? mr : vixl::aarch64::NoCPUReg),
93 vixl::aarch64::lr);
Serban Constantinescu3d087de2015-01-28 11:57:05 +000094
Vladimir Marko248141f2018-08-10 10:40:07 +010095// Some instructions have special requirements for a temporary, for example
96// LoadClass/kBssEntry and LoadString/kBssEntry for Baker read barrier require
97// temp that's not an R0 (to avoid an extra move) and Baker read barrier field
98// loads with large offsets need a fixed register to limit the number of link-time
99// thunks we generate. For these and similar cases, we want to reserve a specific
100// register that's neither callee-save nor an argument register. We choose x15.
101inline Location FixedTempLocation() {
102 return Location::RegisterLocation(vixl::aarch64::x15.GetCode());
103}
104
Roland Levillain97c46462017-05-11 14:04:03 +0100105// Callee-save registers AAPCS64, without x19 (Thread Register) (nor
106// x20 (Marking Register) when emitting Baker read barriers).
107const vixl::aarch64::CPURegList callee_saved_core_registers(
108 vixl::aarch64::CPURegister::kRegister,
109 vixl::aarch64::kXRegSize,
110 ((kEmitCompilerReadBarrier && kUseBakerReadBarrier)
111 ? vixl::aarch64::x21.GetCode()
112 : vixl::aarch64::x20.GetCode()),
113 vixl::aarch64::x30.GetCode());
Scott Wakeling97c72b72016-06-24 16:19:36 +0100114const vixl::aarch64::CPURegList callee_saved_fp_registers(vixl::aarch64::CPURegister::kFPRegister,
115 vixl::aarch64::kDRegSize,
116 vixl::aarch64::d8.GetCode(),
117 vixl::aarch64::d15.GetCode());
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100118Location ARM64ReturnLocation(DataType::Type return_type);
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000119
Andreas Gampe878d58c2015-01-15 23:24:00 -0800120class SlowPathCodeARM64 : public SlowPathCode {
121 public:
David Srbecky9cd6d372016-02-09 15:24:47 +0000122 explicit SlowPathCodeARM64(HInstruction* instruction)
123 : SlowPathCode(instruction), entry_label_(), exit_label_() {}
Andreas Gampe878d58c2015-01-15 23:24:00 -0800124
Scott Wakeling97c72b72016-06-24 16:19:36 +0100125 vixl::aarch64::Label* GetEntryLabel() { return &entry_label_; }
126 vixl::aarch64::Label* GetExitLabel() { return &exit_label_; }
Andreas Gampe878d58c2015-01-15 23:24:00 -0800127
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100128 void SaveLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) override;
129 void RestoreLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) override;
Zheng Xuda403092015-04-24 17:35:39 +0800130
Andreas Gampe878d58c2015-01-15 23:24:00 -0800131 private:
Scott Wakeling97c72b72016-06-24 16:19:36 +0100132 vixl::aarch64::Label entry_label_;
133 vixl::aarch64::Label exit_label_;
Andreas Gampe878d58c2015-01-15 23:24:00 -0800134
135 DISALLOW_COPY_AND_ASSIGN(SlowPathCodeARM64);
136};
137
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100138class JumpTableARM64 : public DeletableArenaObject<kArenaAllocSwitchTable> {
Zheng Xu3927c8b2015-11-18 17:46:25 +0800139 public:
140 explicit JumpTableARM64(HPackedSwitch* switch_instr)
141 : switch_instr_(switch_instr), table_start_() {}
142
Scott Wakeling97c72b72016-06-24 16:19:36 +0100143 vixl::aarch64::Label* GetTableStartLabel() { return &table_start_; }
Zheng Xu3927c8b2015-11-18 17:46:25 +0800144
145 void EmitTable(CodeGeneratorARM64* codegen);
146
147 private:
148 HPackedSwitch* const switch_instr_;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100149 vixl::aarch64::Label table_start_;
Zheng Xu3927c8b2015-11-18 17:46:25 +0800150
151 DISALLOW_COPY_AND_ASSIGN(JumpTableARM64);
152};
153
Scott Wakeling97c72b72016-06-24 16:19:36 +0100154static const vixl::aarch64::Register kRuntimeParameterCoreRegisters[] =
155 { vixl::aarch64::x0,
156 vixl::aarch64::x1,
157 vixl::aarch64::x2,
158 vixl::aarch64::x3,
159 vixl::aarch64::x4,
160 vixl::aarch64::x5,
161 vixl::aarch64::x6,
162 vixl::aarch64::x7 };
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000163static constexpr size_t kRuntimeParameterCoreRegistersLength =
164 arraysize(kRuntimeParameterCoreRegisters);
Scott Wakeling97c72b72016-06-24 16:19:36 +0100165static const vixl::aarch64::FPRegister kRuntimeParameterFpuRegisters[] =
166 { vixl::aarch64::d0,
167 vixl::aarch64::d1,
168 vixl::aarch64::d2,
169 vixl::aarch64::d3,
170 vixl::aarch64::d4,
171 vixl::aarch64::d5,
172 vixl::aarch64::d6,
173 vixl::aarch64::d7 };
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000174static constexpr size_t kRuntimeParameterFpuRegistersLength =
175 arraysize(kRuntimeParameterCoreRegisters);
176
Scott Wakeling97c72b72016-06-24 16:19:36 +0100177class InvokeRuntimeCallingConvention : public CallingConvention<vixl::aarch64::Register,
178 vixl::aarch64::FPRegister> {
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000179 public:
180 static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
181
182 InvokeRuntimeCallingConvention()
183 : CallingConvention(kRuntimeParameterCoreRegisters,
184 kRuntimeParameterCoreRegistersLength,
185 kRuntimeParameterFpuRegisters,
Mathieu Chartiere401d142015-04-22 13:56:20 -0700186 kRuntimeParameterFpuRegistersLength,
187 kArm64PointerSize) {}
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000188
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100189 Location GetReturnLocation(DataType::Type return_type);
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000190
191 private:
192 DISALLOW_COPY_AND_ASSIGN(InvokeRuntimeCallingConvention);
193};
194
Scott Wakeling97c72b72016-06-24 16:19:36 +0100195class InvokeDexCallingConvention : public CallingConvention<vixl::aarch64::Register,
196 vixl::aarch64::FPRegister> {
Alexandre Rames5319def2014-10-23 10:03:10 +0100197 public:
198 InvokeDexCallingConvention()
199 : CallingConvention(kParameterCoreRegisters,
200 kParameterCoreRegistersLength,
201 kParameterFPRegisters,
Mathieu Chartiere401d142015-04-22 13:56:20 -0700202 kParameterFPRegistersLength,
203 kArm64PointerSize) {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100204
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100205 Location GetReturnLocation(DataType::Type return_type) const {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000206 return ARM64ReturnLocation(return_type);
Alexandre Rames5319def2014-10-23 10:03:10 +0100207 }
208
209
210 private:
211 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConvention);
212};
213
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100214class InvokeDexCallingConventionVisitorARM64 : public InvokeDexCallingConventionVisitor {
Alexandre Rames5319def2014-10-23 10:03:10 +0100215 public:
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100216 InvokeDexCallingConventionVisitorARM64() {}
217 virtual ~InvokeDexCallingConventionVisitorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100218
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100219 Location GetNextLocation(DataType::Type type) override;
220 Location GetReturnLocation(DataType::Type return_type) const override {
Alexandre Rames5319def2014-10-23 10:03:10 +0100221 return calling_convention.GetReturnLocation(return_type);
222 }
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100223 Location GetMethodLocation() const override;
Alexandre Rames5319def2014-10-23 10:03:10 +0100224
225 private:
226 InvokeDexCallingConvention calling_convention;
Alexandre Rames5319def2014-10-23 10:03:10 +0100227
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100228 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConventionVisitorARM64);
Alexandre Rames5319def2014-10-23 10:03:10 +0100229};
230
Calin Juravlee460d1d2015-09-29 04:52:17 +0100231class FieldAccessCallingConventionARM64 : public FieldAccessCallingConvention {
232 public:
233 FieldAccessCallingConventionARM64() {}
234
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100235 Location GetObjectLocation() const override {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100236 return helpers::LocationFrom(vixl::aarch64::x1);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100237 }
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100238 Location GetFieldIndexLocation() const override {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100239 return helpers::LocationFrom(vixl::aarch64::x0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100240 }
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100241 Location GetReturnLocation(DataType::Type type ATTRIBUTE_UNUSED) const override {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100242 return helpers::LocationFrom(vixl::aarch64::x0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100243 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100244 Location GetSetValueLocation(DataType::Type type ATTRIBUTE_UNUSED,
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100245 bool is_instance) const override {
Nicolas Geoffray5b3c6c02017-01-19 14:22:26 +0000246 return is_instance
Scott Wakeling97c72b72016-06-24 16:19:36 +0100247 ? helpers::LocationFrom(vixl::aarch64::x2)
Nicolas Geoffray5b3c6c02017-01-19 14:22:26 +0000248 : helpers::LocationFrom(vixl::aarch64::x1);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100249 }
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100250 Location GetFpuLocation(DataType::Type type ATTRIBUTE_UNUSED) const override {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100251 return helpers::LocationFrom(vixl::aarch64::d0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100252 }
253
254 private:
255 DISALLOW_COPY_AND_ASSIGN(FieldAccessCallingConventionARM64);
256};
257
Aart Bik42249c32016-01-07 15:33:50 -0800258class InstructionCodeGeneratorARM64 : public InstructionCodeGenerator {
Alexandre Rames5319def2014-10-23 10:03:10 +0100259 public:
260 InstructionCodeGeneratorARM64(HGraph* graph, CodeGeneratorARM64* codegen);
261
262#define DECLARE_VISIT_INSTRUCTION(name, super) \
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100263 void Visit##name(H##name* instr) override;
Alexandre Ramesef20f712015-06-09 10:29:30 +0100264
265 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
266 FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION)
Artem Udovichenko4a0dad62016-01-26 12:28:31 +0300267 FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION)
Alexandre Ramesef20f712015-06-09 10:29:30 +0100268
Alexandre Rames5319def2014-10-23 10:03:10 +0100269#undef DECLARE_VISIT_INSTRUCTION
270
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100271 void VisitInstruction(HInstruction* instruction) override {
Alexandre Ramesef20f712015-06-09 10:29:30 +0100272 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
273 << " (id " << instruction->GetId() << ")";
274 }
275
Alexandre Rames5319def2014-10-23 10:03:10 +0100276 Arm64Assembler* GetAssembler() const { return assembler_; }
Alexandre Rames087930f2016-08-02 13:45:28 +0100277 vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); }
Alexandre Rames5319def2014-10-23 10:03:10 +0100278
279 private:
Scott Wakeling97c72b72016-06-24 16:19:36 +0100280 void GenerateClassInitializationCheck(SlowPathCodeARM64* slow_path,
281 vixl::aarch64::Register class_reg);
Vladimir Marko175e7862018-03-27 09:03:13 +0000282 void GenerateBitstringTypeCheckCompare(HTypeCheckInstruction* check,
283 vixl::aarch64::Register temp);
Serban Constantinescu02164b32014-11-13 14:05:07 +0000284 void GenerateSuspendCheck(HSuspendCheck* instruction, HBasicBlock* successor);
Alexandre Rames67555f72014-11-18 10:55:16 +0000285 void HandleBinaryOp(HBinaryOperation* instr);
Roland Levillain44015862016-01-22 11:47:17 +0000286
Nicolas Geoffray07276db2015-05-18 14:22:09 +0100287 void HandleFieldSet(HInstruction* instruction,
288 const FieldInfo& field_info,
289 bool value_can_be_null);
Alexandre Rames09a99962015-04-15 11:47:56 +0100290 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000291 void HandleCondition(HCondition* instruction);
Roland Levillain44015862016-01-22 11:47:17 +0000292
293 // Generate a heap reference load using one register `out`:
294 //
295 // out <- *(out + offset)
296 //
297 // while honoring heap poisoning and/or read barriers (if any).
298 //
299 // Location `maybe_temp` is used when generating a read barrier and
300 // shall be a register in that case; it may be an invalid location
301 // otherwise.
302 void GenerateReferenceLoadOneRegister(HInstruction* instruction,
303 Location out,
304 uint32_t offset,
Mathieu Chartieraa474eb2016-11-09 15:18:27 -0800305 Location maybe_temp,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -0800306 ReadBarrierOption read_barrier_option);
Roland Levillain44015862016-01-22 11:47:17 +0000307 // Generate a heap reference load using two different registers
308 // `out` and `obj`:
309 //
310 // out <- *(obj + offset)
311 //
312 // while honoring heap poisoning and/or read barriers (if any).
313 //
314 // Location `maybe_temp` is used when generating a Baker's (fast
315 // path) read barrier and shall be a register in that case; it may
316 // be an invalid location otherwise.
317 void GenerateReferenceLoadTwoRegisters(HInstruction* instruction,
318 Location out,
319 Location obj,
320 uint32_t offset,
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -0700321 Location maybe_temp,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -0800322 ReadBarrierOption read_barrier_option);
Roland Levillain44015862016-01-22 11:47:17 +0000323
Roland Levillain1a653882016-03-18 18:05:57 +0000324 // Generate a floating-point comparison.
325 void GenerateFcmp(HInstruction* instruction);
326
Serban Constantinescu02164b32014-11-13 14:05:07 +0000327 void HandleShift(HBinaryOperation* instr);
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700328 void GenerateTestAndBranch(HInstruction* instruction,
David Brazdil0debae72015-11-12 18:37:00 +0000329 size_t condition_input_index,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100330 vixl::aarch64::Label* true_target,
331 vixl::aarch64::Label* false_target);
Zheng Xuc6667102015-05-15 16:08:45 +0800332 void DivRemOneOrMinusOne(HBinaryOperation* instruction);
333 void DivRemByPowerOfTwo(HBinaryOperation* instruction);
334 void GenerateDivRemWithAnyConstant(HBinaryOperation* instruction);
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +0100335 void GenerateIntDiv(HDiv* instruction);
336 void GenerateIntDivForConstDenom(HDiv *instruction);
337 void GenerateIntDivForPower2Denom(HDiv *instruction);
338 void GenerateIntRem(HRem* instruction);
339 void GenerateIntRemForConstDenom(HRem *instruction);
Evgeny Astigeevich878f17d2018-06-01 16:53:58 +0100340 void GenerateIntRemForPower2Denom(HRem *instruction);
David Brazdilfc6a86a2015-06-26 10:33:45 +0000341 void HandleGoto(HInstruction* got, HBasicBlock* successor);
Alexandre Rames5319def2014-10-23 10:03:10 +0100342
Aart Bik472821b2017-04-27 17:23:51 -0700343 vixl::aarch64::MemOperand VecAddress(
Aart Bikf8f5a162017-02-06 15:35:29 -0800344 HVecMemoryOperation* instruction,
Artem Serov0225b772017-04-19 15:43:53 +0100345 // This function may acquire a scratch register.
Aart Bik472821b2017-04-27 17:23:51 -0700346 vixl::aarch64::UseScratchRegisterScope* temps_scope,
347 size_t size,
348 bool is_string_char_at,
349 /*out*/ vixl::aarch64::Register* scratch);
Aart Bikf8f5a162017-02-06 15:35:29 -0800350
Alexandre Rames5319def2014-10-23 10:03:10 +0100351 Arm64Assembler* const assembler_;
352 CodeGeneratorARM64* const codegen_;
353
354 DISALLOW_COPY_AND_ASSIGN(InstructionCodeGeneratorARM64);
355};
356
357class LocationsBuilderARM64 : public HGraphVisitor {
358 public:
Roland Levillain3887c462015-08-12 18:15:42 +0100359 LocationsBuilderARM64(HGraph* graph, CodeGeneratorARM64* codegen)
Alexandre Rames5319def2014-10-23 10:03:10 +0100360 : HGraphVisitor(graph), codegen_(codegen) {}
361
362#define DECLARE_VISIT_INSTRUCTION(name, super) \
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100363 void Visit##name(H##name* instr) override;
Alexandre Ramesef20f712015-06-09 10:29:30 +0100364
365 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
366 FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION)
Artem Udovichenko4a0dad62016-01-26 12:28:31 +0300367 FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION)
Alexandre Ramesef20f712015-06-09 10:29:30 +0100368
Alexandre Rames5319def2014-10-23 10:03:10 +0100369#undef DECLARE_VISIT_INSTRUCTION
370
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100371 void VisitInstruction(HInstruction* instruction) override {
Alexandre Ramesef20f712015-06-09 10:29:30 +0100372 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
373 << " (id " << instruction->GetId() << ")";
374 }
375
Alexandre Rames5319def2014-10-23 10:03:10 +0100376 private:
Alexandre Rames67555f72014-11-18 10:55:16 +0000377 void HandleBinaryOp(HBinaryOperation* instr);
Alexandre Rames09a99962015-04-15 11:47:56 +0100378 void HandleFieldSet(HInstruction* instruction);
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000379 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Alexandre Rames5319def2014-10-23 10:03:10 +0100380 void HandleInvoke(HInvoke* instr);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000381 void HandleCondition(HCondition* instruction);
Alexandre Rames09a99962015-04-15 11:47:56 +0100382 void HandleShift(HBinaryOperation* instr);
Alexandre Rames5319def2014-10-23 10:03:10 +0100383
384 CodeGeneratorARM64* const codegen_;
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100385 InvokeDexCallingConventionVisitorARM64 parameter_visitor_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100386
387 DISALLOW_COPY_AND_ASSIGN(LocationsBuilderARM64);
388};
389
Zheng Xuad4450e2015-04-17 18:48:56 +0800390class ParallelMoveResolverARM64 : public ParallelMoveResolverNoSwap {
Alexandre Rames3e69f162014-12-10 10:36:50 +0000391 public:
392 ParallelMoveResolverARM64(ArenaAllocator* allocator, CodeGeneratorARM64* codegen)
Zheng Xuad4450e2015-04-17 18:48:56 +0800393 : ParallelMoveResolverNoSwap(allocator), codegen_(codegen), vixl_temps_() {}
Alexandre Rames3e69f162014-12-10 10:36:50 +0000394
Zheng Xuad4450e2015-04-17 18:48:56 +0800395 protected:
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100396 void PrepareForEmitNativeCode() override;
397 void FinishEmitNativeCode() override;
398 Location AllocateScratchLocationFor(Location::Kind kind) override;
399 void FreeScratchLocation(Location loc) override;
400 void EmitMove(size_t index) override;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000401
402 private:
403 Arm64Assembler* GetAssembler() const;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100404 vixl::aarch64::MacroAssembler* GetVIXLAssembler() const {
Alexandre Rames087930f2016-08-02 13:45:28 +0100405 return GetAssembler()->GetVIXLAssembler();
Alexandre Rames3e69f162014-12-10 10:36:50 +0000406 }
407
408 CodeGeneratorARM64* const codegen_;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100409 vixl::aarch64::UseScratchRegisterScope vixl_temps_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000410
411 DISALLOW_COPY_AND_ASSIGN(ParallelMoveResolverARM64);
412};
413
Alexandre Rames5319def2014-10-23 10:03:10 +0100414class CodeGeneratorARM64 : public CodeGenerator {
415 public:
Serban Constantinescu579885a2015-02-22 20:51:33 +0000416 CodeGeneratorARM64(HGraph* graph,
Serban Constantinescuecc43662015-08-13 13:33:12 +0100417 const CompilerOptions& compiler_options,
418 OptimizingCompilerStats* stats = nullptr);
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000419 virtual ~CodeGeneratorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100420
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100421 void GenerateFrameEntry() override;
422 void GenerateFrameExit() override;
Alexandre Rames5319def2014-10-23 10:03:10 +0100423
Scott Wakeling97c72b72016-06-24 16:19:36 +0100424 vixl::aarch64::CPURegList GetFramePreservedCoreRegisters() const;
425 vixl::aarch64::CPURegList GetFramePreservedFPRegisters() const;
Alexandre Rames5319def2014-10-23 10:03:10 +0100426
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100427 void Bind(HBasicBlock* block) override;
Alexandre Rames5319def2014-10-23 10:03:10 +0100428
Scott Wakeling97c72b72016-06-24 16:19:36 +0100429 vixl::aarch64::Label* GetLabelOf(HBasicBlock* block) {
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100430 block = FirstNonEmptyBlock(block);
431 return &(block_labels_[block->GetBlockId()]);
Alexandre Rames5319def2014-10-23 10:03:10 +0100432 }
433
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100434 size_t GetWordSize() const override {
Alexandre Rames5319def2014-10-23 10:03:10 +0100435 return kArm64WordSize;
436 }
437
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100438 size_t GetFloatingPointSpillSlotSize() const override {
Artem Serovd4bccf12017-04-03 18:47:32 +0100439 return GetGraph()->HasSIMD()
440 ? 2 * kArm64WordSize // 16 bytes == 2 arm64 words for each spill
441 : 1 * kArm64WordSize; // 8 bytes == 1 arm64 words for each spill
Mark Mendellf85a9ca2015-01-13 09:20:58 -0500442 }
443
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100444 uintptr_t GetAddressOf(HBasicBlock* block) override {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100445 vixl::aarch64::Label* block_entry_label = GetLabelOf(block);
Alexandre Rames67555f72014-11-18 10:55:16 +0000446 DCHECK(block_entry_label->IsBound());
Scott Wakeling97c72b72016-06-24 16:19:36 +0100447 return block_entry_label->GetLocation();
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000448 }
Alexandre Rames5319def2014-10-23 10:03:10 +0100449
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100450 HGraphVisitor* GetLocationBuilder() override { return &location_builder_; }
451 HGraphVisitor* GetInstructionVisitor() override { return &instruction_visitor_; }
452 Arm64Assembler* GetAssembler() override { return &assembler_; }
453 const Arm64Assembler& GetAssembler() const override { return assembler_; }
Alexandre Rames087930f2016-08-02 13:45:28 +0100454 vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); }
Alexandre Rames5319def2014-10-23 10:03:10 +0100455
456 // Emit a write barrier.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100457 void MarkGCCard(vixl::aarch64::Register object,
458 vixl::aarch64::Register value,
459 bool value_can_be_null);
Alexandre Rames5319def2014-10-23 10:03:10 +0100460
Roland Levillain44015862016-01-22 11:47:17 +0000461 void GenerateMemoryBarrier(MemBarrierKind kind);
462
Alexandre Rames5319def2014-10-23 10:03:10 +0100463 // Register allocation.
464
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100465 void SetupBlockedRegisters() const override;
Alexandre Rames5319def2014-10-23 10:03:10 +0100466
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100467 size_t SaveCoreRegister(size_t stack_index, uint32_t reg_id) override;
468 size_t RestoreCoreRegister(size_t stack_index, uint32_t reg_id) override;
469 size_t SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id) override;
470 size_t RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id) override;
Alexandre Rames5319def2014-10-23 10:03:10 +0100471
472 // The number of registers that can be allocated. The register allocator may
473 // decide to reserve and not use a few of them.
474 // We do not consider registers sp, xzr, wzr. They are either not allocatable
475 // (xzr, wzr), or make for poor allocatable registers (sp alignment
476 // requirements, etc.). This also facilitates our task as all other registers
477 // can easily be mapped via to or from their type and index or code.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100478 static const int kNumberOfAllocatableRegisters = vixl::aarch64::kNumberOfRegisters - 1;
479 static const int kNumberOfAllocatableFPRegisters = vixl::aarch64::kNumberOfFPRegisters;
Alexandre Rames5319def2014-10-23 10:03:10 +0100480 static constexpr int kNumberOfAllocatableRegisterPairs = 0;
481
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100482 void DumpCoreRegister(std::ostream& stream, int reg) const override;
483 void DumpFloatingPointRegister(std::ostream& stream, int reg) const override;
Alexandre Rames5319def2014-10-23 10:03:10 +0100484
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100485 InstructionSet GetInstructionSet() const override {
Alexandre Rames5319def2014-10-23 10:03:10 +0100486 return InstructionSet::kArm64;
487 }
488
Vladimir Markoa0431112018-06-25 09:32:54 +0100489 const Arm64InstructionSetFeatures& GetInstructionSetFeatures() const;
Serban Constantinescu579885a2015-02-22 20:51:33 +0000490
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100491 void Initialize() override {
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100492 block_labels_.resize(GetGraph()->GetBlocks().size());
Alexandre Rames5319def2014-10-23 10:03:10 +0100493 }
494
Alexandre Rames68bd9b92016-07-15 17:41:13 +0100495 // We want to use the STP and LDP instructions to spill and restore registers for slow paths.
496 // These instructions can only encode offsets that are multiples of the register size accessed.
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100497 uint32_t GetPreferredSlotsAlignment() const override { return vixl::aarch64::kXRegSizeInBytes; }
Alexandre Rames68bd9b92016-07-15 17:41:13 +0100498
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100499 JumpTableARM64* CreateJumpTable(HPackedSwitch* switch_instr) {
Vladimir Markoca6fff82017-10-03 14:49:14 +0100500 jump_tables_.emplace_back(new (GetGraph()->GetAllocator()) JumpTableARM64(switch_instr));
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100501 return jump_tables_.back().get();
Zheng Xu3927c8b2015-11-18 17:46:25 +0800502 }
503
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100504 void Finalize(CodeAllocator* allocator) override;
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +0000505
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000506 // Code generation helpers.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100507 void MoveConstant(vixl::aarch64::CPURegister destination, HConstant* constant);
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100508 void MoveConstant(Location destination, int32_t value) override;
509 void MoveLocation(Location dst, Location src, DataType::Type dst_type) override;
510 void AddLocationAsTemp(Location location, LocationSummary* locations) override;
Calin Juravlee460d1d2015-09-29 04:52:17 +0100511
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100512 void Load(DataType::Type type,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100513 vixl::aarch64::CPURegister dst,
514 const vixl::aarch64::MemOperand& src);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100515 void Store(DataType::Type type,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100516 vixl::aarch64::CPURegister src,
517 const vixl::aarch64::MemOperand& dst);
Roland Levillain44015862016-01-22 11:47:17 +0000518 void LoadAcquire(HInstruction* instruction,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100519 vixl::aarch64::CPURegister dst,
520 const vixl::aarch64::MemOperand& src,
Roland Levillain44015862016-01-22 11:47:17 +0000521 bool needs_null_check);
Artem Serov914d7a82017-02-07 14:33:49 +0000522 void StoreRelease(HInstruction* instruction,
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100523 DataType::Type type,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100524 vixl::aarch64::CPURegister src,
Artem Serov914d7a82017-02-07 14:33:49 +0000525 const vixl::aarch64::MemOperand& dst,
526 bool needs_null_check);
Alexandre Rames67555f72014-11-18 10:55:16 +0000527
528 // Generate code to invoke a runtime entry point.
Calin Juravle175dc732015-08-25 15:42:32 +0100529 void InvokeRuntime(QuickEntrypointEnum entrypoint,
530 HInstruction* instruction,
531 uint32_t dex_pc,
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100532 SlowPathCode* slow_path = nullptr) override;
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000533
Roland Levillaindec8f632016-07-22 17:10:06 +0100534 // Generate code to invoke a runtime entry point, but do not record
535 // PC-related information in a stack map.
536 void InvokeRuntimeWithoutRecordingPcInfo(int32_t entry_point_offset,
537 HInstruction* instruction,
538 SlowPathCode* slow_path);
539
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100540 ParallelMoveResolverARM64* GetMoveResolver() override { return &move_resolver_; }
Nicolas Geoffrayf0e39372014-11-12 17:50:07 +0000541
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100542 bool NeedsTwoRegisters(DataType::Type type ATTRIBUTE_UNUSED) const override {
Nicolas Geoffray840e5462015-01-07 16:01:24 +0000543 return false;
544 }
545
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000546 // Check if the desired_string_load_kind is supported. If it is, return it,
547 // otherwise return a fall-back kind that should be used instead.
548 HLoadString::LoadKind GetSupportedLoadStringKind(
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100549 HLoadString::LoadKind desired_string_load_kind) override;
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000550
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100551 // Check if the desired_class_load_kind is supported. If it is, return it,
552 // otherwise return a fall-back kind that should be used instead.
553 HLoadClass::LoadKind GetSupportedLoadClassKind(
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100554 HLoadClass::LoadKind desired_class_load_kind) override;
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100555
Vladimir Markodc151b22015-10-15 18:02:30 +0100556 // Check if the desired_dispatch_info is supported. If it is, return it,
557 // otherwise return a fall-back info that should be used instead.
558 HInvokeStaticOrDirect::DispatchInfo GetSupportedInvokeStaticOrDirectDispatch(
559 const HInvokeStaticOrDirect::DispatchInfo& desired_dispatch_info,
Nicolas Geoffraybdb2ecc2018-09-18 14:33:55 +0100560 ArtMethod* method) override;
Vladimir Markodc151b22015-10-15 18:02:30 +0100561
Vladimir Markoe7197bf2017-06-02 17:00:23 +0100562 void GenerateStaticOrDirectCall(
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100563 HInvokeStaticOrDirect* invoke, Location temp, SlowPathCode* slow_path = nullptr) override;
Vladimir Markoe7197bf2017-06-02 17:00:23 +0100564 void GenerateVirtualCall(
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100565 HInvokeVirtual* invoke, Location temp, SlowPathCode* slow_path = nullptr) override;
Andreas Gampe85b62f22015-09-09 13:15:38 -0700566
567 void MoveFromReturnRegister(Location trg ATTRIBUTE_UNUSED,
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100568 DataType::Type type ATTRIBUTE_UNUSED) override {
Andreas Gampe85b62f22015-09-09 13:15:38 -0700569 UNIMPLEMENTED(FATAL);
570 }
Andreas Gampe878d58c2015-01-15 23:24:00 -0800571
Vladimir Marko6fd16062018-06-26 11:02:04 +0100572 // Add a new boot image intrinsic patch for an instruction and return the label
573 // to be bound before the instruction. The instruction will be either the
574 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
575 // to the associated ADRP patch label).
576 vixl::aarch64::Label* NewBootImageIntrinsicPatch(uint32_t intrinsic_data,
577 vixl::aarch64::Label* adrp_label = nullptr);
578
Vladimir Markob066d432018-01-03 13:14:37 +0000579 // Add a new boot image relocation patch for an instruction and return the label
580 // to be bound before the instruction. The instruction will be either the
581 // ADRP (pass `adrp_label = null`) or the LDR (pass `adrp_label` pointing
582 // to the associated ADRP patch label).
583 vixl::aarch64::Label* NewBootImageRelRoPatch(uint32_t boot_image_offset,
584 vixl::aarch64::Label* adrp_label = nullptr);
585
586 // Add a new boot image method patch for an instruction and return the label
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000587 // to be bound before the instruction. The instruction will be either the
588 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
589 // to the associated ADRP patch label).
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000590 vixl::aarch64::Label* NewBootImageMethodPatch(MethodReference target_method,
591 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000592
Vladimir Marko0eb882b2017-05-15 13:39:18 +0100593 // Add a new .bss entry method patch for an instruction and return
594 // the label to be bound before the instruction. The instruction will be
595 // either the ADRP (pass `adrp_label = null`) or the LDR (pass `adrp_label`
596 // pointing to the associated ADRP patch label).
597 vixl::aarch64::Label* NewMethodBssEntryPatch(MethodReference target_method,
598 vixl::aarch64::Label* adrp_label = nullptr);
599
Vladimir Markob066d432018-01-03 13:14:37 +0000600 // Add a new boot image type patch for an instruction and return the label
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100601 // to be bound before the instruction. The instruction will be either the
602 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
603 // to the associated ADRP patch label).
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000604 vixl::aarch64::Label* NewBootImageTypePatch(const DexFile& dex_file,
605 dex::TypeIndex type_index,
606 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100607
Vladimir Marko1998cd02017-01-13 13:02:58 +0000608 // Add a new .bss entry type patch for an instruction and return the label
609 // to be bound before the instruction. The instruction will be either the
610 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
611 // to the associated ADRP patch label).
612 vixl::aarch64::Label* NewBssEntryTypePatch(const DexFile& dex_file,
613 dex::TypeIndex type_index,
614 vixl::aarch64::Label* adrp_label = nullptr);
615
Vladimir Markob066d432018-01-03 13:14:37 +0000616 // Add a new boot image string patch for an instruction and return the label
Vladimir Marko65979462017-05-19 17:25:12 +0100617 // to be bound before the instruction. The instruction will be either the
618 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
619 // to the associated ADRP patch label).
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000620 vixl::aarch64::Label* NewBootImageStringPatch(const DexFile& dex_file,
621 dex::StringIndex string_index,
622 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Marko65979462017-05-19 17:25:12 +0100623
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +0100624 // Add a new .bss entry string patch for an instruction and return the label
625 // to be bound before the instruction. The instruction will be either the
626 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
627 // to the associated ADRP patch label).
628 vixl::aarch64::Label* NewStringBssEntryPatch(const DexFile& dex_file,
629 dex::StringIndex string_index,
630 vixl::aarch64::Label* adrp_label = nullptr);
631
Vladimir Marko966b46f2018-08-03 10:20:19 +0000632 // Emit the CBNZ instruction for baker read barrier and record
633 // the associated patch for AOT or slow path for JIT.
634 void EmitBakerReadBarrierCbnz(uint32_t custom_data);
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000635
Scott Wakeling97c72b72016-06-24 16:19:36 +0100636 vixl::aarch64::Literal<uint32_t>* DeduplicateBootImageAddressLiteral(uint64_t address);
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000637 vixl::aarch64::Literal<uint32_t>* DeduplicateJitStringLiteral(const DexFile& dex_file,
Nicolas Geoffrayf0acfe72017-01-09 20:54:52 +0000638 dex::StringIndex string_index,
639 Handle<mirror::String> handle);
Nicolas Geoffray22384ae2016-12-12 22:33:36 +0000640 vixl::aarch64::Literal<uint32_t>* DeduplicateJitClassLiteral(const DexFile& dex_file,
641 dex::TypeIndex string_index,
Nicolas Geoffray5247c082017-01-13 14:17:29 +0000642 Handle<mirror::Class> handle);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000643
Vladimir Markoaad75c62016-10-03 08:46:48 +0000644 void EmitAdrpPlaceholder(vixl::aarch64::Label* fixup_label, vixl::aarch64::Register reg);
645 void EmitAddPlaceholder(vixl::aarch64::Label* fixup_label,
646 vixl::aarch64::Register out,
647 vixl::aarch64::Register base);
648 void EmitLdrOffsetPlaceholder(vixl::aarch64::Label* fixup_label,
649 vixl::aarch64::Register out,
650 vixl::aarch64::Register base);
651
Vladimir Marko6fd16062018-06-26 11:02:04 +0100652 void LoadBootImageAddress(vixl::aarch64::Register reg, uint32_t boot_image_reference);
653 void AllocateInstanceForIntrinsic(HInvokeStaticOrDirect* invoke, uint32_t boot_image_offset);
Vladimir Markoeebb8212018-06-05 14:57:24 +0100654
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100655 void EmitLinkerPatches(ArenaVector<linker::LinkerPatch>* linker_patches) override;
656 bool NeedsThunkCode(const linker::LinkerPatch& patch) const override;
Vladimir Markoca1e0382018-04-11 09:58:41 +0000657 void EmitThunkCode(const linker::LinkerPatch& patch,
658 /*out*/ ArenaVector<uint8_t>* code,
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100659 /*out*/ std::string* debug_name) override;
Vladimir Marko58155012015-08-19 12:49:41 +0000660
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100661 void EmitJitRootPatches(uint8_t* code, const uint8_t* roots_data) override;
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000662
Vladimir Markoca1e0382018-04-11 09:58:41 +0000663 // Generate a GC root reference load:
664 //
665 // root <- *(obj + offset)
666 //
667 // while honoring read barriers based on read_barrier_option.
668 void GenerateGcRootFieldLoad(HInstruction* instruction,
669 Location root,
670 vixl::aarch64::Register obj,
671 uint32_t offset,
672 vixl::aarch64::Label* fixup_label,
673 ReadBarrierOption read_barrier_option);
Vladimir Marko94796f82018-08-08 15:15:33 +0100674 // Generate MOV for the `old_value` in UnsafeCASObject and mark it with Baker read barrier.
675 void GenerateUnsafeCasOldValueMovWithBakerReadBarrier(vixl::aarch64::Register marked,
676 vixl::aarch64::Register old_value);
Roland Levillain44015862016-01-22 11:47:17 +0000677 // Fast path implementation of ReadBarrier::Barrier for a heap
678 // reference field load when Baker's read barriers are used.
Vladimir Marko248141f2018-08-10 10:40:07 +0100679 // Overload suitable for Unsafe.getObject/-Volatile() intrinsic.
680 void GenerateFieldLoadWithBakerReadBarrier(HInstruction* instruction,
681 Location ref,
682 vixl::aarch64::Register obj,
683 const vixl::aarch64::MemOperand& src,
684 bool needs_null_check,
685 bool use_load_acquire);
686 // Fast path implementation of ReadBarrier::Barrier for a heap
687 // reference field load when Baker's read barriers are used.
Roland Levillain44015862016-01-22 11:47:17 +0000688 void GenerateFieldLoadWithBakerReadBarrier(HInstruction* instruction,
689 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100690 vixl::aarch64::Register obj,
Roland Levillain44015862016-01-22 11:47:17 +0000691 uint32_t offset,
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000692 Location maybe_temp,
Roland Levillain44015862016-01-22 11:47:17 +0000693 bool needs_null_check,
694 bool use_load_acquire);
695 // Fast path implementation of ReadBarrier::Barrier for a heap
696 // reference array load when Baker's read barriers are used.
Artem Serov0806f582018-10-11 20:14:20 +0100697 void GenerateArrayLoadWithBakerReadBarrier(HArrayGet* instruction,
698 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100699 vixl::aarch64::Register obj,
Roland Levillain44015862016-01-22 11:47:17 +0000700 uint32_t data_offset,
701 Location index,
Roland Levillain44015862016-01-22 11:47:17 +0000702 bool needs_null_check);
Roland Levillainff487002017-03-07 16:50:01 +0000703
Roland Levillain2b03a1f2017-06-06 16:09:59 +0100704 // Emit code checking the status of the Marking Register, and
705 // aborting the program if MR does not match the value stored in the
706 // art::Thread object. Code is only emitted in debug mode and if
707 // CompilerOptions::EmitRunTimeChecksInDebugMode returns true.
708 //
709 // Argument `code` is used to identify the different occurrences of
710 // MaybeGenerateMarkingRegisterCheck in the code generator, and is
711 // passed to the BRK instruction.
712 //
713 // If `temp_loc` is a valid location, it is expected to be a
714 // register and will be used as a temporary to generate code;
715 // otherwise, a temporary will be fetched from the core register
716 // scratch pool.
717 virtual void MaybeGenerateMarkingRegisterCheck(int code,
718 Location temp_loc = Location::NoLocation());
719
Roland Levillain44015862016-01-22 11:47:17 +0000720 // Generate a read barrier for a heap reference within `instruction`
721 // using a slow path.
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000722 //
723 // A read barrier for an object reference read from the heap is
724 // implemented as a call to the artReadBarrierSlow runtime entry
725 // point, which is passed the values in locations `ref`, `obj`, and
726 // `offset`:
727 //
728 // mirror::Object* artReadBarrierSlow(mirror::Object* ref,
729 // mirror::Object* obj,
730 // uint32_t offset);
731 //
732 // The `out` location contains the value returned by
733 // artReadBarrierSlow.
734 //
735 // When `index` is provided (i.e. for array accesses), the offset
736 // value passed to artReadBarrierSlow is adjusted to take `index`
737 // into account.
Roland Levillain44015862016-01-22 11:47:17 +0000738 void GenerateReadBarrierSlow(HInstruction* instruction,
739 Location out,
740 Location ref,
741 Location obj,
742 uint32_t offset,
743 Location index = Location::NoLocation());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000744
Roland Levillain44015862016-01-22 11:47:17 +0000745 // If read barriers are enabled, generate a read barrier for a heap
746 // reference using a slow path. If heap poisoning is enabled, also
747 // unpoison the reference in `out`.
748 void MaybeGenerateReadBarrierSlow(HInstruction* instruction,
749 Location out,
750 Location ref,
751 Location obj,
752 uint32_t offset,
753 Location index = Location::NoLocation());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000754
Roland Levillain44015862016-01-22 11:47:17 +0000755 // Generate a read barrier for a GC root within `instruction` using
756 // a slow path.
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000757 //
758 // A read barrier for an object reference GC root is implemented as
759 // a call to the artReadBarrierForRootSlow runtime entry point,
760 // which is passed the value in location `root`:
761 //
762 // mirror::Object* artReadBarrierForRootSlow(GcRoot<mirror::Object>* root);
763 //
764 // The `out` location contains the value returned by
765 // artReadBarrierForRootSlow.
Roland Levillain44015862016-01-22 11:47:17 +0000766 void GenerateReadBarrierForRootSlow(HInstruction* instruction, Location out, Location root);
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000767
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100768 void GenerateNop() override;
David Srbeckyc7098ff2016-02-09 14:30:11 +0000769
Roland Levillainbbc6e7e2018-08-24 16:58:47 +0100770 void GenerateImplicitNullCheck(HNullCheck* instruction) override;
771 void GenerateExplicitNullCheck(HNullCheck* instruction) override;
Calin Juravle2ae48182016-03-16 14:05:09 +0000772
Alexandre Rames5319def2014-10-23 10:03:10 +0100773 private:
Vladimir Markoca1e0382018-04-11 09:58:41 +0000774 // Encoding of thunk type and data for link-time generated thunks for Baker read barriers.
775
776 enum class BakerReadBarrierKind : uint8_t {
Vladimir Marko0ecac682018-08-07 10:40:38 +0100777 kField, // Field get or array get with constant offset (i.e. constant index).
778 kAcquire, // Volatile field get.
779 kArray, // Array get with index in register.
780 kGcRoot, // GC root load.
Vladimir Markoca1e0382018-04-11 09:58:41 +0000781 kLast = kGcRoot
782 };
783
784 static constexpr uint32_t kBakerReadBarrierInvalidEncodedReg = /* sp/zr is invalid */ 31u;
785
786 static constexpr size_t kBitsForBakerReadBarrierKind =
787 MinimumBitsToStore(static_cast<size_t>(BakerReadBarrierKind::kLast));
788 static constexpr size_t kBakerReadBarrierBitsForRegister =
789 MinimumBitsToStore(kBakerReadBarrierInvalidEncodedReg);
790 using BakerReadBarrierKindField =
791 BitField<BakerReadBarrierKind, 0, kBitsForBakerReadBarrierKind>;
792 using BakerReadBarrierFirstRegField =
793 BitField<uint32_t, kBitsForBakerReadBarrierKind, kBakerReadBarrierBitsForRegister>;
794 using BakerReadBarrierSecondRegField =
795 BitField<uint32_t,
796 kBitsForBakerReadBarrierKind + kBakerReadBarrierBitsForRegister,
797 kBakerReadBarrierBitsForRegister>;
798
799 static void CheckValidReg(uint32_t reg) {
800 DCHECK(reg < vixl::aarch64::lr.GetCode() &&
801 reg != vixl::aarch64::ip0.GetCode() &&
802 reg != vixl::aarch64::ip1.GetCode()) << reg;
803 }
804
805 static inline uint32_t EncodeBakerReadBarrierFieldData(uint32_t base_reg, uint32_t holder_reg) {
806 CheckValidReg(base_reg);
807 CheckValidReg(holder_reg);
808 return BakerReadBarrierKindField::Encode(BakerReadBarrierKind::kField) |
809 BakerReadBarrierFirstRegField::Encode(base_reg) |
810 BakerReadBarrierSecondRegField::Encode(holder_reg);
811 }
812
Vladimir Marko0ecac682018-08-07 10:40:38 +0100813 static inline uint32_t EncodeBakerReadBarrierAcquireData(uint32_t base_reg, uint32_t holder_reg) {
814 CheckValidReg(base_reg);
815 CheckValidReg(holder_reg);
816 DCHECK_NE(base_reg, holder_reg);
817 return BakerReadBarrierKindField::Encode(BakerReadBarrierKind::kAcquire) |
818 BakerReadBarrierFirstRegField::Encode(base_reg) |
819 BakerReadBarrierSecondRegField::Encode(holder_reg);
820 }
821
Vladimir Markoca1e0382018-04-11 09:58:41 +0000822 static inline uint32_t EncodeBakerReadBarrierArrayData(uint32_t base_reg) {
823 CheckValidReg(base_reg);
824 return BakerReadBarrierKindField::Encode(BakerReadBarrierKind::kArray) |
825 BakerReadBarrierFirstRegField::Encode(base_reg) |
826 BakerReadBarrierSecondRegField::Encode(kBakerReadBarrierInvalidEncodedReg);
827 }
828
829 static inline uint32_t EncodeBakerReadBarrierGcRootData(uint32_t root_reg) {
830 CheckValidReg(root_reg);
831 return BakerReadBarrierKindField::Encode(BakerReadBarrierKind::kGcRoot) |
832 BakerReadBarrierFirstRegField::Encode(root_reg) |
833 BakerReadBarrierSecondRegField::Encode(kBakerReadBarrierInvalidEncodedReg);
834 }
835
836 void CompileBakerReadBarrierThunk(Arm64Assembler& assembler,
837 uint32_t encoded_data,
838 /*out*/ std::string* debug_name);
839
Scott Wakeling97c72b72016-06-24 16:19:36 +0100840 using Uint64ToLiteralMap = ArenaSafeMap<uint64_t, vixl::aarch64::Literal<uint64_t>*>;
841 using Uint32ToLiteralMap = ArenaSafeMap<uint32_t, vixl::aarch64::Literal<uint32_t>*>;
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000842 using StringToLiteralMap = ArenaSafeMap<StringReference,
843 vixl::aarch64::Literal<uint32_t>*,
844 StringReferenceValueComparator>;
Nicolas Geoffray22384ae2016-12-12 22:33:36 +0000845 using TypeToLiteralMap = ArenaSafeMap<TypeReference,
846 vixl::aarch64::Literal<uint32_t>*,
847 TypeReferenceValueComparator>;
Vladimir Marko58155012015-08-19 12:49:41 +0000848
Vladimir Marko0eb882b2017-05-15 13:39:18 +0100849 vixl::aarch64::Literal<uint32_t>* DeduplicateUint32Literal(uint32_t value);
Scott Wakeling97c72b72016-06-24 16:19:36 +0100850 vixl::aarch64::Literal<uint64_t>* DeduplicateUint64Literal(uint64_t value);
Vladimir Marko58155012015-08-19 12:49:41 +0000851
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000852 // The PcRelativePatchInfo is used for PC-relative addressing of methods/strings/types,
853 // whether through .data.bimg.rel.ro, .bss, or directly in the boot image.
854 struct PcRelativePatchInfo : PatchInfo<vixl::aarch64::Label> {
855 PcRelativePatchInfo(const DexFile* dex_file, uint32_t off_or_idx)
856 : PatchInfo<vixl::aarch64::Label>(dex_file, off_or_idx), pc_insn_label() { }
Vladimir Marko58155012015-08-19 12:49:41 +0000857
Scott Wakeling97c72b72016-06-24 16:19:36 +0100858 vixl::aarch64::Label* pc_insn_label;
Vladimir Marko58155012015-08-19 12:49:41 +0000859 };
860
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000861 struct BakerReadBarrierPatchInfo {
862 explicit BakerReadBarrierPatchInfo(uint32_t data) : label(), custom_data(data) { }
863
864 vixl::aarch64::Label label;
865 uint32_t custom_data;
866 };
867
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000868 vixl::aarch64::Label* NewPcRelativePatch(const DexFile* dex_file,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100869 uint32_t offset_or_index,
870 vixl::aarch64::Label* adrp_label,
871 ArenaDeque<PcRelativePatchInfo>* patches);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000872
Zheng Xu3927c8b2015-11-18 17:46:25 +0800873 void EmitJumpTables();
874
Vladimir Markod8dbc8d2017-09-20 13:37:47 +0100875 template <linker::LinkerPatch (*Factory)(size_t, const DexFile*, uint32_t, uint32_t)>
Vladimir Markoaad75c62016-10-03 08:46:48 +0000876 static void EmitPcRelativeLinkerPatches(const ArenaDeque<PcRelativePatchInfo>& infos,
Vladimir Markod8dbc8d2017-09-20 13:37:47 +0100877 ArenaVector<linker::LinkerPatch>* linker_patches);
Vladimir Markoaad75c62016-10-03 08:46:48 +0000878
Alexandre Rames5319def2014-10-23 10:03:10 +0100879 // Labels for each block that will be compiled.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100880 // We use a deque so that the `vixl::aarch64::Label` objects do not move in memory.
881 ArenaDeque<vixl::aarch64::Label> block_labels_; // Indexed by block id.
882 vixl::aarch64::Label frame_entry_label_;
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100883 ArenaVector<std::unique_ptr<JumpTableARM64>> jump_tables_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100884
885 LocationsBuilderARM64 location_builder_;
886 InstructionCodeGeneratorARM64 instruction_visitor_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000887 ParallelMoveResolverARM64 move_resolver_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100888 Arm64Assembler assembler_;
889
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000890 // Deduplication map for 32-bit literals, used for non-patchable boot image addresses.
891 Uint32ToLiteralMap uint32_literals_;
Vladimir Marko0f0829b2016-12-13 13:50:14 +0000892 // Deduplication map for 64-bit literals, used for non-patchable method address or method code.
Vladimir Marko58155012015-08-19 12:49:41 +0000893 Uint64ToLiteralMap uint64_literals_;
Vladimir Markob066d432018-01-03 13:14:37 +0000894 // PC-relative method patch info for kBootImageLinkTimePcRelative/BootImageRelRo.
Vladimir Markoe47f60c2018-02-21 13:43:28 +0000895 // Also used for type/string patches for kBootImageRelRo (same linker patch as for methods).
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000896 ArenaDeque<PcRelativePatchInfo> boot_image_method_patches_;
Vladimir Marko0eb882b2017-05-15 13:39:18 +0100897 // PC-relative method patch info for kBssEntry.
898 ArenaDeque<PcRelativePatchInfo> method_bss_entry_patches_;
Vladimir Marko1998cd02017-01-13 13:02:58 +0000899 // PC-relative type patch info for kBootImageLinkTimePcRelative.
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000900 ArenaDeque<PcRelativePatchInfo> boot_image_type_patches_;
Vladimir Marko1998cd02017-01-13 13:02:58 +0000901 // PC-relative type patch info for kBssEntry.
902 ArenaDeque<PcRelativePatchInfo> type_bss_entry_patches_;
Vladimir Markoe47f60c2018-02-21 13:43:28 +0000903 // PC-relative String patch info for kBootImageLinkTimePcRelative.
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000904 ArenaDeque<PcRelativePatchInfo> boot_image_string_patches_;
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +0100905 // PC-relative String patch info for kBssEntry.
906 ArenaDeque<PcRelativePatchInfo> string_bss_entry_patches_;
Vladimir Marko6fd16062018-06-26 11:02:04 +0100907 // PC-relative patch info for IntrinsicObjects.
908 ArenaDeque<PcRelativePatchInfo> boot_image_intrinsic_patches_;
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000909 // Baker read barrier patch info.
910 ArenaDeque<BakerReadBarrierPatchInfo> baker_read_barrier_patches_;
Vladimir Marko58155012015-08-19 12:49:41 +0000911
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000912 // Patches for string literals in JIT compiled code.
913 StringToLiteralMap jit_string_patches_;
Nicolas Geoffray22384ae2016-12-12 22:33:36 +0000914 // Patches for class literals in JIT compiled code.
915 TypeToLiteralMap jit_class_patches_;
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000916
Vladimir Marko966b46f2018-08-03 10:20:19 +0000917 // Baker read barrier slow paths, mapping custom data (uint32_t) to label.
918 // Wrap the label to work around vixl::aarch64::Label being non-copyable
919 // and non-moveable and as such unusable in ArenaSafeMap<>.
920 struct LabelWrapper {
921 LabelWrapper(const LabelWrapper& src)
922 : label() {
923 DCHECK(!src.label.IsLinked() && !src.label.IsBound());
924 }
925 LabelWrapper() = default;
926 vixl::aarch64::Label label;
927 };
928 ArenaSafeMap<uint32_t, LabelWrapper> jit_baker_read_barrier_slow_paths_;
929
Vladimir Markoca1e0382018-04-11 09:58:41 +0000930 friend class linker::Arm64RelativePatcherTest;
Alexandre Rames5319def2014-10-23 10:03:10 +0100931 DISALLOW_COPY_AND_ASSIGN(CodeGeneratorARM64);
932};
933
Alexandre Rames3e69f162014-12-10 10:36:50 +0000934inline Arm64Assembler* ParallelMoveResolverARM64::GetAssembler() const {
935 return codegen_->GetAssembler();
936}
937
Alexandre Rames5319def2014-10-23 10:03:10 +0100938} // namespace arm64
939} // namespace art
940
941#endif // ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_