blob: afa4a3b958652b08545c49cb703a386dd79a8bc1 [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers2c8f6532011-09-02 17:16:34 -070017#include "assembler_x86.h"
18
Elliott Hughes1aa246d2012-12-13 09:29:36 -080019#include "base/casts.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070021#include "memory_region.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070022#include "thread.h"
Tong Shen547cdfd2014-08-05 01:54:19 -070023#include "utils/dwarf_cfi.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070024
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070025namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070026namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070027
Ian Rogersb033c752011-07-20 12:22:35 -070028std::ostream& operator<<(std::ostream& os, const XmmRegister& reg) {
29 return os << "XMM" << static_cast<int>(reg);
30}
31
32std::ostream& operator<<(std::ostream& os, const X87Register& reg) {
33 return os << "ST" << static_cast<int>(reg);
34}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070035
Ian Rogers2c8f6532011-09-02 17:16:34 -070036void X86Assembler::call(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070037 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
38 EmitUint8(0xFF);
39 EmitRegisterOperand(2, reg);
40}
41
42
Ian Rogers2c8f6532011-09-02 17:16:34 -070043void X86Assembler::call(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070044 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
45 EmitUint8(0xFF);
46 EmitOperand(2, address);
47}
48
49
Ian Rogers2c8f6532011-09-02 17:16:34 -070050void X86Assembler::call(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070051 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
52 EmitUint8(0xE8);
53 static const int kSize = 5;
54 EmitLabel(label, kSize);
55}
56
57
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +000058void X86Assembler::call(const ExternalLabel& label) {
59 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
60 intptr_t call_start = buffer_.GetPosition();
61 EmitUint8(0xE8);
62 EmitInt32(label.address());
63 static const intptr_t kCallExternalLabelSize = 5;
64 DCHECK_EQ((buffer_.GetPosition() - call_start), kCallExternalLabelSize);
65}
66
67
Ian Rogers2c8f6532011-09-02 17:16:34 -070068void X86Assembler::pushl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070069 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
70 EmitUint8(0x50 + reg);
71}
72
73
Ian Rogers2c8f6532011-09-02 17:16:34 -070074void X86Assembler::pushl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070075 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
76 EmitUint8(0xFF);
77 EmitOperand(6, address);
78}
79
80
Ian Rogers2c8f6532011-09-02 17:16:34 -070081void X86Assembler::pushl(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070082 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
Ian Rogers44fb0d02012-03-23 16:46:24 -070083 if (imm.is_int8()) {
84 EmitUint8(0x6A);
85 EmitUint8(imm.value() & 0xFF);
86 } else {
87 EmitUint8(0x68);
88 EmitImmediate(imm);
89 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070090}
91
92
Ian Rogers2c8f6532011-09-02 17:16:34 -070093void X86Assembler::popl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070094 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
95 EmitUint8(0x58 + reg);
96}
97
98
Ian Rogers2c8f6532011-09-02 17:16:34 -070099void X86Assembler::popl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700100 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
101 EmitUint8(0x8F);
102 EmitOperand(0, address);
103}
104
105
Ian Rogers2c8f6532011-09-02 17:16:34 -0700106void X86Assembler::movl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700107 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
108 EmitUint8(0xB8 + dst);
109 EmitImmediate(imm);
110}
111
112
Ian Rogers2c8f6532011-09-02 17:16:34 -0700113void X86Assembler::movl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700114 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
115 EmitUint8(0x89);
116 EmitRegisterOperand(src, dst);
117}
118
119
Ian Rogers2c8f6532011-09-02 17:16:34 -0700120void X86Assembler::movl(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700121 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
122 EmitUint8(0x8B);
123 EmitOperand(dst, src);
124}
125
126
Ian Rogers2c8f6532011-09-02 17:16:34 -0700127void X86Assembler::movl(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700128 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
129 EmitUint8(0x89);
130 EmitOperand(src, dst);
131}
132
133
Ian Rogers2c8f6532011-09-02 17:16:34 -0700134void X86Assembler::movl(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700135 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
136 EmitUint8(0xC7);
137 EmitOperand(0, dst);
138 EmitImmediate(imm);
139}
140
Ian Rogersbdb03912011-09-14 00:55:44 -0700141void X86Assembler::movl(const Address& dst, Label* lbl) {
142 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
143 EmitUint8(0xC7);
144 EmitOperand(0, dst);
145 EmitLabel(lbl, dst.length_ + 5);
146}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700147
Ian Rogers2c8f6532011-09-02 17:16:34 -0700148void X86Assembler::movzxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700149 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
150 EmitUint8(0x0F);
151 EmitUint8(0xB6);
152 EmitRegisterOperand(dst, src);
153}
154
155
Ian Rogers2c8f6532011-09-02 17:16:34 -0700156void X86Assembler::movzxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700157 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
158 EmitUint8(0x0F);
159 EmitUint8(0xB6);
160 EmitOperand(dst, src);
161}
162
163
Ian Rogers2c8f6532011-09-02 17:16:34 -0700164void X86Assembler::movsxb(Register dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700165 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
166 EmitUint8(0x0F);
167 EmitUint8(0xBE);
168 EmitRegisterOperand(dst, src);
169}
170
171
Ian Rogers2c8f6532011-09-02 17:16:34 -0700172void X86Assembler::movsxb(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700173 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
174 EmitUint8(0x0F);
175 EmitUint8(0xBE);
176 EmitOperand(dst, src);
177}
178
179
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700180void X86Assembler::movb(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700181 LOG(FATAL) << "Use movzxb or movsxb instead.";
182}
183
184
Ian Rogers2c8f6532011-09-02 17:16:34 -0700185void X86Assembler::movb(const Address& dst, ByteRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700186 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
187 EmitUint8(0x88);
188 EmitOperand(src, dst);
189}
190
191
Ian Rogers2c8f6532011-09-02 17:16:34 -0700192void X86Assembler::movb(const Address& dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700193 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
194 EmitUint8(0xC6);
195 EmitOperand(EAX, dst);
196 CHECK(imm.is_int8());
197 EmitUint8(imm.value() & 0xFF);
198}
199
200
Ian Rogers2c8f6532011-09-02 17:16:34 -0700201void X86Assembler::movzxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700202 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
203 EmitUint8(0x0F);
204 EmitUint8(0xB7);
205 EmitRegisterOperand(dst, src);
206}
207
208
Ian Rogers2c8f6532011-09-02 17:16:34 -0700209void X86Assembler::movzxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700210 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
211 EmitUint8(0x0F);
212 EmitUint8(0xB7);
213 EmitOperand(dst, src);
214}
215
216
Ian Rogers2c8f6532011-09-02 17:16:34 -0700217void X86Assembler::movsxw(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700218 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
219 EmitUint8(0x0F);
220 EmitUint8(0xBF);
221 EmitRegisterOperand(dst, src);
222}
223
224
Ian Rogers2c8f6532011-09-02 17:16:34 -0700225void X86Assembler::movsxw(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700226 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
227 EmitUint8(0x0F);
228 EmitUint8(0xBF);
229 EmitOperand(dst, src);
230}
231
232
Elliott Hughes1bac54f2012-03-16 12:48:31 -0700233void X86Assembler::movw(Register /*dst*/, const Address& /*src*/) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700234 LOG(FATAL) << "Use movzxw or movsxw instead.";
235}
236
237
Ian Rogers2c8f6532011-09-02 17:16:34 -0700238void X86Assembler::movw(const Address& dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700239 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
240 EmitOperandSizeOverride();
241 EmitUint8(0x89);
242 EmitOperand(src, dst);
243}
244
245
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100246void X86Assembler::movw(const Address& dst, const Immediate& imm) {
247 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
248 EmitOperandSizeOverride();
249 EmitUint8(0xC7);
250 EmitOperand(0, dst);
Nicolas Geoffrayb6e72062014-10-07 14:54:48 +0100251 CHECK(imm.is_uint16() || imm.is_int16());
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100252 EmitUint8(imm.value() & 0xFF);
253 EmitUint8(imm.value() >> 8);
254}
255
256
Ian Rogers2c8f6532011-09-02 17:16:34 -0700257void X86Assembler::leal(Register dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700258 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
259 EmitUint8(0x8D);
260 EmitOperand(dst, src);
261}
262
263
Ian Rogers2c8f6532011-09-02 17:16:34 -0700264void X86Assembler::cmovl(Condition condition, Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700265 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
266 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700267 EmitUint8(0x40 + condition);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700268 EmitRegisterOperand(dst, src);
269}
270
271
Ian Rogers2c8f6532011-09-02 17:16:34 -0700272void X86Assembler::setb(Condition condition, Register dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700273 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
274 EmitUint8(0x0F);
Ian Rogersb033c752011-07-20 12:22:35 -0700275 EmitUint8(0x90 + condition);
276 EmitOperand(0, Operand(dst));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700277}
278
279
Nicolas Geoffray7fb49da2014-10-06 09:12:41 +0100280void X86Assembler::movaps(XmmRegister dst, XmmRegister src) {
281 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
282 EmitUint8(0x0F);
283 EmitUint8(0x28);
284 EmitXmmRegisterOperand(dst, src);
285}
286
287
Ian Rogers2c8f6532011-09-02 17:16:34 -0700288void X86Assembler::movss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700289 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
290 EmitUint8(0xF3);
291 EmitUint8(0x0F);
292 EmitUint8(0x10);
293 EmitOperand(dst, src);
294}
295
296
Ian Rogers2c8f6532011-09-02 17:16:34 -0700297void X86Assembler::movss(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700298 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
299 EmitUint8(0xF3);
300 EmitUint8(0x0F);
301 EmitUint8(0x11);
302 EmitOperand(src, dst);
303}
304
305
Ian Rogers2c8f6532011-09-02 17:16:34 -0700306void X86Assembler::movss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700307 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
308 EmitUint8(0xF3);
309 EmitUint8(0x0F);
310 EmitUint8(0x11);
311 EmitXmmRegisterOperand(src, dst);
312}
313
314
Ian Rogers2c8f6532011-09-02 17:16:34 -0700315void X86Assembler::movd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700316 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
317 EmitUint8(0x66);
318 EmitUint8(0x0F);
319 EmitUint8(0x6E);
320 EmitOperand(dst, Operand(src));
321}
322
323
Ian Rogers2c8f6532011-09-02 17:16:34 -0700324void X86Assembler::movd(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700325 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
326 EmitUint8(0x66);
327 EmitUint8(0x0F);
328 EmitUint8(0x7E);
329 EmitOperand(src, Operand(dst));
330}
331
332
Ian Rogers2c8f6532011-09-02 17:16:34 -0700333void X86Assembler::addss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700334 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
335 EmitUint8(0xF3);
336 EmitUint8(0x0F);
337 EmitUint8(0x58);
338 EmitXmmRegisterOperand(dst, src);
339}
340
341
Ian Rogers2c8f6532011-09-02 17:16:34 -0700342void X86Assembler::addss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700343 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
344 EmitUint8(0xF3);
345 EmitUint8(0x0F);
346 EmitUint8(0x58);
347 EmitOperand(dst, src);
348}
349
350
Ian Rogers2c8f6532011-09-02 17:16:34 -0700351void X86Assembler::subss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700352 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
353 EmitUint8(0xF3);
354 EmitUint8(0x0F);
355 EmitUint8(0x5C);
356 EmitXmmRegisterOperand(dst, src);
357}
358
359
Ian Rogers2c8f6532011-09-02 17:16:34 -0700360void X86Assembler::subss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700361 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
362 EmitUint8(0xF3);
363 EmitUint8(0x0F);
364 EmitUint8(0x5C);
365 EmitOperand(dst, src);
366}
367
368
Ian Rogers2c8f6532011-09-02 17:16:34 -0700369void X86Assembler::mulss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700370 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
371 EmitUint8(0xF3);
372 EmitUint8(0x0F);
373 EmitUint8(0x59);
374 EmitXmmRegisterOperand(dst, src);
375}
376
377
Ian Rogers2c8f6532011-09-02 17:16:34 -0700378void X86Assembler::mulss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700379 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
380 EmitUint8(0xF3);
381 EmitUint8(0x0F);
382 EmitUint8(0x59);
383 EmitOperand(dst, src);
384}
385
386
Ian Rogers2c8f6532011-09-02 17:16:34 -0700387void X86Assembler::divss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700388 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
389 EmitUint8(0xF3);
390 EmitUint8(0x0F);
391 EmitUint8(0x5E);
392 EmitXmmRegisterOperand(dst, src);
393}
394
395
Ian Rogers2c8f6532011-09-02 17:16:34 -0700396void X86Assembler::divss(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700397 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
398 EmitUint8(0xF3);
399 EmitUint8(0x0F);
400 EmitUint8(0x5E);
401 EmitOperand(dst, src);
402}
403
404
Ian Rogers2c8f6532011-09-02 17:16:34 -0700405void X86Assembler::flds(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700406 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
407 EmitUint8(0xD9);
408 EmitOperand(0, src);
409}
410
411
Ian Rogers2c8f6532011-09-02 17:16:34 -0700412void X86Assembler::fstps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700413 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
414 EmitUint8(0xD9);
415 EmitOperand(3, dst);
416}
417
418
Ian Rogers2c8f6532011-09-02 17:16:34 -0700419void X86Assembler::movsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700420 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
421 EmitUint8(0xF2);
422 EmitUint8(0x0F);
423 EmitUint8(0x10);
424 EmitOperand(dst, src);
425}
426
427
Ian Rogers2c8f6532011-09-02 17:16:34 -0700428void X86Assembler::movsd(const Address& dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700429 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
430 EmitUint8(0xF2);
431 EmitUint8(0x0F);
432 EmitUint8(0x11);
433 EmitOperand(src, dst);
434}
435
436
Ian Rogers2c8f6532011-09-02 17:16:34 -0700437void X86Assembler::movsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700438 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
439 EmitUint8(0xF2);
440 EmitUint8(0x0F);
441 EmitUint8(0x11);
442 EmitXmmRegisterOperand(src, dst);
443}
444
445
Ian Rogers2c8f6532011-09-02 17:16:34 -0700446void X86Assembler::addsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700447 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
448 EmitUint8(0xF2);
449 EmitUint8(0x0F);
450 EmitUint8(0x58);
451 EmitXmmRegisterOperand(dst, src);
452}
453
454
Ian Rogers2c8f6532011-09-02 17:16:34 -0700455void X86Assembler::addsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700456 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
457 EmitUint8(0xF2);
458 EmitUint8(0x0F);
459 EmitUint8(0x58);
460 EmitOperand(dst, src);
461}
462
463
Ian Rogers2c8f6532011-09-02 17:16:34 -0700464void X86Assembler::subsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700465 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
466 EmitUint8(0xF2);
467 EmitUint8(0x0F);
468 EmitUint8(0x5C);
469 EmitXmmRegisterOperand(dst, src);
470}
471
472
Ian Rogers2c8f6532011-09-02 17:16:34 -0700473void X86Assembler::subsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700474 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
475 EmitUint8(0xF2);
476 EmitUint8(0x0F);
477 EmitUint8(0x5C);
478 EmitOperand(dst, src);
479}
480
481
Ian Rogers2c8f6532011-09-02 17:16:34 -0700482void X86Assembler::mulsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700483 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
484 EmitUint8(0xF2);
485 EmitUint8(0x0F);
486 EmitUint8(0x59);
487 EmitXmmRegisterOperand(dst, src);
488}
489
490
Ian Rogers2c8f6532011-09-02 17:16:34 -0700491void X86Assembler::mulsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700492 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
493 EmitUint8(0xF2);
494 EmitUint8(0x0F);
495 EmitUint8(0x59);
496 EmitOperand(dst, src);
497}
498
499
Ian Rogers2c8f6532011-09-02 17:16:34 -0700500void X86Assembler::divsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700501 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
502 EmitUint8(0xF2);
503 EmitUint8(0x0F);
504 EmitUint8(0x5E);
505 EmitXmmRegisterOperand(dst, src);
506}
507
508
Ian Rogers2c8f6532011-09-02 17:16:34 -0700509void X86Assembler::divsd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700510 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
511 EmitUint8(0xF2);
512 EmitUint8(0x0F);
513 EmitUint8(0x5E);
514 EmitOperand(dst, src);
515}
516
517
Ian Rogers2c8f6532011-09-02 17:16:34 -0700518void X86Assembler::cvtsi2ss(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700519 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
520 EmitUint8(0xF3);
521 EmitUint8(0x0F);
522 EmitUint8(0x2A);
523 EmitOperand(dst, Operand(src));
524}
525
526
Ian Rogers2c8f6532011-09-02 17:16:34 -0700527void X86Assembler::cvtsi2sd(XmmRegister dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700528 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
529 EmitUint8(0xF2);
530 EmitUint8(0x0F);
531 EmitUint8(0x2A);
532 EmitOperand(dst, Operand(src));
533}
534
535
Ian Rogers2c8f6532011-09-02 17:16:34 -0700536void X86Assembler::cvtss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700537 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
538 EmitUint8(0xF3);
539 EmitUint8(0x0F);
540 EmitUint8(0x2D);
541 EmitXmmRegisterOperand(dst, src);
542}
543
544
Ian Rogers2c8f6532011-09-02 17:16:34 -0700545void X86Assembler::cvtss2sd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700546 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
547 EmitUint8(0xF3);
548 EmitUint8(0x0F);
549 EmitUint8(0x5A);
550 EmitXmmRegisterOperand(dst, src);
551}
552
553
Ian Rogers2c8f6532011-09-02 17:16:34 -0700554void X86Assembler::cvtsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700555 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
556 EmitUint8(0xF2);
557 EmitUint8(0x0F);
558 EmitUint8(0x2D);
559 EmitXmmRegisterOperand(dst, src);
560}
561
562
Ian Rogers2c8f6532011-09-02 17:16:34 -0700563void X86Assembler::cvttss2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700564 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
565 EmitUint8(0xF3);
566 EmitUint8(0x0F);
567 EmitUint8(0x2C);
568 EmitXmmRegisterOperand(dst, src);
569}
570
571
Ian Rogers2c8f6532011-09-02 17:16:34 -0700572void X86Assembler::cvttsd2si(Register dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700573 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
574 EmitUint8(0xF2);
575 EmitUint8(0x0F);
576 EmitUint8(0x2C);
577 EmitXmmRegisterOperand(dst, src);
578}
579
580
Ian Rogers2c8f6532011-09-02 17:16:34 -0700581void X86Assembler::cvtsd2ss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700582 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
583 EmitUint8(0xF2);
584 EmitUint8(0x0F);
585 EmitUint8(0x5A);
586 EmitXmmRegisterOperand(dst, src);
587}
588
589
Ian Rogers2c8f6532011-09-02 17:16:34 -0700590void X86Assembler::cvtdq2pd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700591 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
592 EmitUint8(0xF3);
593 EmitUint8(0x0F);
594 EmitUint8(0xE6);
595 EmitXmmRegisterOperand(dst, src);
596}
597
598
Ian Rogers2c8f6532011-09-02 17:16:34 -0700599void X86Assembler::comiss(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700600 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
601 EmitUint8(0x0F);
602 EmitUint8(0x2F);
603 EmitXmmRegisterOperand(a, b);
604}
605
606
Ian Rogers2c8f6532011-09-02 17:16:34 -0700607void X86Assembler::comisd(XmmRegister a, XmmRegister b) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700608 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
609 EmitUint8(0x66);
610 EmitUint8(0x0F);
611 EmitUint8(0x2F);
612 EmitXmmRegisterOperand(a, b);
613}
614
615
Ian Rogers2c8f6532011-09-02 17:16:34 -0700616void X86Assembler::sqrtsd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700617 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
618 EmitUint8(0xF2);
619 EmitUint8(0x0F);
620 EmitUint8(0x51);
621 EmitXmmRegisterOperand(dst, src);
622}
623
624
Ian Rogers2c8f6532011-09-02 17:16:34 -0700625void X86Assembler::sqrtss(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700626 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
627 EmitUint8(0xF3);
628 EmitUint8(0x0F);
629 EmitUint8(0x51);
630 EmitXmmRegisterOperand(dst, src);
631}
632
633
Ian Rogers2c8f6532011-09-02 17:16:34 -0700634void X86Assembler::xorpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700635 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
636 EmitUint8(0x66);
637 EmitUint8(0x0F);
638 EmitUint8(0x57);
639 EmitOperand(dst, src);
640}
641
642
Ian Rogers2c8f6532011-09-02 17:16:34 -0700643void X86Assembler::xorpd(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700644 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
645 EmitUint8(0x66);
646 EmitUint8(0x0F);
647 EmitUint8(0x57);
648 EmitXmmRegisterOperand(dst, src);
649}
650
651
Ian Rogers2c8f6532011-09-02 17:16:34 -0700652void X86Assembler::xorps(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700653 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
654 EmitUint8(0x0F);
655 EmitUint8(0x57);
656 EmitOperand(dst, src);
657}
658
659
Ian Rogers2c8f6532011-09-02 17:16:34 -0700660void X86Assembler::xorps(XmmRegister dst, XmmRegister src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700661 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
662 EmitUint8(0x0F);
663 EmitUint8(0x57);
664 EmitXmmRegisterOperand(dst, src);
665}
666
667
Ian Rogers2c8f6532011-09-02 17:16:34 -0700668void X86Assembler::andpd(XmmRegister dst, const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700669 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
670 EmitUint8(0x66);
671 EmitUint8(0x0F);
672 EmitUint8(0x54);
673 EmitOperand(dst, src);
674}
675
676
Ian Rogers2c8f6532011-09-02 17:16:34 -0700677void X86Assembler::fldl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700678 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
679 EmitUint8(0xDD);
680 EmitOperand(0, src);
681}
682
683
Ian Rogers2c8f6532011-09-02 17:16:34 -0700684void X86Assembler::fstpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700685 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
686 EmitUint8(0xDD);
687 EmitOperand(3, dst);
688}
689
690
Ian Rogers2c8f6532011-09-02 17:16:34 -0700691void X86Assembler::fnstcw(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700692 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
693 EmitUint8(0xD9);
694 EmitOperand(7, dst);
695}
696
697
Ian Rogers2c8f6532011-09-02 17:16:34 -0700698void X86Assembler::fldcw(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700699 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
700 EmitUint8(0xD9);
701 EmitOperand(5, src);
702}
703
704
Ian Rogers2c8f6532011-09-02 17:16:34 -0700705void X86Assembler::fistpl(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700706 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
707 EmitUint8(0xDF);
708 EmitOperand(7, dst);
709}
710
711
Ian Rogers2c8f6532011-09-02 17:16:34 -0700712void X86Assembler::fistps(const Address& dst) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700713 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
714 EmitUint8(0xDB);
715 EmitOperand(3, dst);
716}
717
718
Ian Rogers2c8f6532011-09-02 17:16:34 -0700719void X86Assembler::fildl(const Address& src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700720 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
721 EmitUint8(0xDF);
722 EmitOperand(5, src);
723}
724
725
Ian Rogers2c8f6532011-09-02 17:16:34 -0700726void X86Assembler::fincstp() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700727 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
728 EmitUint8(0xD9);
729 EmitUint8(0xF7);
730}
731
732
Ian Rogers2c8f6532011-09-02 17:16:34 -0700733void X86Assembler::ffree(const Immediate& index) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700734 CHECK_LT(index.value(), 7);
735 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
736 EmitUint8(0xDD);
737 EmitUint8(0xC0 + index.value());
738}
739
740
Ian Rogers2c8f6532011-09-02 17:16:34 -0700741void X86Assembler::fsin() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700742 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
743 EmitUint8(0xD9);
744 EmitUint8(0xFE);
745}
746
747
Ian Rogers2c8f6532011-09-02 17:16:34 -0700748void X86Assembler::fcos() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700749 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
750 EmitUint8(0xD9);
751 EmitUint8(0xFF);
752}
753
754
Ian Rogers2c8f6532011-09-02 17:16:34 -0700755void X86Assembler::fptan() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700756 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
757 EmitUint8(0xD9);
758 EmitUint8(0xF2);
759}
760
761
Ian Rogers2c8f6532011-09-02 17:16:34 -0700762void X86Assembler::xchgl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700763 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
764 EmitUint8(0x87);
765 EmitRegisterOperand(dst, src);
766}
767
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100768
Ian Rogers7caad772012-03-30 01:07:54 -0700769void X86Assembler::xchgl(Register reg, const Address& address) {
770 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
771 EmitUint8(0x87);
772 EmitOperand(reg, address);
773}
774
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700775
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100776void X86Assembler::cmpw(const Address& address, const Immediate& imm) {
777 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
778 EmitUint8(0x66);
779 EmitComplex(7, address, imm);
780}
781
782
Ian Rogers2c8f6532011-09-02 17:16:34 -0700783void X86Assembler::cmpl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700784 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
785 EmitComplex(7, Operand(reg), imm);
786}
787
788
Ian Rogers2c8f6532011-09-02 17:16:34 -0700789void X86Assembler::cmpl(Register reg0, Register reg1) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700790 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
791 EmitUint8(0x3B);
792 EmitOperand(reg0, Operand(reg1));
793}
794
795
Ian Rogers2c8f6532011-09-02 17:16:34 -0700796void X86Assembler::cmpl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700797 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
798 EmitUint8(0x3B);
799 EmitOperand(reg, address);
800}
801
802
Ian Rogers2c8f6532011-09-02 17:16:34 -0700803void X86Assembler::addl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700804 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
805 EmitUint8(0x03);
806 EmitRegisterOperand(dst, src);
807}
808
809
Ian Rogers2c8f6532011-09-02 17:16:34 -0700810void X86Assembler::addl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700811 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
812 EmitUint8(0x03);
813 EmitOperand(reg, address);
814}
815
816
Ian Rogers2c8f6532011-09-02 17:16:34 -0700817void X86Assembler::cmpl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700818 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
819 EmitUint8(0x39);
820 EmitOperand(reg, address);
821}
822
823
Ian Rogers2c8f6532011-09-02 17:16:34 -0700824void X86Assembler::cmpl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700825 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
826 EmitComplex(7, address, imm);
827}
828
829
Ian Rogers2c8f6532011-09-02 17:16:34 -0700830void X86Assembler::testl(Register reg1, Register reg2) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700831 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
832 EmitUint8(0x85);
833 EmitRegisterOperand(reg1, reg2);
834}
835
836
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +0100837void X86Assembler::testl(Register reg, const Address& address) {
838 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
839 EmitUint8(0x85);
840 EmitOperand(reg, address);
841}
842
843
Ian Rogers2c8f6532011-09-02 17:16:34 -0700844void X86Assembler::testl(Register reg, const Immediate& immediate) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700845 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
846 // For registers that have a byte variant (EAX, EBX, ECX, and EDX)
847 // we only test the byte register to keep the encoding short.
848 if (immediate.is_uint8() && reg < 4) {
849 // Use zero-extended 8-bit immediate.
850 if (reg == EAX) {
851 EmitUint8(0xA8);
852 } else {
853 EmitUint8(0xF6);
854 EmitUint8(0xC0 + reg);
855 }
856 EmitUint8(immediate.value() & 0xFF);
857 } else if (reg == EAX) {
858 // Use short form if the destination is EAX.
859 EmitUint8(0xA9);
860 EmitImmediate(immediate);
861 } else {
862 EmitUint8(0xF7);
863 EmitOperand(0, Operand(reg));
864 EmitImmediate(immediate);
865 }
866}
867
868
Ian Rogers2c8f6532011-09-02 17:16:34 -0700869void X86Assembler::andl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700870 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
871 EmitUint8(0x23);
872 EmitOperand(dst, Operand(src));
873}
874
875
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000876void X86Assembler::andl(Register reg, const Address& address) {
877 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
878 EmitUint8(0x23);
879 EmitOperand(reg, address);
880}
881
882
Ian Rogers2c8f6532011-09-02 17:16:34 -0700883void X86Assembler::andl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700884 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
885 EmitComplex(4, Operand(dst), imm);
886}
887
888
Ian Rogers2c8f6532011-09-02 17:16:34 -0700889void X86Assembler::orl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700890 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
891 EmitUint8(0x0B);
892 EmitOperand(dst, Operand(src));
893}
894
895
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000896void X86Assembler::orl(Register reg, const Address& address) {
897 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
898 EmitUint8(0x0B);
899 EmitOperand(reg, address);
900}
901
902
Ian Rogers2c8f6532011-09-02 17:16:34 -0700903void X86Assembler::orl(Register dst, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700904 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
905 EmitComplex(1, Operand(dst), imm);
906}
907
908
Ian Rogers2c8f6532011-09-02 17:16:34 -0700909void X86Assembler::xorl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700910 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
911 EmitUint8(0x33);
912 EmitOperand(dst, Operand(src));
913}
914
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000915
916void X86Assembler::xorl(Register reg, const Address& address) {
917 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
918 EmitUint8(0x33);
919 EmitOperand(reg, address);
920}
921
922
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +0100923void X86Assembler::xorl(Register dst, const Immediate& imm) {
924 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
925 EmitComplex(6, Operand(dst), imm);
926}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700927
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000928
Ian Rogers2c8f6532011-09-02 17:16:34 -0700929void X86Assembler::addl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700930 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
931 EmitComplex(0, Operand(reg), imm);
932}
933
934
Ian Rogers2c8f6532011-09-02 17:16:34 -0700935void X86Assembler::addl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700936 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
937 EmitUint8(0x01);
938 EmitOperand(reg, address);
939}
940
941
Ian Rogers2c8f6532011-09-02 17:16:34 -0700942void X86Assembler::addl(const Address& address, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700943 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
944 EmitComplex(0, address, imm);
945}
946
947
Ian Rogers2c8f6532011-09-02 17:16:34 -0700948void X86Assembler::adcl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700949 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
950 EmitComplex(2, Operand(reg), imm);
951}
952
953
Ian Rogers2c8f6532011-09-02 17:16:34 -0700954void X86Assembler::adcl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700955 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
956 EmitUint8(0x13);
957 EmitOperand(dst, Operand(src));
958}
959
960
Ian Rogers2c8f6532011-09-02 17:16:34 -0700961void X86Assembler::adcl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700962 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
963 EmitUint8(0x13);
964 EmitOperand(dst, address);
965}
966
967
Ian Rogers2c8f6532011-09-02 17:16:34 -0700968void X86Assembler::subl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700969 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
970 EmitUint8(0x2B);
971 EmitOperand(dst, Operand(src));
972}
973
974
Ian Rogers2c8f6532011-09-02 17:16:34 -0700975void X86Assembler::subl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700976 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
977 EmitComplex(5, Operand(reg), imm);
978}
979
980
Ian Rogers2c8f6532011-09-02 17:16:34 -0700981void X86Assembler::subl(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700982 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
983 EmitUint8(0x2B);
984 EmitOperand(reg, address);
985}
986
987
Ian Rogers2c8f6532011-09-02 17:16:34 -0700988void X86Assembler::cdq() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700989 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
990 EmitUint8(0x99);
991}
992
993
Ian Rogers2c8f6532011-09-02 17:16:34 -0700994void X86Assembler::idivl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700995 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
996 EmitUint8(0xF7);
997 EmitUint8(0xF8 | reg);
998}
999
1000
Ian Rogers2c8f6532011-09-02 17:16:34 -07001001void X86Assembler::imull(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001002 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1003 EmitUint8(0x0F);
1004 EmitUint8(0xAF);
1005 EmitOperand(dst, Operand(src));
1006}
1007
1008
Ian Rogers2c8f6532011-09-02 17:16:34 -07001009void X86Assembler::imull(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001010 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1011 EmitUint8(0x69);
1012 EmitOperand(reg, Operand(reg));
1013 EmitImmediate(imm);
1014}
1015
1016
Ian Rogers2c8f6532011-09-02 17:16:34 -07001017void X86Assembler::imull(Register reg, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001018 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1019 EmitUint8(0x0F);
1020 EmitUint8(0xAF);
1021 EmitOperand(reg, address);
1022}
1023
1024
Ian Rogers2c8f6532011-09-02 17:16:34 -07001025void X86Assembler::imull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001026 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1027 EmitUint8(0xF7);
1028 EmitOperand(5, Operand(reg));
1029}
1030
1031
Ian Rogers2c8f6532011-09-02 17:16:34 -07001032void X86Assembler::imull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001033 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1034 EmitUint8(0xF7);
1035 EmitOperand(5, address);
1036}
1037
1038
Ian Rogers2c8f6532011-09-02 17:16:34 -07001039void X86Assembler::mull(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001040 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1041 EmitUint8(0xF7);
1042 EmitOperand(4, Operand(reg));
1043}
1044
1045
Ian Rogers2c8f6532011-09-02 17:16:34 -07001046void X86Assembler::mull(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001047 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1048 EmitUint8(0xF7);
1049 EmitOperand(4, address);
1050}
1051
1052
Ian Rogers2c8f6532011-09-02 17:16:34 -07001053void X86Assembler::sbbl(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001054 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1055 EmitUint8(0x1B);
1056 EmitOperand(dst, Operand(src));
1057}
1058
1059
Ian Rogers2c8f6532011-09-02 17:16:34 -07001060void X86Assembler::sbbl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001061 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1062 EmitComplex(3, Operand(reg), imm);
1063}
1064
1065
Ian Rogers2c8f6532011-09-02 17:16:34 -07001066void X86Assembler::sbbl(Register dst, const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001067 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1068 EmitUint8(0x1B);
1069 EmitOperand(dst, address);
1070}
1071
1072
Ian Rogers2c8f6532011-09-02 17:16:34 -07001073void X86Assembler::incl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001074 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1075 EmitUint8(0x40 + reg);
1076}
1077
1078
Ian Rogers2c8f6532011-09-02 17:16:34 -07001079void X86Assembler::incl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001080 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1081 EmitUint8(0xFF);
1082 EmitOperand(0, address);
1083}
1084
1085
Ian Rogers2c8f6532011-09-02 17:16:34 -07001086void X86Assembler::decl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001087 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1088 EmitUint8(0x48 + reg);
1089}
1090
1091
Ian Rogers2c8f6532011-09-02 17:16:34 -07001092void X86Assembler::decl(const Address& address) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001093 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1094 EmitUint8(0xFF);
1095 EmitOperand(1, address);
1096}
1097
1098
Ian Rogers2c8f6532011-09-02 17:16:34 -07001099void X86Assembler::shll(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001100 EmitGenericShift(4, reg, imm);
1101}
1102
1103
Ian Rogers2c8f6532011-09-02 17:16:34 -07001104void X86Assembler::shll(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001105 EmitGenericShift(4, operand, shifter);
1106}
1107
1108
Ian Rogers2c8f6532011-09-02 17:16:34 -07001109void X86Assembler::shrl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001110 EmitGenericShift(5, reg, imm);
1111}
1112
1113
Ian Rogers2c8f6532011-09-02 17:16:34 -07001114void X86Assembler::shrl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001115 EmitGenericShift(5, operand, shifter);
1116}
1117
1118
Ian Rogers2c8f6532011-09-02 17:16:34 -07001119void X86Assembler::sarl(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001120 EmitGenericShift(7, reg, imm);
1121}
1122
1123
Ian Rogers2c8f6532011-09-02 17:16:34 -07001124void X86Assembler::sarl(Register operand, Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001125 EmitGenericShift(7, operand, shifter);
1126}
1127
1128
Ian Rogers2c8f6532011-09-02 17:16:34 -07001129void X86Assembler::shld(Register dst, Register src) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001130 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1131 EmitUint8(0x0F);
1132 EmitUint8(0xA5);
1133 EmitRegisterOperand(src, dst);
1134}
1135
1136
Ian Rogers2c8f6532011-09-02 17:16:34 -07001137void X86Assembler::negl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001138 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1139 EmitUint8(0xF7);
1140 EmitOperand(3, Operand(reg));
1141}
1142
1143
Ian Rogers2c8f6532011-09-02 17:16:34 -07001144void X86Assembler::notl(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001145 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1146 EmitUint8(0xF7);
1147 EmitUint8(0xD0 | reg);
1148}
1149
1150
Ian Rogers2c8f6532011-09-02 17:16:34 -07001151void X86Assembler::enter(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001152 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1153 EmitUint8(0xC8);
1154 CHECK(imm.is_uint16());
1155 EmitUint8(imm.value() & 0xFF);
1156 EmitUint8((imm.value() >> 8) & 0xFF);
1157 EmitUint8(0x00);
1158}
1159
1160
Ian Rogers2c8f6532011-09-02 17:16:34 -07001161void X86Assembler::leave() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001162 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1163 EmitUint8(0xC9);
1164}
1165
1166
Ian Rogers2c8f6532011-09-02 17:16:34 -07001167void X86Assembler::ret() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001168 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1169 EmitUint8(0xC3);
1170}
1171
1172
Ian Rogers2c8f6532011-09-02 17:16:34 -07001173void X86Assembler::ret(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001174 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1175 EmitUint8(0xC2);
1176 CHECK(imm.is_uint16());
1177 EmitUint8(imm.value() & 0xFF);
1178 EmitUint8((imm.value() >> 8) & 0xFF);
1179}
1180
1181
1182
Ian Rogers2c8f6532011-09-02 17:16:34 -07001183void X86Assembler::nop() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001184 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1185 EmitUint8(0x90);
1186}
1187
1188
Ian Rogers2c8f6532011-09-02 17:16:34 -07001189void X86Assembler::int3() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001190 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1191 EmitUint8(0xCC);
1192}
1193
1194
Ian Rogers2c8f6532011-09-02 17:16:34 -07001195void X86Assembler::hlt() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001196 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1197 EmitUint8(0xF4);
1198}
1199
1200
Ian Rogers2c8f6532011-09-02 17:16:34 -07001201void X86Assembler::j(Condition condition, Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001202 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1203 if (label->IsBound()) {
1204 static const int kShortSize = 2;
1205 static const int kLongSize = 6;
1206 int offset = label->Position() - buffer_.Size();
1207 CHECK_LE(offset, 0);
1208 if (IsInt(8, offset - kShortSize)) {
1209 EmitUint8(0x70 + condition);
1210 EmitUint8((offset - kShortSize) & 0xFF);
1211 } else {
1212 EmitUint8(0x0F);
1213 EmitUint8(0x80 + condition);
1214 EmitInt32(offset - kLongSize);
1215 }
1216 } else {
1217 EmitUint8(0x0F);
1218 EmitUint8(0x80 + condition);
1219 EmitLabelLink(label);
1220 }
1221}
1222
1223
Ian Rogers2c8f6532011-09-02 17:16:34 -07001224void X86Assembler::jmp(Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001225 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1226 EmitUint8(0xFF);
1227 EmitRegisterOperand(4, reg);
1228}
1229
Ian Rogers7caad772012-03-30 01:07:54 -07001230void X86Assembler::jmp(const Address& address) {
1231 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1232 EmitUint8(0xFF);
1233 EmitOperand(4, address);
1234}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001235
Ian Rogers2c8f6532011-09-02 17:16:34 -07001236void X86Assembler::jmp(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001237 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1238 if (label->IsBound()) {
1239 static const int kShortSize = 2;
1240 static const int kLongSize = 5;
1241 int offset = label->Position() - buffer_.Size();
1242 CHECK_LE(offset, 0);
1243 if (IsInt(8, offset - kShortSize)) {
1244 EmitUint8(0xEB);
1245 EmitUint8((offset - kShortSize) & 0xFF);
1246 } else {
1247 EmitUint8(0xE9);
1248 EmitInt32(offset - kLongSize);
1249 }
1250 } else {
1251 EmitUint8(0xE9);
1252 EmitLabelLink(label);
1253 }
1254}
1255
1256
Ian Rogers2c8f6532011-09-02 17:16:34 -07001257X86Assembler* X86Assembler::lock() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001258 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1259 EmitUint8(0xF0);
Ian Rogers0d666d82011-08-14 16:03:46 -07001260 return this;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001261}
1262
1263
Ian Rogers2c8f6532011-09-02 17:16:34 -07001264void X86Assembler::cmpxchgl(const Address& address, Register reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001265 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1266 EmitUint8(0x0F);
1267 EmitUint8(0xB1);
1268 EmitOperand(reg, address);
1269}
1270
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001271void X86Assembler::mfence() {
1272 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1273 EmitUint8(0x0F);
1274 EmitUint8(0xAE);
1275 EmitUint8(0xF0);
1276}
1277
Ian Rogers2c8f6532011-09-02 17:16:34 -07001278X86Assembler* X86Assembler::fs() {
Ian Rogersb033c752011-07-20 12:22:35 -07001279 // TODO: fs is a prefix and not an instruction
1280 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1281 EmitUint8(0x64);
Ian Rogers0d666d82011-08-14 16:03:46 -07001282 return this;
Ian Rogersb033c752011-07-20 12:22:35 -07001283}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001284
Ian Rogersbefbd572014-03-06 01:13:39 -08001285X86Assembler* X86Assembler::gs() {
1286 // TODO: fs is a prefix and not an instruction
1287 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1288 EmitUint8(0x65);
1289 return this;
1290}
1291
Ian Rogers2c8f6532011-09-02 17:16:34 -07001292void X86Assembler::AddImmediate(Register reg, const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001293 int value = imm.value();
1294 if (value > 0) {
1295 if (value == 1) {
1296 incl(reg);
1297 } else if (value != 0) {
1298 addl(reg, imm);
1299 }
1300 } else if (value < 0) {
1301 value = -value;
1302 if (value == 1) {
1303 decl(reg);
1304 } else if (value != 0) {
1305 subl(reg, Immediate(value));
1306 }
1307 }
1308}
1309
1310
Ian Rogers2c8f6532011-09-02 17:16:34 -07001311void X86Assembler::LoadDoubleConstant(XmmRegister dst, double value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001312 // TODO: Need to have a code constants table.
1313 int64_t constant = bit_cast<int64_t, double>(value);
1314 pushl(Immediate(High32Bits(constant)));
1315 pushl(Immediate(Low32Bits(constant)));
1316 movsd(dst, Address(ESP, 0));
Ian Rogers13735952014-10-08 12:43:28 -07001317 addl(ESP, Immediate(2 * sizeof(intptr_t)));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001318}
1319
1320
Ian Rogers2c8f6532011-09-02 17:16:34 -07001321void X86Assembler::FloatNegate(XmmRegister f) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001322 static const struct {
1323 uint32_t a;
1324 uint32_t b;
1325 uint32_t c;
1326 uint32_t d;
1327 } float_negate_constant __attribute__((aligned(16))) =
1328 { 0x80000000, 0x00000000, 0x80000000, 0x00000000 };
Ian Rogers13735952014-10-08 12:43:28 -07001329 xorps(f, Address::Absolute(reinterpret_cast<uintptr_t>(&float_negate_constant)));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001330}
1331
1332
Ian Rogers2c8f6532011-09-02 17:16:34 -07001333void X86Assembler::DoubleNegate(XmmRegister d) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001334 static const struct {
1335 uint64_t a;
1336 uint64_t b;
1337 } double_negate_constant __attribute__((aligned(16))) =
1338 {0x8000000000000000LL, 0x8000000000000000LL};
Ian Rogers13735952014-10-08 12:43:28 -07001339 xorpd(d, Address::Absolute(reinterpret_cast<uintptr_t>(&double_negate_constant)));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001340}
1341
1342
Ian Rogers2c8f6532011-09-02 17:16:34 -07001343void X86Assembler::DoubleAbs(XmmRegister reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001344 static const struct {
1345 uint64_t a;
1346 uint64_t b;
1347 } double_abs_constant __attribute__((aligned(16))) =
1348 {0x7FFFFFFFFFFFFFFFLL, 0x7FFFFFFFFFFFFFFFLL};
Ian Rogers13735952014-10-08 12:43:28 -07001349 andpd(reg, Address::Absolute(reinterpret_cast<uintptr_t>(&double_abs_constant)));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001350}
1351
1352
Ian Rogers2c8f6532011-09-02 17:16:34 -07001353void X86Assembler::Align(int alignment, int offset) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001354 CHECK(IsPowerOfTwo(alignment));
1355 // Emit nop instruction until the real position is aligned.
1356 while (((offset + buffer_.GetPosition()) & (alignment-1)) != 0) {
1357 nop();
1358 }
1359}
1360
1361
Ian Rogers2c8f6532011-09-02 17:16:34 -07001362void X86Assembler::Bind(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001363 int bound = buffer_.Size();
1364 CHECK(!label->IsBound()); // Labels can only be bound once.
1365 while (label->IsLinked()) {
1366 int position = label->LinkPosition();
1367 int next = buffer_.Load<int32_t>(position);
1368 buffer_.Store<int32_t>(position, bound - (position + 4));
1369 label->position_ = next;
1370 }
1371 label->BindTo(bound);
1372}
1373
1374
Ian Rogers44fb0d02012-03-23 16:46:24 -07001375void X86Assembler::EmitOperand(int reg_or_opcode, const Operand& operand) {
1376 CHECK_GE(reg_or_opcode, 0);
1377 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001378 const int length = operand.length_;
1379 CHECK_GT(length, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001380 // Emit the ModRM byte updated with the given reg value.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001381 CHECK_EQ(operand.encoding_[0] & 0x38, 0);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001382 EmitUint8(operand.encoding_[0] + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001383 // Emit the rest of the encoded operand.
1384 for (int i = 1; i < length; i++) {
1385 EmitUint8(operand.encoding_[i]);
1386 }
1387}
1388
1389
Ian Rogers2c8f6532011-09-02 17:16:34 -07001390void X86Assembler::EmitImmediate(const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001391 EmitInt32(imm.value());
1392}
1393
1394
Ian Rogers44fb0d02012-03-23 16:46:24 -07001395void X86Assembler::EmitComplex(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001396 const Operand& operand,
1397 const Immediate& immediate) {
Ian Rogers44fb0d02012-03-23 16:46:24 -07001398 CHECK_GE(reg_or_opcode, 0);
1399 CHECK_LT(reg_or_opcode, 8);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001400 if (immediate.is_int8()) {
1401 // Use sign-extended 8-bit immediate.
1402 EmitUint8(0x83);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001403 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001404 EmitUint8(immediate.value() & 0xFF);
1405 } else if (operand.IsRegister(EAX)) {
1406 // Use short form if the destination is eax.
Ian Rogers44fb0d02012-03-23 16:46:24 -07001407 EmitUint8(0x05 + (reg_or_opcode << 3));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001408 EmitImmediate(immediate);
1409 } else {
1410 EmitUint8(0x81);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001411 EmitOperand(reg_or_opcode, operand);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001412 EmitImmediate(immediate);
1413 }
1414}
1415
1416
Ian Rogers2c8f6532011-09-02 17:16:34 -07001417void X86Assembler::EmitLabel(Label* label, int instruction_size) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001418 if (label->IsBound()) {
1419 int offset = label->Position() - buffer_.Size();
1420 CHECK_LE(offset, 0);
1421 EmitInt32(offset - instruction_size);
1422 } else {
1423 EmitLabelLink(label);
1424 }
1425}
1426
1427
Ian Rogers2c8f6532011-09-02 17:16:34 -07001428void X86Assembler::EmitLabelLink(Label* label) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001429 CHECK(!label->IsBound());
1430 int position = buffer_.Size();
1431 EmitInt32(label->position_);
1432 label->LinkTo(position);
1433}
1434
1435
Ian Rogers44fb0d02012-03-23 16:46:24 -07001436void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001437 Register reg,
1438 const Immediate& imm) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001439 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1440 CHECK(imm.is_int8());
1441 if (imm.value() == 1) {
1442 EmitUint8(0xD1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001443 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001444 } else {
1445 EmitUint8(0xC1);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001446 EmitOperand(reg_or_opcode, Operand(reg));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001447 EmitUint8(imm.value() & 0xFF);
1448 }
1449}
1450
1451
Ian Rogers44fb0d02012-03-23 16:46:24 -07001452void X86Assembler::EmitGenericShift(int reg_or_opcode,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001453 Register operand,
1454 Register shifter) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001455 AssemblerBuffer::EnsureCapacity ensured(&buffer_);
1456 CHECK_EQ(shifter, ECX);
1457 EmitUint8(0xD3);
Ian Rogers44fb0d02012-03-23 16:46:24 -07001458 EmitOperand(reg_or_opcode, Operand(operand));
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001459}
1460
Tong Shen547cdfd2014-08-05 01:54:19 -07001461void X86Assembler::InitializeFrameDescriptionEntry() {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001462 WriteFDEHeader(&cfi_info_, false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001463}
1464
1465void X86Assembler::FinalizeFrameDescriptionEntry() {
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001466 WriteFDEAddressRange(&cfi_info_, buffer_.Size(), false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001467 PadCFI(&cfi_info_);
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001468 WriteCFILength(&cfi_info_, false /* is_64bit */);
Tong Shen547cdfd2014-08-05 01:54:19 -07001469}
1470
Ian Rogers790a6b72014-04-01 10:36:00 -07001471constexpr size_t kFramePointerSize = 4;
1472
Ian Rogers2c8f6532011-09-02 17:16:34 -07001473void X86Assembler::BuildFrame(size_t frame_size, ManagedRegister method_reg,
Ian Rogersb5d09b22012-03-06 22:14:17 -08001474 const std::vector<ManagedRegister>& spill_regs,
Dmitry Petrochenkofca82202014-03-21 11:21:37 +07001475 const ManagedRegisterEntrySpills& entry_spills) {
Tong Shen547cdfd2014-08-05 01:54:19 -07001476 cfi_cfa_offset_ = kFramePointerSize; // Only return address on stack
1477 cfi_pc_ = buffer_.Size(); // Nothing emitted yet
1478 DCHECK_EQ(cfi_pc_, 0U);
1479
1480 uint32_t reg_offset = 1;
Elliott Hughes06b37d92011-10-16 11:51:29 -07001481 CHECK_ALIGNED(frame_size, kStackAlignment);
jeffhao703f2cd2012-07-13 17:25:52 -07001482 for (int i = spill_regs.size() - 1; i >= 0; --i) {
1483 pushl(spill_regs.at(i).AsX86().AsCpuRegister());
Tong Shen547cdfd2014-08-05 01:54:19 -07001484
1485 // DW_CFA_advance_loc
1486 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1487 cfi_pc_ = buffer_.Size();
1488 // DW_CFA_def_cfa_offset
1489 cfi_cfa_offset_ += kFramePointerSize;
1490 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1491 // DW_CFA_offset reg offset
1492 reg_offset++;
1493 DW_CFA_offset(&cfi_info_, spill_regs.at(i).AsX86().DWARFRegId(), reg_offset);
jeffhao703f2cd2012-07-13 17:25:52 -07001494 }
Tong Shen547cdfd2014-08-05 01:54:19 -07001495
Ian Rogersb033c752011-07-20 12:22:35 -07001496 // return address then method on stack
Tong Shen547cdfd2014-08-05 01:54:19 -07001497 int32_t adjust = frame_size - (spill_regs.size() * kFramePointerSize) -
1498 sizeof(StackReference<mirror::ArtMethod>) /*method*/ -
1499 kFramePointerSize /*return address*/;
1500 addl(ESP, Immediate(-adjust));
1501 // DW_CFA_advance_loc
1502 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1503 cfi_pc_ = buffer_.Size();
1504 // DW_CFA_def_cfa_offset
1505 cfi_cfa_offset_ += adjust;
1506 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1507
Ian Rogers2c8f6532011-09-02 17:16:34 -07001508 pushl(method_reg.AsX86().AsCpuRegister());
Tong Shen547cdfd2014-08-05 01:54:19 -07001509 // DW_CFA_advance_loc
1510 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1511 cfi_pc_ = buffer_.Size();
1512 // DW_CFA_def_cfa_offset
1513 cfi_cfa_offset_ += kFramePointerSize;
1514 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
1515
Ian Rogersb5d09b22012-03-06 22:14:17 -08001516 for (size_t i = 0; i < entry_spills.size(); ++i) {
Andreas Gampecf4035a2014-05-28 22:43:01 -07001517 movl(Address(ESP, frame_size + sizeof(StackReference<mirror::ArtMethod>) +
1518 (i * kFramePointerSize)),
Ian Rogersb5d09b22012-03-06 22:14:17 -08001519 entry_spills.at(i).AsX86().AsCpuRegister());
1520 }
Ian Rogersb033c752011-07-20 12:22:35 -07001521}
1522
Ian Rogers2c8f6532011-09-02 17:16:34 -07001523void X86Assembler::RemoveFrame(size_t frame_size,
Ian Rogers0d666d82011-08-14 16:03:46 -07001524 const std::vector<ManagedRegister>& spill_regs) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001525 CHECK_ALIGNED(frame_size, kStackAlignment);
Andreas Gampecf4035a2014-05-28 22:43:01 -07001526 addl(ESP, Immediate(frame_size - (spill_regs.size() * kFramePointerSize) -
1527 sizeof(StackReference<mirror::ArtMethod>)));
jeffhao703f2cd2012-07-13 17:25:52 -07001528 for (size_t i = 0; i < spill_regs.size(); ++i) {
1529 popl(spill_regs.at(i).AsX86().AsCpuRegister());
1530 }
Ian Rogersb033c752011-07-20 12:22:35 -07001531 ret();
1532}
1533
Ian Rogers2c8f6532011-09-02 17:16:34 -07001534void X86Assembler::IncreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001535 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001536 addl(ESP, Immediate(-adjust));
Tong Shen547cdfd2014-08-05 01:54:19 -07001537 // DW_CFA_advance_loc
1538 DW_CFA_advance_loc(&cfi_info_, buffer_.Size() - cfi_pc_);
1539 cfi_pc_ = buffer_.Size();
1540 // DW_CFA_def_cfa_offset
1541 cfi_cfa_offset_ += adjust;
1542 DW_CFA_def_cfa_offset(&cfi_info_, cfi_cfa_offset_);
Ian Rogersb033c752011-07-20 12:22:35 -07001543}
1544
Ian Rogers2c8f6532011-09-02 17:16:34 -07001545void X86Assembler::DecreaseFrameSize(size_t adjust) {
Elliott Hughes06b37d92011-10-16 11:51:29 -07001546 CHECK_ALIGNED(adjust, kStackAlignment);
Ian Rogersb033c752011-07-20 12:22:35 -07001547 addl(ESP, Immediate(adjust));
1548}
1549
Ian Rogers2c8f6532011-09-02 17:16:34 -07001550void X86Assembler::Store(FrameOffset offs, ManagedRegister msrc, size_t size) {
1551 X86ManagedRegister src = msrc.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001552 if (src.IsNoRegister()) {
1553 CHECK_EQ(0u, size);
1554 } else if (src.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001555 CHECK_EQ(4u, size);
1556 movl(Address(ESP, offs), src.AsCpuRegister());
Ian Rogers9b269d22011-09-04 14:06:05 -07001557 } else if (src.IsRegisterPair()) {
1558 CHECK_EQ(8u, size);
1559 movl(Address(ESP, offs), src.AsRegisterPairLow());
1560 movl(Address(ESP, FrameOffset(offs.Int32Value()+4)),
1561 src.AsRegisterPairHigh());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001562 } else if (src.IsX87Register()) {
1563 if (size == 4) {
1564 fstps(Address(ESP, offs));
1565 } else {
1566 fstpl(Address(ESP, offs));
1567 }
1568 } else {
1569 CHECK(src.IsXmmRegister());
Ian Rogersb033c752011-07-20 12:22:35 -07001570 if (size == 4) {
1571 movss(Address(ESP, offs), src.AsXmmRegister());
1572 } else {
1573 movsd(Address(ESP, offs), src.AsXmmRegister());
1574 }
1575 }
1576}
1577
Ian Rogers2c8f6532011-09-02 17:16:34 -07001578void X86Assembler::StoreRef(FrameOffset dest, ManagedRegister msrc) {
1579 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001580 CHECK(src.IsCpuRegister());
1581 movl(Address(ESP, dest), src.AsCpuRegister());
1582}
1583
Ian Rogers2c8f6532011-09-02 17:16:34 -07001584void X86Assembler::StoreRawPtr(FrameOffset dest, ManagedRegister msrc) {
1585 X86ManagedRegister src = msrc.AsX86();
Ian Rogersdf20fe02011-07-20 20:34:16 -07001586 CHECK(src.IsCpuRegister());
1587 movl(Address(ESP, dest), src.AsCpuRegister());
1588}
1589
Ian Rogers2c8f6532011-09-02 17:16:34 -07001590void X86Assembler::StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
1591 ManagedRegister) {
Ian Rogersb033c752011-07-20 12:22:35 -07001592 movl(Address(ESP, dest), Immediate(imm));
1593}
1594
Ian Rogersdd7624d2014-03-14 17:43:00 -07001595void X86Assembler::StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001596 ManagedRegister) {
Ian Rogers0d666d82011-08-14 16:03:46 -07001597 fs()->movl(Address::Absolute(dest), Immediate(imm));
Ian Rogersb033c752011-07-20 12:22:35 -07001598}
1599
Ian Rogersdd7624d2014-03-14 17:43:00 -07001600void X86Assembler::StoreStackOffsetToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001601 FrameOffset fr_offs,
1602 ManagedRegister mscratch) {
1603 X86ManagedRegister scratch = mscratch.AsX86();
1604 CHECK(scratch.IsCpuRegister());
1605 leal(scratch.AsCpuRegister(), Address(ESP, fr_offs));
1606 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1607}
1608
Ian Rogersdd7624d2014-03-14 17:43:00 -07001609void X86Assembler::StoreStackPointerToThread32(ThreadOffset<4> thr_offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001610 fs()->movl(Address::Absolute(thr_offs), ESP);
1611}
1612
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001613void X86Assembler::StoreSpanning(FrameOffset /*dst*/, ManagedRegister /*src*/,
1614 FrameOffset /*in_off*/, ManagedRegister /*scratch*/) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001615 UNIMPLEMENTED(FATAL); // this case only currently exists for ARM
1616}
1617
1618void X86Assembler::Load(ManagedRegister mdest, FrameOffset src, size_t size) {
1619 X86ManagedRegister dest = mdest.AsX86();
Ian Rogers45a76cb2011-07-21 22:00:15 -07001620 if (dest.IsNoRegister()) {
1621 CHECK_EQ(0u, size);
1622 } else if (dest.IsCpuRegister()) {
Ian Rogersb033c752011-07-20 12:22:35 -07001623 CHECK_EQ(4u, size);
1624 movl(dest.AsCpuRegister(), Address(ESP, src));
Ian Rogers9b269d22011-09-04 14:06:05 -07001625 } else if (dest.IsRegisterPair()) {
1626 CHECK_EQ(8u, size);
1627 movl(dest.AsRegisterPairLow(), Address(ESP, src));
1628 movl(dest.AsRegisterPairHigh(), Address(ESP, FrameOffset(src.Int32Value()+4)));
Ian Rogers45a76cb2011-07-21 22:00:15 -07001629 } else if (dest.IsX87Register()) {
1630 if (size == 4) {
1631 flds(Address(ESP, src));
1632 } else {
1633 fldl(Address(ESP, src));
1634 }
Ian Rogersb033c752011-07-20 12:22:35 -07001635 } else {
Ian Rogers45a76cb2011-07-21 22:00:15 -07001636 CHECK(dest.IsXmmRegister());
1637 if (size == 4) {
1638 movss(dest.AsXmmRegister(), Address(ESP, src));
1639 } else {
1640 movsd(dest.AsXmmRegister(), Address(ESP, src));
1641 }
Ian Rogersb033c752011-07-20 12:22:35 -07001642 }
1643}
1644
Ian Rogersdd7624d2014-03-14 17:43:00 -07001645void X86Assembler::LoadFromThread32(ManagedRegister mdest, ThreadOffset<4> src, size_t size) {
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001646 X86ManagedRegister dest = mdest.AsX86();
1647 if (dest.IsNoRegister()) {
1648 CHECK_EQ(0u, size);
1649 } else if (dest.IsCpuRegister()) {
1650 CHECK_EQ(4u, size);
1651 fs()->movl(dest.AsCpuRegister(), Address::Absolute(src));
1652 } else if (dest.IsRegisterPair()) {
1653 CHECK_EQ(8u, size);
1654 fs()->movl(dest.AsRegisterPairLow(), Address::Absolute(src));
Ian Rogersdd7624d2014-03-14 17:43:00 -07001655 fs()->movl(dest.AsRegisterPairHigh(), Address::Absolute(ThreadOffset<4>(src.Int32Value()+4)));
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001656 } else if (dest.IsX87Register()) {
1657 if (size == 4) {
1658 fs()->flds(Address::Absolute(src));
1659 } else {
1660 fs()->fldl(Address::Absolute(src));
1661 }
1662 } else {
1663 CHECK(dest.IsXmmRegister());
1664 if (size == 4) {
1665 fs()->movss(dest.AsXmmRegister(), Address::Absolute(src));
1666 } else {
1667 fs()->movsd(dest.AsXmmRegister(), Address::Absolute(src));
1668 }
1669 }
1670}
1671
Ian Rogers2c8f6532011-09-02 17:16:34 -07001672void X86Assembler::LoadRef(ManagedRegister mdest, FrameOffset src) {
1673 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001674 CHECK(dest.IsCpuRegister());
1675 movl(dest.AsCpuRegister(), Address(ESP, src));
1676}
1677
Ian Rogers2c8f6532011-09-02 17:16:34 -07001678void X86Assembler::LoadRef(ManagedRegister mdest, ManagedRegister base,
1679 MemberOffset offs) {
1680 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001681 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001682 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Hiroshi Yamauchie63a7452014-02-27 14:44:36 -08001683 if (kPoisonHeapReferences) {
1684 negl(dest.AsCpuRegister());
1685 }
Ian Rogersb033c752011-07-20 12:22:35 -07001686}
1687
Ian Rogers2c8f6532011-09-02 17:16:34 -07001688void X86Assembler::LoadRawPtr(ManagedRegister mdest, ManagedRegister base,
1689 Offset offs) {
1690 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersa04d3972011-08-17 11:33:44 -07001691 CHECK(dest.IsCpuRegister() && dest.IsCpuRegister());
Ian Rogers2c8f6532011-09-02 17:16:34 -07001692 movl(dest.AsCpuRegister(), Address(base.AsX86().AsCpuRegister(), offs));
Ian Rogersa04d3972011-08-17 11:33:44 -07001693}
1694
Ian Rogersdd7624d2014-03-14 17:43:00 -07001695void X86Assembler::LoadRawPtrFromThread32(ManagedRegister mdest,
1696 ThreadOffset<4> offs) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001697 X86ManagedRegister dest = mdest.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001698 CHECK(dest.IsCpuRegister());
Ian Rogers0d666d82011-08-14 16:03:46 -07001699 fs()->movl(dest.AsCpuRegister(), Address::Absolute(offs));
Ian Rogersb033c752011-07-20 12:22:35 -07001700}
1701
jeffhao58136ca2012-05-24 13:40:11 -07001702void X86Assembler::SignExtend(ManagedRegister mreg, size_t size) {
1703 X86ManagedRegister reg = mreg.AsX86();
1704 CHECK(size == 1 || size == 2) << size;
1705 CHECK(reg.IsCpuRegister()) << reg;
1706 if (size == 1) {
1707 movsxb(reg.AsCpuRegister(), reg.AsByteRegister());
1708 } else {
1709 movsxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1710 }
1711}
1712
jeffhaocee4d0c2012-06-15 14:42:01 -07001713void X86Assembler::ZeroExtend(ManagedRegister mreg, size_t size) {
1714 X86ManagedRegister reg = mreg.AsX86();
1715 CHECK(size == 1 || size == 2) << size;
1716 CHECK(reg.IsCpuRegister()) << reg;
1717 if (size == 1) {
1718 movzxb(reg.AsCpuRegister(), reg.AsByteRegister());
1719 } else {
1720 movzxw(reg.AsCpuRegister(), reg.AsCpuRegister());
1721 }
1722}
1723
Ian Rogersb5d09b22012-03-06 22:14:17 -08001724void X86Assembler::Move(ManagedRegister mdest, ManagedRegister msrc, size_t size) {
Ian Rogers2c8f6532011-09-02 17:16:34 -07001725 X86ManagedRegister dest = mdest.AsX86();
1726 X86ManagedRegister src = msrc.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001727 if (!dest.Equals(src)) {
1728 if (dest.IsCpuRegister() && src.IsCpuRegister()) {
1729 movl(dest.AsCpuRegister(), src.AsCpuRegister());
Ian Rogersb5d09b22012-03-06 22:14:17 -08001730 } else if (src.IsX87Register() && dest.IsXmmRegister()) {
1731 // Pass via stack and pop X87 register
1732 subl(ESP, Immediate(16));
1733 if (size == 4) {
1734 CHECK_EQ(src.AsX87Register(), ST0);
1735 fstps(Address(ESP, 0));
1736 movss(dest.AsXmmRegister(), Address(ESP, 0));
1737 } else {
1738 CHECK_EQ(src.AsX87Register(), ST0);
1739 fstpl(Address(ESP, 0));
1740 movsd(dest.AsXmmRegister(), Address(ESP, 0));
1741 }
1742 addl(ESP, Immediate(16));
Ian Rogersb033c752011-07-20 12:22:35 -07001743 } else {
1744 // TODO: x87, SSE
Ian Rogers2c8f6532011-09-02 17:16:34 -07001745 UNIMPLEMENTED(FATAL) << ": Move " << dest << ", " << src;
Ian Rogersb033c752011-07-20 12:22:35 -07001746 }
1747 }
1748}
1749
Ian Rogers2c8f6532011-09-02 17:16:34 -07001750void X86Assembler::CopyRef(FrameOffset dest, FrameOffset src,
1751 ManagedRegister mscratch) {
1752 X86ManagedRegister scratch = mscratch.AsX86();
1753 CHECK(scratch.IsCpuRegister());
1754 movl(scratch.AsCpuRegister(), Address(ESP, src));
1755 movl(Address(ESP, dest), scratch.AsCpuRegister());
1756}
1757
Ian Rogersdd7624d2014-03-14 17:43:00 -07001758void X86Assembler::CopyRawPtrFromThread32(FrameOffset fr_offs,
1759 ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001760 ManagedRegister mscratch) {
1761 X86ManagedRegister scratch = mscratch.AsX86();
1762 CHECK(scratch.IsCpuRegister());
1763 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(thr_offs));
1764 Store(fr_offs, scratch, 4);
1765}
1766
Ian Rogersdd7624d2014-03-14 17:43:00 -07001767void X86Assembler::CopyRawPtrToThread32(ThreadOffset<4> thr_offs,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001768 FrameOffset fr_offs,
1769 ManagedRegister mscratch) {
1770 X86ManagedRegister scratch = mscratch.AsX86();
1771 CHECK(scratch.IsCpuRegister());
1772 Load(scratch, fr_offs, 4);
1773 fs()->movl(Address::Absolute(thr_offs), scratch.AsCpuRegister());
1774}
1775
1776void X86Assembler::Copy(FrameOffset dest, FrameOffset src,
1777 ManagedRegister mscratch,
1778 size_t size) {
1779 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001780 if (scratch.IsCpuRegister() && size == 8) {
1781 Load(scratch, src, 4);
1782 Store(dest, scratch, 4);
1783 Load(scratch, FrameOffset(src.Int32Value() + 4), 4);
1784 Store(FrameOffset(dest.Int32Value() + 4), scratch, 4);
1785 } else {
1786 Load(scratch, src, size);
1787 Store(dest, scratch, size);
1788 }
1789}
1790
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001791void X86Assembler::Copy(FrameOffset /*dst*/, ManagedRegister /*src_base*/, Offset /*src_offset*/,
1792 ManagedRegister /*scratch*/, size_t /*size*/) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001793 UNIMPLEMENTED(FATAL);
1794}
1795
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001796void X86Assembler::Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src,
1797 ManagedRegister scratch, size_t size) {
1798 CHECK(scratch.IsNoRegister());
1799 CHECK_EQ(size, 4u);
1800 pushl(Address(ESP, src));
1801 popl(Address(dest_base.AsX86().AsCpuRegister(), dest_offset));
1802}
1803
Ian Rogersdc51b792011-09-22 20:41:37 -07001804void X86Assembler::Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset,
1805 ManagedRegister mscratch, size_t size) {
1806 Register scratch = mscratch.AsX86().AsCpuRegister();
1807 CHECK_EQ(size, 4u);
1808 movl(scratch, Address(ESP, src_base));
1809 movl(scratch, Address(scratch, src_offset));
1810 movl(Address(ESP, dest), scratch);
1811}
1812
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001813void X86Assembler::Copy(ManagedRegister dest, Offset dest_offset,
1814 ManagedRegister src, Offset src_offset,
1815 ManagedRegister scratch, size_t size) {
Ian Rogersdc51b792011-09-22 20:41:37 -07001816 CHECK_EQ(size, 4u);
Ian Rogers5a7a74a2011-09-26 16:32:29 -07001817 CHECK(scratch.IsNoRegister());
1818 pushl(Address(src.AsX86().AsCpuRegister(), src_offset));
1819 popl(Address(dest.AsX86().AsCpuRegister(), dest_offset));
1820}
1821
1822void X86Assembler::Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
1823 ManagedRegister mscratch, size_t size) {
1824 Register scratch = mscratch.AsX86().AsCpuRegister();
1825 CHECK_EQ(size, 4u);
1826 CHECK_EQ(dest.Int32Value(), src.Int32Value());
1827 movl(scratch, Address(ESP, src));
1828 pushl(Address(scratch, src_offset));
Ian Rogersdc51b792011-09-22 20:41:37 -07001829 popl(Address(scratch, dest_offset));
1830}
1831
Ian Rogerse5de95b2011-09-18 20:31:38 -07001832void X86Assembler::MemoryBarrier(ManagedRegister) {
Elliott Hughes79ab9e32012-03-12 15:41:35 -07001833 mfence();
Ian Rogerse5de95b2011-09-18 20:31:38 -07001834}
1835
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001836void X86Assembler::CreateHandleScopeEntry(ManagedRegister mout_reg,
1837 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001838 ManagedRegister min_reg, bool null_allowed) {
1839 X86ManagedRegister out_reg = mout_reg.AsX86();
1840 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001841 CHECK(in_reg.IsCpuRegister());
1842 CHECK(out_reg.IsCpuRegister());
Ian Rogers408f79a2011-08-23 18:22:33 -07001843 VerifyObject(in_reg, null_allowed);
Ian Rogersb033c752011-07-20 12:22:35 -07001844 if (null_allowed) {
1845 Label null_arg;
1846 if (!out_reg.Equals(in_reg)) {
1847 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1848 }
1849 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001850 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001851 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001852 Bind(&null_arg);
1853 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001854 leal(out_reg.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001855 }
1856}
1857
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001858void X86Assembler::CreateHandleScopeEntry(FrameOffset out_off,
1859 FrameOffset handle_scope_offset,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001860 ManagedRegister mscratch,
1861 bool null_allowed) {
1862 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001863 CHECK(scratch.IsCpuRegister());
1864 if (null_allowed) {
1865 Label null_arg;
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001866 movl(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001867 testl(scratch.AsCpuRegister(), scratch.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001868 j(kZero, &null_arg);
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001869 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001870 Bind(&null_arg);
1871 } else {
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001872 leal(scratch.AsCpuRegister(), Address(ESP, handle_scope_offset));
Ian Rogersb033c752011-07-20 12:22:35 -07001873 }
1874 Store(out_off, scratch, 4);
1875}
1876
Mathieu Chartiereb8167a2014-05-07 15:43:14 -07001877// Given a handle scope entry, load the associated reference.
1878void X86Assembler::LoadReferenceFromHandleScope(ManagedRegister mout_reg,
Ian Rogers2c8f6532011-09-02 17:16:34 -07001879 ManagedRegister min_reg) {
1880 X86ManagedRegister out_reg = mout_reg.AsX86();
1881 X86ManagedRegister in_reg = min_reg.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001882 CHECK(out_reg.IsCpuRegister());
1883 CHECK(in_reg.IsCpuRegister());
1884 Label null_arg;
1885 if (!out_reg.Equals(in_reg)) {
1886 xorl(out_reg.AsCpuRegister(), out_reg.AsCpuRegister());
1887 }
1888 testl(in_reg.AsCpuRegister(), in_reg.AsCpuRegister());
Elliott Hughes18c07532011-08-18 15:50:51 -07001889 j(kZero, &null_arg);
Ian Rogersb033c752011-07-20 12:22:35 -07001890 movl(out_reg.AsCpuRegister(), Address(in_reg.AsCpuRegister(), 0));
1891 Bind(&null_arg);
1892}
1893
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001894void X86Assembler::VerifyObject(ManagedRegister /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07001895 // TODO: not validating references
1896}
1897
Elliott Hughes1bac54f2012-03-16 12:48:31 -07001898void X86Assembler::VerifyObject(FrameOffset /*src*/, bool /*could_be_null*/) {
Ian Rogersb033c752011-07-20 12:22:35 -07001899 // TODO: not validating references
1900}
1901
Ian Rogers2c8f6532011-09-02 17:16:34 -07001902void X86Assembler::Call(ManagedRegister mbase, Offset offset, ManagedRegister) {
1903 X86ManagedRegister base = mbase.AsX86();
Ian Rogersb033c752011-07-20 12:22:35 -07001904 CHECK(base.IsCpuRegister());
Ian Rogersdf20fe02011-07-20 20:34:16 -07001905 call(Address(base.AsCpuRegister(), offset.Int32Value()));
Ian Rogersb033c752011-07-20 12:22:35 -07001906 // TODO: place reference map on call
1907}
1908
Ian Rogers67375ac2011-09-14 00:55:44 -07001909void X86Assembler::Call(FrameOffset base, Offset offset, ManagedRegister mscratch) {
1910 Register scratch = mscratch.AsX86().AsCpuRegister();
1911 movl(scratch, Address(ESP, base));
1912 call(Address(scratch, offset));
Carl Shapiroe2d373e2011-07-25 15:20:06 -07001913}
1914
Ian Rogersdd7624d2014-03-14 17:43:00 -07001915void X86Assembler::CallFromThread32(ThreadOffset<4> offset, ManagedRegister /*mscratch*/) {
Ian Rogersbdb03912011-09-14 00:55:44 -07001916 fs()->call(Address::Absolute(offset));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001917}
1918
Ian Rogers2c8f6532011-09-02 17:16:34 -07001919void X86Assembler::GetCurrentThread(ManagedRegister tr) {
1920 fs()->movl(tr.AsX86().AsCpuRegister(),
Ian Rogersdd7624d2014-03-14 17:43:00 -07001921 Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001922}
1923
Ian Rogers2c8f6532011-09-02 17:16:34 -07001924void X86Assembler::GetCurrentThread(FrameOffset offset,
1925 ManagedRegister mscratch) {
1926 X86ManagedRegister scratch = mscratch.AsX86();
Ian Rogersdd7624d2014-03-14 17:43:00 -07001927 fs()->movl(scratch.AsCpuRegister(), Address::Absolute(Thread::SelfOffset<4>()));
Shih-wei Liao668512a2011-09-01 14:18:34 -07001928 movl(Address(ESP, offset), scratch.AsCpuRegister());
1929}
1930
Ian Rogers00f7d0e2012-07-19 15:28:27 -07001931void X86Assembler::ExceptionPoll(ManagedRegister /*scratch*/, size_t stack_adjust) {
1932 X86ExceptionSlowPath* slow = new X86ExceptionSlowPath(stack_adjust);
Ian Rogers45a76cb2011-07-21 22:00:15 -07001933 buffer_.EnqueueSlowPath(slow);
Ian Rogersdd7624d2014-03-14 17:43:00 -07001934 fs()->cmpl(Address::Absolute(Thread::ExceptionOffset<4>()), Immediate(0));
Elliott Hughes18c07532011-08-18 15:50:51 -07001935 j(kNotEqual, slow->Entry());
Ian Rogers45a76cb2011-07-21 22:00:15 -07001936}
Ian Rogers0d666d82011-08-14 16:03:46 -07001937
Ian Rogers2c8f6532011-09-02 17:16:34 -07001938void X86ExceptionSlowPath::Emit(Assembler *sasm) {
1939 X86Assembler* sp_asm = down_cast<X86Assembler*>(sasm);
Ian Rogers0d666d82011-08-14 16:03:46 -07001940#define __ sp_asm->
1941 __ Bind(&entry_);
Elliott Hughes20cde902011-10-04 17:37:27 -07001942 // Note: the return value is dead
Ian Rogers00f7d0e2012-07-19 15:28:27 -07001943 if (stack_adjust_ != 0) { // Fix up the frame.
1944 __ DecreaseFrameSize(stack_adjust_);
1945 }
Ian Rogers67375ac2011-09-14 00:55:44 -07001946 // Pass exception as argument in EAX
Ian Rogersdd7624d2014-03-14 17:43:00 -07001947 __ fs()->movl(EAX, Address::Absolute(Thread::ExceptionOffset<4>()));
1948 __ fs()->call(Address::Absolute(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException)));
Ian Rogers67375ac2011-09-14 00:55:44 -07001949 // this call should never return
1950 __ int3();
Ian Rogers0d666d82011-08-14 16:03:46 -07001951#undef __
Ian Rogers45a76cb2011-07-21 22:00:15 -07001952}
1953
Ian Rogers2c8f6532011-09-02 17:16:34 -07001954} // namespace x86
Ian Rogersb033c752011-07-20 12:22:35 -07001955} // namespace art