blob: db1cf4ba0077fc43ac5850f254a55964cb2f17f8 [file] [log] [blame]
buzbee311ca162013-02-28 15:56:43 -08001/*
2 * Copyright (C) 2013 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_MIR_GRAPH_H_
18#define ART_COMPILER_DEX_MIR_GRAPH_H_
buzbee311ca162013-02-28 15:56:43 -080019
Ian Rogers0f678472014-03-10 16:18:37 -070020#include <stdint.h>
21
Andreas Gampe53c913b2014-08-12 23:19:23 -070022#include "compiler_ir.h"
buzbee311ca162013-02-28 15:56:43 -080023#include "dex_file.h"
24#include "dex_instruction.h"
Andreas Gampe53c913b2014-08-12 23:19:23 -070025#include "driver/dex_compilation_unit.h"
Vladimir Markobe0e5462014-02-26 11:24:15 +000026#include "invoke_type.h"
Vladimir Markof096aad2014-01-23 15:51:58 +000027#include "mir_field_info.h"
28#include "mir_method_info.h"
Nicolas Geoffray0e336432014-02-26 18:24:38 +000029#include "utils/arena_bit_vector.h"
Vladimir Marko8081d2b2014-07-31 15:33:43 +010030#include "utils/arena_containers.h"
Vladimir Marko55fff042014-07-10 12:42:52 +010031#include "utils/scoped_arena_containers.h"
Andreas Gampe4b537a82014-06-30 22:24:53 -070032#include "reg_location.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000033#include "reg_storage.h"
buzbee311ca162013-02-28 15:56:43 -080034
35namespace art {
36
Vladimir Marko95a05972014-05-30 10:01:32 +010037class GlobalValueNumbering;
38
buzbee311ca162013-02-28 15:56:43 -080039enum DataFlowAttributePos {
40 kUA = 0,
41 kUB,
42 kUC,
43 kAWide,
44 kBWide,
45 kCWide,
46 kDA,
47 kIsMove,
48 kSetsConst,
49 kFormat35c,
50 kFormat3rc,
Udayan Banerjif2466a72014-07-09 19:14:53 -070051 kFormatExtended, // Extended format for extended MIRs.
Vladimir Marko7baa6f82014-10-09 18:01:24 +010052 kNullCheckA, // Null check of A.
53 kNullCheckB, // Null check of B.
buzbee311ca162013-02-28 15:56:43 -080054 kNullCheckOut0, // Null check out outgoing arg0.
55 kDstNonNull, // May assume dst is non-null.
56 kRetNonNull, // May assume retval is non-null.
57 kNullTransferSrc0, // Object copy src[0] -> dst.
58 kNullTransferSrcN, // Phi null check state transfer.
Vladimir Marko7baa6f82014-10-09 18:01:24 +010059 kRangeCheckC, // Range check of C.
buzbee311ca162013-02-28 15:56:43 -080060 kFPA,
61 kFPB,
62 kFPC,
63 kCoreA,
64 kCoreB,
65 kCoreC,
66 kRefA,
67 kRefB,
68 kRefC,
69 kUsesMethodStar, // Implicit use of Method*.
Vladimir Marko3d73ba22014-03-06 15:18:04 +000070 kUsesIField, // Accesses an instance field (IGET/IPUT).
71 kUsesSField, // Accesses a static field (SGET/SPUT).
Vladimir Marko66c6d7b2014-10-16 15:41:48 +010072 kCanInitializeClass, // Can trigger class initialization (SGET/SPUT/INVOKE_STATIC).
buzbee1da1e2f2013-11-15 13:37:01 -080073 kDoLVN, // Worth computing local value numbers.
buzbee311ca162013-02-28 15:56:43 -080074};
75
Ian Rogers0f678472014-03-10 16:18:37 -070076#define DF_NOP UINT64_C(0)
77#define DF_UA (UINT64_C(1) << kUA)
78#define DF_UB (UINT64_C(1) << kUB)
79#define DF_UC (UINT64_C(1) << kUC)
80#define DF_A_WIDE (UINT64_C(1) << kAWide)
81#define DF_B_WIDE (UINT64_C(1) << kBWide)
82#define DF_C_WIDE (UINT64_C(1) << kCWide)
83#define DF_DA (UINT64_C(1) << kDA)
84#define DF_IS_MOVE (UINT64_C(1) << kIsMove)
85#define DF_SETS_CONST (UINT64_C(1) << kSetsConst)
86#define DF_FORMAT_35C (UINT64_C(1) << kFormat35c)
87#define DF_FORMAT_3RC (UINT64_C(1) << kFormat3rc)
Udayan Banerjif2466a72014-07-09 19:14:53 -070088#define DF_FORMAT_EXTENDED (UINT64_C(1) << kFormatExtended)
Vladimir Marko7baa6f82014-10-09 18:01:24 +010089#define DF_NULL_CHK_A (UINT64_C(1) << kNullCheckA)
90#define DF_NULL_CHK_B (UINT64_C(1) << kNullCheckB)
Ian Rogers0f678472014-03-10 16:18:37 -070091#define DF_NULL_CHK_OUT0 (UINT64_C(1) << kNullCheckOut0)
92#define DF_NON_NULL_DST (UINT64_C(1) << kDstNonNull)
93#define DF_NON_NULL_RET (UINT64_C(1) << kRetNonNull)
94#define DF_NULL_TRANSFER_0 (UINT64_C(1) << kNullTransferSrc0)
95#define DF_NULL_TRANSFER_N (UINT64_C(1) << kNullTransferSrcN)
Vladimir Marko7baa6f82014-10-09 18:01:24 +010096#define DF_RANGE_CHK_C (UINT64_C(1) << kRangeCheckC)
Ian Rogers0f678472014-03-10 16:18:37 -070097#define DF_FP_A (UINT64_C(1) << kFPA)
98#define DF_FP_B (UINT64_C(1) << kFPB)
99#define DF_FP_C (UINT64_C(1) << kFPC)
100#define DF_CORE_A (UINT64_C(1) << kCoreA)
101#define DF_CORE_B (UINT64_C(1) << kCoreB)
102#define DF_CORE_C (UINT64_C(1) << kCoreC)
103#define DF_REF_A (UINT64_C(1) << kRefA)
104#define DF_REF_B (UINT64_C(1) << kRefB)
105#define DF_REF_C (UINT64_C(1) << kRefC)
106#define DF_UMS (UINT64_C(1) << kUsesMethodStar)
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000107#define DF_IFIELD (UINT64_C(1) << kUsesIField)
108#define DF_SFIELD (UINT64_C(1) << kUsesSField)
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100109#define DF_CLINIT (UINT64_C(1) << kCanInitializeClass)
Ian Rogers0f678472014-03-10 16:18:37 -0700110#define DF_LVN (UINT64_C(1) << kDoLVN)
buzbee311ca162013-02-28 15:56:43 -0800111
112#define DF_HAS_USES (DF_UA | DF_UB | DF_UC)
113
114#define DF_HAS_DEFS (DF_DA)
115
Vladimir Marko7baa6f82014-10-09 18:01:24 +0100116#define DF_HAS_NULL_CHKS (DF_NULL_CHK_A | \
117 DF_NULL_CHK_B | \
buzbee311ca162013-02-28 15:56:43 -0800118 DF_NULL_CHK_OUT0)
119
Vladimir Marko7baa6f82014-10-09 18:01:24 +0100120#define DF_HAS_RANGE_CHKS (DF_RANGE_CHK_C)
buzbee311ca162013-02-28 15:56:43 -0800121
122#define DF_HAS_NR_CHKS (DF_HAS_NULL_CHKS | \
123 DF_HAS_RANGE_CHKS)
124
125#define DF_A_IS_REG (DF_UA | DF_DA)
126#define DF_B_IS_REG (DF_UB)
127#define DF_C_IS_REG (DF_UC)
buzbee311ca162013-02-28 15:56:43 -0800128#define DF_USES_FP (DF_FP_A | DF_FP_B | DF_FP_C)
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000129#define DF_NULL_TRANSFER (DF_NULL_TRANSFER_0 | DF_NULL_TRANSFER_N)
Vladimir Marko7baa6f82014-10-09 18:01:24 +0100130#define DF_IS_INVOKE (DF_FORMAT_35C | DF_FORMAT_3RC)
131
buzbee1fd33462013-03-25 13:40:45 -0700132enum OatMethodAttributes {
133 kIsLeaf, // Method is leaf.
134 kHasLoop, // Method contains simple loop.
135};
136
137#define METHOD_IS_LEAF (1 << kIsLeaf)
138#define METHOD_HAS_LOOP (1 << kHasLoop)
139
140// Minimum field size to contain Dalvik v_reg number.
141#define VREG_NUM_WIDTH 16
142
143#define INVALID_SREG (-1)
144#define INVALID_VREG (0xFFFFU)
buzbee1fd33462013-03-25 13:40:45 -0700145#define INVALID_OFFSET (0xDEADF00FU)
146
buzbee1fd33462013-03-25 13:40:45 -0700147#define MIR_IGNORE_NULL_CHECK (1 << kMIRIgnoreNullCheck)
buzbee1fd33462013-03-25 13:40:45 -0700148#define MIR_IGNORE_RANGE_CHECK (1 << kMIRIgnoreRangeCheck)
Vladimir Marko743b98c2014-11-24 19:45:41 +0000149#define MIR_STORE_NON_NULL_VALUE (1 << kMIRStoreNonNullValue)
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100150#define MIR_CLASS_IS_INITIALIZED (1 << kMIRClassIsInitialized)
151#define MIR_CLASS_IS_IN_DEX_CACHE (1 << kMIRClassIsInDexCache)
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700152#define MIR_IGNORE_DIV_ZERO_CHECK (1 << kMirIgnoreDivZeroCheck)
buzbee1fd33462013-03-25 13:40:45 -0700153#define MIR_INLINED (1 << kMIRInlined)
154#define MIR_INLINED_PRED (1 << kMIRInlinedPred)
155#define MIR_CALLEE (1 << kMIRCallee)
156#define MIR_IGNORE_SUSPEND_CHECK (1 << kMIRIgnoreSuspendCheck)
157#define MIR_DUP (1 << kMIRDup)
Yevgeny Rouban423b1372014-10-15 17:32:25 +0700158#define MIR_MARK (1 << kMIRMark)
Jean Christophe Beylerb5bce7c2014-07-25 12:32:18 -0700159#define MIR_STORE_NON_TEMPORAL (1 << kMIRStoreNonTemporal)
buzbee1fd33462013-03-25 13:40:45 -0700160
buzbee862a7602013-04-05 10:58:54 -0700161#define BLOCK_NAME_LEN 80
162
buzbee0d829482013-10-11 15:24:55 -0700163typedef uint16_t BasicBlockId;
164static const BasicBlockId NullBasicBlockId = 0;
Wei Jin04f4d8a2014-05-29 18:04:29 -0700165static constexpr bool kLeafOptimization = false;
buzbee0d829482013-10-11 15:24:55 -0700166
buzbee1fd33462013-03-25 13:40:45 -0700167/*
168 * In general, vreg/sreg describe Dalvik registers that originated with dx. However,
169 * it is useful to have compiler-generated temporary registers and have them treated
170 * in the same manner as dx-generated virtual registers. This struct records the SSA
171 * name of compiler-introduced temporaries.
172 */
173struct CompilerTemp {
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800174 int32_t v_reg; // Virtual register number for temporary.
175 int32_t s_reg_low; // SSA name for low Dalvik word.
176};
177
178enum CompilerTempType {
179 kCompilerTempVR, // A virtual register temporary.
180 kCompilerTempSpecialMethodPtr, // Temporary that keeps track of current method pointer.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700181 kCompilerTempBackend, // Temporary that is used by backend.
buzbee1fd33462013-03-25 13:40:45 -0700182};
183
184// When debug option enabled, records effectiveness of null and range check elimination.
185struct Checkstats {
buzbee0d829482013-10-11 15:24:55 -0700186 int32_t null_checks;
187 int32_t null_checks_eliminated;
188 int32_t range_checks;
189 int32_t range_checks_eliminated;
buzbee1fd33462013-03-25 13:40:45 -0700190};
191
192// Dataflow attributes of a basic block.
193struct BasicBlockDataFlow {
194 ArenaBitVector* use_v;
195 ArenaBitVector* def_v;
196 ArenaBitVector* live_in_v;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700197 int32_t* vreg_to_ssa_map_exit;
buzbee1fd33462013-03-25 13:40:45 -0700198};
199
200/*
201 * Normalized use/def for a MIR operation using SSA names rather than vregs. Note that
202 * uses/defs retain the Dalvik convention that long operations operate on a pair of 32-bit
203 * vregs. For example, "ADD_LONG v0, v2, v3" would have 2 defs (v0/v1) and 4 uses (v2/v3, v4/v5).
204 * Following SSA renaming, this is the primary struct used by code generators to locate
205 * operand and result registers. This is a somewhat confusing and unhelpful convention that
206 * we may want to revisit in the future.
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700207 *
208 * TODO:
209 * 1. Add accessors for uses/defs and make data private
210 * 2. Change fp_use/fp_def to a bit array (could help memory usage)
211 * 3. Combine array storage into internal array and handled via accessors from 1.
buzbee1fd33462013-03-25 13:40:45 -0700212 */
213struct SSARepresentation {
buzbee0d829482013-10-11 15:24:55 -0700214 int32_t* uses;
buzbee1fd33462013-03-25 13:40:45 -0700215 bool* fp_use;
buzbee0d829482013-10-11 15:24:55 -0700216 int32_t* defs;
buzbee1fd33462013-03-25 13:40:45 -0700217 bool* fp_def;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700218 int16_t num_uses_allocated;
219 int16_t num_defs_allocated;
220 int16_t num_uses;
221 int16_t num_defs;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700222
223 static uint32_t GetStartUseIndex(Instruction::Code opcode);
buzbee1fd33462013-03-25 13:40:45 -0700224};
225
226/*
227 * The Midlevel Intermediate Representation node, which may be largely considered a
228 * wrapper around a Dalvik byte code.
229 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700230class MIR : public ArenaObject<kArenaAllocMIR> {
231 public:
buzbee0d829482013-10-11 15:24:55 -0700232 /*
233 * TODO: remove embedded DecodedInstruction to save space, keeping only opcode. Recover
234 * additional fields on as-needed basis. Question: how to support MIR Pseudo-ops; probably
235 * need to carry aux data pointer.
236 */
Ian Rogers29a26482014-05-02 15:27:29 -0700237 struct DecodedInstruction {
238 uint32_t vA;
239 uint32_t vB;
240 uint64_t vB_wide; /* for k51l */
241 uint32_t vC;
242 uint32_t arg[5]; /* vC/D/E/F/G in invoke or filled-new-array */
243 Instruction::Code opcode;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700244
245 explicit DecodedInstruction():vA(0), vB(0), vB_wide(0), vC(0), opcode(Instruction::NOP) {
246 }
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700247
248 /*
249 * Given a decoded instruction representing a const bytecode, it updates
250 * the out arguments with proper values as dictated by the constant bytecode.
251 */
252 bool GetConstant(int64_t* ptr_value, bool* wide) const;
253
Jean Christophe Beyler2ab40eb2014-06-02 09:03:14 -0700254 static bool IsPseudoMirOp(Instruction::Code opcode) {
255 return static_cast<int>(opcode) >= static_cast<int>(kMirOpFirst);
256 }
257
258 static bool IsPseudoMirOp(int opcode) {
259 return opcode >= static_cast<int>(kMirOpFirst);
260 }
261
262 bool IsInvoke() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700263 return ((FlagsOf() & Instruction::kInvoke) == Instruction::kInvoke);
Jean Christophe Beyler2ab40eb2014-06-02 09:03:14 -0700264 }
265
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700266 bool IsStore() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700267 return ((FlagsOf() & Instruction::kStore) == Instruction::kStore);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700268 }
269
270 bool IsLoad() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700271 return ((FlagsOf() & Instruction::kLoad) == Instruction::kLoad);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700272 }
273
274 bool IsConditionalBranch() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700275 return (FlagsOf() == (Instruction::kContinue | Instruction::kBranch));
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700276 }
277
278 /**
279 * @brief Is the register C component of the decoded instruction a constant?
280 */
281 bool IsCFieldOrConstant() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700282 return ((FlagsOf() & Instruction::kRegCFieldOrConstant) == Instruction::kRegCFieldOrConstant);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700283 }
284
285 /**
286 * @brief Is the register C component of the decoded instruction a constant?
287 */
288 bool IsBFieldOrConstant() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700289 return ((FlagsOf() & Instruction::kRegBFieldOrConstant) == Instruction::kRegBFieldOrConstant);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700290 }
291
292 bool IsCast() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700293 return ((FlagsOf() & Instruction::kCast) == Instruction::kCast);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700294 }
295
296 /**
297 * @brief Does the instruction clobber memory?
298 * @details Clobber means that the instruction changes the memory not in a punctual way.
299 * Therefore any supposition on memory aliasing or memory contents should be disregarded
300 * when crossing such an instruction.
301 */
302 bool Clobbers() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700303 return ((FlagsOf() & Instruction::kClobber) == Instruction::kClobber);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700304 }
305
306 bool IsLinear() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700307 return (FlagsOf() & (Instruction::kAdd | Instruction::kSubtract)) != 0;
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700308 }
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700309
310 int FlagsOf() const;
Ian Rogers29a26482014-05-02 15:27:29 -0700311 } dalvikInsn;
312
buzbee0d829482013-10-11 15:24:55 -0700313 NarrowDexOffset offset; // Offset of the instruction in code units.
314 uint16_t optimization_flags;
315 int16_t m_unit_index; // From which method was this MIR included
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700316 BasicBlockId bb;
buzbee1fd33462013-03-25 13:40:45 -0700317 MIR* next;
318 SSARepresentation* ssa_rep;
buzbee1fd33462013-03-25 13:40:45 -0700319 union {
buzbee0d829482013-10-11 15:24:55 -0700320 // Incoming edges for phi node.
321 BasicBlockId* phi_incoming;
Vladimir Marko4376c872014-01-23 12:39:29 +0000322 // Establish link from check instruction (kMirOpCheck) to the actual throwing instruction.
buzbee1fd33462013-03-25 13:40:45 -0700323 MIR* throw_insn;
Vladimir Markoa1a70742014-03-03 10:28:05 +0000324 // Branch condition for fused cmp or select.
Vladimir Markoa8946072014-01-22 10:30:44 +0000325 ConditionCode ccode;
Vladimir Markobe0e5462014-02-26 11:24:15 +0000326 // IGET/IPUT lowering info index, points to MIRGraph::ifield_lowering_infos_. Due to limit on
327 // the number of code points (64K) and size of IGET/IPUT insn (2), this will never exceed 32K.
328 uint32_t ifield_lowering_info;
329 // SGET/SPUT lowering info index, points to MIRGraph::sfield_lowering_infos_. Due to limit on
330 // the number of code points (64K) and size of SGET/SPUT insn (2), this will never exceed 32K.
331 uint32_t sfield_lowering_info;
Vladimir Markof096aad2014-01-23 15:51:58 +0000332 // INVOKE data index, points to MIRGraph::method_lowering_infos_.
333 uint32_t method_lowering_info;
buzbee1fd33462013-03-25 13:40:45 -0700334 } meta;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700335
Ian Rogers832336b2014-10-08 15:35:22 -0700336 explicit MIR() : offset(0), optimization_flags(0), m_unit_index(0), bb(NullBasicBlockId),
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700337 next(nullptr), ssa_rep(nullptr) {
338 memset(&meta, 0, sizeof(meta));
339 }
340
341 uint32_t GetStartUseIndex() const {
342 return SSARepresentation::GetStartUseIndex(dalvikInsn.opcode);
343 }
344
345 MIR* Copy(CompilationUnit *c_unit);
346 MIR* Copy(MIRGraph* mir_Graph);
buzbee1fd33462013-03-25 13:40:45 -0700347};
348
buzbee862a7602013-04-05 10:58:54 -0700349struct SuccessorBlockInfo;
350
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700351class BasicBlock : public DeletableArenaObject<kArenaAllocBB> {
352 public:
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100353 BasicBlock(BasicBlockId block_id, BBType type, ArenaAllocator* allocator)
354 : id(block_id),
355 dfs_id(), start_offset(), fall_through(), taken(), i_dom(), nesting_depth(),
356 block_type(type),
357 successor_block_list_type(kNotUsed),
358 visited(), hidden(), catch_entry(), explicit_throw(), conditional_branch(),
359 terminated_by_return(), dominates_return(), use_lvn(), first_mir_insn(),
360 last_mir_insn(), data_flow_info(), dominators(), i_dominated(), dom_frontier(),
361 predecessors(allocator->Adapter(kArenaAllocBBPredecessors)),
362 successor_blocks(allocator->Adapter(kArenaAllocSuccessor)) {
363 }
buzbee0d829482013-10-11 15:24:55 -0700364 BasicBlockId id;
365 BasicBlockId dfs_id;
366 NarrowDexOffset start_offset; // Offset in code units.
367 BasicBlockId fall_through;
368 BasicBlockId taken;
369 BasicBlockId i_dom; // Immediate dominator.
buzbee1fd33462013-03-25 13:40:45 -0700370 uint16_t nesting_depth;
buzbee0d829482013-10-11 15:24:55 -0700371 BBType block_type:4;
372 BlockListType successor_block_list_type:4;
373 bool visited:1;
374 bool hidden:1;
375 bool catch_entry:1;
376 bool explicit_throw:1;
377 bool conditional_branch:1;
buzbee1da1e2f2013-11-15 13:37:01 -0800378 bool terminated_by_return:1; // Block ends with a Dalvik return opcode.
379 bool dominates_return:1; // Is a member of return extended basic block.
380 bool use_lvn:1; // Run local value numbering on this block.
buzbee1fd33462013-03-25 13:40:45 -0700381 MIR* first_mir_insn;
382 MIR* last_mir_insn;
buzbee1fd33462013-03-25 13:40:45 -0700383 BasicBlockDataFlow* data_flow_info;
buzbee1fd33462013-03-25 13:40:45 -0700384 ArenaBitVector* dominators;
385 ArenaBitVector* i_dominated; // Set nodes being immediately dominated.
386 ArenaBitVector* dom_frontier; // Dominance frontier.
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100387 ArenaVector<BasicBlockId> predecessors;
388 ArenaVector<SuccessorBlockInfo*> successor_blocks;
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700389
390 void AppendMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700391 void AppendMIRList(MIR* first_list_mir, MIR* last_list_mir);
392 void AppendMIRList(const std::vector<MIR*>& insns);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700393 void PrependMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700394 void PrependMIRList(MIR* first_list_mir, MIR* last_list_mir);
395 void PrependMIRList(const std::vector<MIR*>& to_add);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700396 void InsertMIRAfter(MIR* current_mir, MIR* new_mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700397 void InsertMIRListAfter(MIR* insert_after, MIR* first_list_mir, MIR* last_list_mir);
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700398 MIR* FindPreviousMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700399 void InsertMIRBefore(MIR* insert_before, MIR* list);
400 void InsertMIRListBefore(MIR* insert_before, MIR* first_list_mir, MIR* last_list_mir);
401 bool RemoveMIR(MIR* mir);
402 bool RemoveMIRList(MIR* first_list_mir, MIR* last_list_mir);
403
404 BasicBlock* Copy(CompilationUnit* c_unit);
405 BasicBlock* Copy(MIRGraph* mir_graph);
406
407 /**
408 * @brief Reset the optimization_flags field of each MIR.
409 */
410 void ResetOptimizationFlags(uint16_t reset_flags);
411
412 /**
Vladimir Markocb873d82014-12-08 15:16:54 +0000413 * @brief Kill the BasicBlock.
414 * @details Unlink predecessors to make this block unreachable, then KillUnreachable().
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700415 */
Vladimir Markocb873d82014-12-08 15:16:54 +0000416 void Kill(MIRGraph* mir_graph);
Vladimir Marko312eb252014-10-07 15:01:57 +0100417
418 /**
Vladimir Markocb873d82014-12-08 15:16:54 +0000419 * @brief Kill the unreachable block and all blocks that become unreachable by killing this one.
420 * @details Set the block type to kDead and set hidden to true, remove all MIRs,
421 * unlink all successors and recursively kill successors that become unreachable.
Vladimir Marko312eb252014-10-07 15:01:57 +0100422 */
423 void KillUnreachable(MIRGraph* mir_graph);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700424
425 /**
426 * @brief Is ssa_reg the last SSA definition of that VR in the block?
427 */
428 bool IsSSALiveOut(const CompilationUnit* c_unit, int ssa_reg);
429
430 /**
431 * @brief Replace the edge going to old_bb to now go towards new_bb.
432 */
433 bool ReplaceChild(BasicBlockId old_bb, BasicBlockId new_bb);
434
435 /**
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100436 * @brief Erase the predecessor old_pred.
437 */
438 void ErasePredecessor(BasicBlockId old_pred);
439
440 /**
441 * @brief Update the predecessor array from old_pred to new_pred.
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700442 */
443 void UpdatePredecessor(BasicBlockId old_pred, BasicBlockId new_pred);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700444
445 /**
Vladimir Marko26e7d452014-11-24 14:09:46 +0000446 * @brief Return first non-Phi insn.
447 */
448 MIR* GetFirstNonPhiInsn();
449
450 /**
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700451 * @brief Used to obtain the next MIR that follows unconditionally.
452 * @details The implementation does not guarantee that a MIR does not
453 * follow even if this method returns nullptr.
454 * @param mir_graph the MIRGraph.
455 * @param current The MIR for which to find an unconditional follower.
456 * @return Returns the following MIR if one can be found.
457 */
458 MIR* GetNextUnconditionalMir(MIRGraph* mir_graph, MIR* current);
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700459 bool IsExceptionBlock() const;
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700460
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700461 private:
462 DISALLOW_COPY_AND_ASSIGN(BasicBlock);
buzbee1fd33462013-03-25 13:40:45 -0700463};
464
465/*
466 * The "blocks" field in "successor_block_list" points to an array of elements with the type
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700467 * "SuccessorBlockInfo". For catch blocks, key is type index for the exception. For switch
buzbee1fd33462013-03-25 13:40:45 -0700468 * blocks, key is the case value.
469 */
470struct SuccessorBlockInfo {
buzbee0d829482013-10-11 15:24:55 -0700471 BasicBlockId block;
buzbee1fd33462013-03-25 13:40:45 -0700472 int key;
473};
474
Jean Christophe Beylerf8c762b2014-05-02 12:54:37 -0700475/**
476 * @class ChildBlockIterator
477 * @brief Enable an easy iteration of the children.
478 */
479class ChildBlockIterator {
480 public:
481 /**
482 * @brief Constructs a child iterator.
483 * @param bb The basic whose children we need to iterate through.
484 * @param mir_graph The MIRGraph used to get the basic block during iteration.
485 */
486 ChildBlockIterator(BasicBlock* bb, MIRGraph* mir_graph);
487 BasicBlock* Next();
488
489 private:
490 BasicBlock* basic_block_;
491 MIRGraph* mir_graph_;
492 bool visited_fallthrough_;
493 bool visited_taken_;
494 bool have_successors_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100495 ArenaVector<SuccessorBlockInfo*>::const_iterator successor_iter_;
Jean Christophe Beylerf8c762b2014-05-02 12:54:37 -0700496};
497
buzbee1fd33462013-03-25 13:40:45 -0700498/*
buzbee1fd33462013-03-25 13:40:45 -0700499 * Collection of information describing an invoke, and the destination of
500 * the subsequent MOVE_RESULT (if applicable). Collected as a unit to enable
501 * more efficient invoke code generation.
502 */
503struct CallInfo {
504 int num_arg_words; // Note: word count, not arg count.
505 RegLocation* args; // One for each word of arguments.
506 RegLocation result; // Eventual target of MOVE_RESULT.
507 int opt_flags;
508 InvokeType type;
509 uint32_t dex_idx;
510 uint32_t index; // Method idx for invokes, type idx for FilledNewArray.
511 uintptr_t direct_code;
512 uintptr_t direct_method;
513 RegLocation target; // Target of following move_result.
514 bool skip_this;
515 bool is_range;
buzbee0d829482013-10-11 15:24:55 -0700516 DexOffset offset; // Offset in code units.
Vladimir Markof096aad2014-01-23 15:51:58 +0000517 MIR* mir;
buzbee1fd33462013-03-25 13:40:45 -0700518};
519
520
buzbee091cc402014-03-31 10:14:40 -0700521const RegLocation bad_loc = {kLocDalvikFrame, 0, 0, 0, 0, 0, 0, 0, 0, RegStorage(), INVALID_SREG,
522 INVALID_SREG};
buzbee311ca162013-02-28 15:56:43 -0800523
524class MIRGraph {
Ian Rogers71fe2672013-03-19 20:45:02 -0700525 public:
buzbee862a7602013-04-05 10:58:54 -0700526 MIRGraph(CompilationUnit* cu, ArenaAllocator* arena);
Razvan A Lupusoru6f4dcae2014-09-29 11:59:12 -0700527 virtual ~MIRGraph();
buzbee311ca162013-02-28 15:56:43 -0800528
Ian Rogers71fe2672013-03-19 20:45:02 -0700529 /*
buzbeeee17e0a2013-07-31 10:47:37 -0700530 * Examine the graph to determine whether it's worthwile to spend the time compiling
531 * this method.
532 */
Andreas Gampe060e6fe2014-06-19 11:34:06 -0700533 bool SkipCompilation(std::string* skip_message);
buzbeeee17e0a2013-07-31 10:47:37 -0700534
535 /*
Dave Allison39c3bfb2014-01-28 18:33:52 -0800536 * Should we skip the compilation of this method based on its name?
537 */
Andreas Gampe060e6fe2014-06-19 11:34:06 -0700538 bool SkipCompilationByName(const std::string& methodname);
Dave Allison39c3bfb2014-01-28 18:33:52 -0800539
540 /*
Ian Rogers71fe2672013-03-19 20:45:02 -0700541 * Parse dex method and add MIR at current insert point. Returns id (which is
542 * actually the index of the method in the m_units_ array).
543 */
544 void InlineMethod(const DexFile::CodeItem* code_item, uint32_t access_flags,
Ian Rogers8b2c0b92013-09-19 02:56:49 -0700545 InvokeType invoke_type, uint16_t class_def_idx,
Ian Rogers71fe2672013-03-19 20:45:02 -0700546 uint32_t method_idx, jobject class_loader, const DexFile& dex_file);
buzbee311ca162013-02-28 15:56:43 -0800547
Ian Rogers71fe2672013-03-19 20:45:02 -0700548 /* Find existing block */
buzbee0d829482013-10-11 15:24:55 -0700549 BasicBlock* FindBlock(DexOffset code_offset) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700550 return FindBlock(code_offset, false, NULL);
Ian Rogers71fe2672013-03-19 20:45:02 -0700551 }
buzbee311ca162013-02-28 15:56:43 -0800552
Ian Rogers71fe2672013-03-19 20:45:02 -0700553 const uint16_t* GetCurrentInsns() const {
554 return current_code_item_->insns_;
555 }
buzbee311ca162013-02-28 15:56:43 -0800556
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700557 /**
558 * @brief Used to obtain the raw dex bytecode instruction pointer.
559 * @param m_unit_index The method index in MIRGraph (caused by having multiple methods).
560 * This is guaranteed to contain index 0 which is the base method being compiled.
561 * @return Returns the raw instruction pointer.
562 */
Ian Rogers71fe2672013-03-19 20:45:02 -0700563 const uint16_t* GetInsns(int m_unit_index) const {
564 return m_units_[m_unit_index]->GetCodeItem()->insns_;
565 }
buzbee311ca162013-02-28 15:56:43 -0800566
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700567 /**
568 * @brief Used to obtain the raw data table.
569 * @param mir sparse switch, packed switch, of fill-array-data
570 * @param table_offset The table offset from start of method.
571 * @return Returns the raw table pointer.
572 */
573 const uint16_t* GetTable(MIR* mir, uint32_t table_offset) const {
Ian Rogers832336b2014-10-08 15:35:22 -0700574 return GetInsns(mir->m_unit_index) + mir->offset + static_cast<int32_t>(table_offset);
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700575 }
576
Andreas Gampe44395962014-06-13 13:44:40 -0700577 unsigned int GetNumBlocks() const {
Ian Rogers71fe2672013-03-19 20:45:02 -0700578 return num_blocks_;
579 }
buzbee311ca162013-02-28 15:56:43 -0800580
Razvan A Lupusoru75035972014-09-11 15:24:59 -0700581 /**
582 * @brief Provides the total size in code units of all instructions in MIRGraph.
583 * @details Includes the sizes of all methods in compilation unit.
584 * @return Returns the cumulative sum of all insn sizes (in code units).
585 */
586 size_t GetNumDalvikInsns() const;
buzbeeee17e0a2013-07-31 10:47:37 -0700587
Ian Rogers71fe2672013-03-19 20:45:02 -0700588 ArenaBitVector* GetTryBlockAddr() const {
589 return try_block_addr_;
590 }
buzbee311ca162013-02-28 15:56:43 -0800591
Ian Rogers71fe2672013-03-19 20:45:02 -0700592 BasicBlock* GetEntryBlock() const {
593 return entry_block_;
594 }
buzbee311ca162013-02-28 15:56:43 -0800595
Ian Rogers71fe2672013-03-19 20:45:02 -0700596 BasicBlock* GetExitBlock() const {
597 return exit_block_;
598 }
buzbee311ca162013-02-28 15:56:43 -0800599
Andreas Gampe44395962014-06-13 13:44:40 -0700600 BasicBlock* GetBasicBlock(unsigned int block_id) const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100601 DCHECK_LT(block_id, block_list_.size()); // NOTE: NullBasicBlockId is 0.
602 return (block_id == NullBasicBlockId) ? NULL : block_list_[block_id];
Ian Rogers71fe2672013-03-19 20:45:02 -0700603 }
buzbee311ca162013-02-28 15:56:43 -0800604
Ian Rogers71fe2672013-03-19 20:45:02 -0700605 size_t GetBasicBlockListCount() const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100606 return block_list_.size();
Ian Rogers71fe2672013-03-19 20:45:02 -0700607 }
buzbee311ca162013-02-28 15:56:43 -0800608
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100609 const ArenaVector<BasicBlock*>& GetBlockList() {
610 return block_list_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700611 }
buzbee311ca162013-02-28 15:56:43 -0800612
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100613 const ArenaVector<BasicBlockId>& GetDfsOrder() {
buzbee862a7602013-04-05 10:58:54 -0700614 return dfs_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700615 }
buzbee311ca162013-02-28 15:56:43 -0800616
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100617 const ArenaVector<BasicBlockId>& GetDfsPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700618 return dfs_post_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700619 }
buzbee311ca162013-02-28 15:56:43 -0800620
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100621 const ArenaVector<BasicBlockId>& GetDomPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700622 return dom_post_order_traversal_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700623 }
buzbee311ca162013-02-28 15:56:43 -0800624
Ian Rogers71fe2672013-03-19 20:45:02 -0700625 int GetDefCount() const {
626 return def_count_;
627 }
buzbee311ca162013-02-28 15:56:43 -0800628
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700629 ArenaAllocator* GetArena() const {
buzbee862a7602013-04-05 10:58:54 -0700630 return arena_;
631 }
632
Ian Rogers71fe2672013-03-19 20:45:02 -0700633 void EnableOpcodeCounting() {
Mathieu Chartierf6c4b3b2013-08-24 16:11:37 -0700634 opcode_count_ = static_cast<int*>(arena_->Alloc(kNumPackedOpcodes * sizeof(int),
Vladimir Marko83cc7ae2014-02-12 18:02:05 +0000635 kArenaAllocMisc));
Ian Rogers71fe2672013-03-19 20:45:02 -0700636 }
buzbee311ca162013-02-28 15:56:43 -0800637
Ian Rogers71fe2672013-03-19 20:45:02 -0700638 void ShowOpcodeStats();
buzbee311ca162013-02-28 15:56:43 -0800639
Ian Rogers71fe2672013-03-19 20:45:02 -0700640 DexCompilationUnit* GetCurrentDexCompilationUnit() const {
641 return m_units_[current_method_];
642 }
buzbee311ca162013-02-28 15:56:43 -0800643
Jean Christophe Beylerd0a51552014-01-10 14:18:31 -0800644 /**
645 * @brief Dump a CFG into a dot file format.
646 * @param dir_prefix the directory the file will be created in.
647 * @param all_blocks does the dumper use all the basic blocks or use the reachable blocks.
648 * @param suffix does the filename require a suffix or not (default = nullptr).
649 */
650 void DumpCFG(const char* dir_prefix, bool all_blocks, const char* suffix = nullptr);
buzbee311ca162013-02-28 15:56:43 -0800651
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000652 bool HasFieldAccess() const {
653 return (merged_df_flags_ & (DF_IFIELD | DF_SFIELD)) != 0u;
654 }
655
Vladimir Markobfea9c22014-01-17 17:49:33 +0000656 bool HasStaticFieldAccess() const {
657 return (merged_df_flags_ & DF_SFIELD) != 0u;
658 }
659
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000660 bool HasInvokes() const {
661 // NOTE: These formats include the rare filled-new-array/range.
662 return (merged_df_flags_ & (DF_FORMAT_35C | DF_FORMAT_3RC)) != 0u;
663 }
664
Vladimir Markobe0e5462014-02-26 11:24:15 +0000665 void DoCacheFieldLoweringInfo();
666
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000667 const MirIFieldLoweringInfo& GetIFieldLoweringInfo(MIR* mir) const {
Vladimir Markoaf6925b2014-10-31 16:37:32 +0000668 return GetIFieldLoweringInfo(mir->meta.ifield_lowering_info);
669 }
670
671 const MirIFieldLoweringInfo& GetIFieldLoweringInfo(uint32_t lowering_info) const {
672 DCHECK_LT(lowering_info, ifield_lowering_infos_.size());
673 return ifield_lowering_infos_[lowering_info];
674 }
675
676 size_t GetIFieldLoweringInfoCount() const {
677 return ifield_lowering_infos_.size();
Vladimir Markobe0e5462014-02-26 11:24:15 +0000678 }
679
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000680 const MirSFieldLoweringInfo& GetSFieldLoweringInfo(MIR* mir) const {
Vladimir Markoaf6925b2014-10-31 16:37:32 +0000681 return GetSFieldLoweringInfo(mir->meta.sfield_lowering_info);
682 }
683
684 const MirSFieldLoweringInfo& GetSFieldLoweringInfo(uint32_t lowering_info) const {
685 DCHECK_LT(lowering_info, sfield_lowering_infos_.size());
686 return sfield_lowering_infos_[lowering_info];
687 }
688
689 size_t GetSFieldLoweringInfoCount() const {
690 return sfield_lowering_infos_.size();
Vladimir Markobe0e5462014-02-26 11:24:15 +0000691 }
692
Vladimir Markof096aad2014-01-23 15:51:58 +0000693 void DoCacheMethodLoweringInfo();
694
695 const MirMethodLoweringInfo& GetMethodLoweringInfo(MIR* mir) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100696 DCHECK_LT(mir->meta.method_lowering_info, method_lowering_infos_.size());
697 return method_lowering_infos_[mir->meta.method_lowering_info];
Vladimir Markof096aad2014-01-23 15:51:58 +0000698 }
699
Vladimir Marko9820b7c2014-01-02 16:40:37 +0000700 void ComputeInlineIFieldLoweringInfo(uint16_t field_idx, MIR* invoke, MIR* iget_or_iput);
701
buzbee1da1e2f2013-11-15 13:37:01 -0800702 void InitRegLocations();
703
704 void RemapRegLocations();
buzbee311ca162013-02-28 15:56:43 -0800705
Ian Rogers71fe2672013-03-19 20:45:02 -0700706 void DumpRegLocTable(RegLocation* table, int count);
buzbee311ca162013-02-28 15:56:43 -0800707
Ian Rogers71fe2672013-03-19 20:45:02 -0700708 void BasicBlockOptimization();
buzbee311ca162013-02-28 15:56:43 -0800709
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100710 const ArenaVector<BasicBlockId>& GetTopologicalSortOrder() {
711 DCHECK(!topological_order_.empty());
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700712 return topological_order_;
713 }
714
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100715 const ArenaVector<BasicBlockId>& GetTopologicalSortOrderLoopEnds() {
716 DCHECK(!topological_order_loop_ends_.empty());
Vladimir Marko55fff042014-07-10 12:42:52 +0100717 return topological_order_loop_ends_;
718 }
719
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100720 const ArenaVector<BasicBlockId>& GetTopologicalSortOrderIndexes() {
721 DCHECK(!topological_order_indexes_.empty());
Vladimir Marko55fff042014-07-10 12:42:52 +0100722 return topological_order_indexes_;
723 }
724
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100725 ArenaVector<std::pair<uint16_t, bool>>* GetTopologicalSortOrderLoopHeadStack() {
726 DCHECK(!topological_order_.empty()); // Checking the main array, not the stack.
727 return &topological_order_loop_head_stack_;
Vladimir Marko55fff042014-07-10 12:42:52 +0100728 }
729
Vladimir Marko415ac882014-09-30 18:09:14 +0100730 size_t GetMaxNestedLoops() const {
731 return max_nested_loops_;
732 }
733
Ian Rogers71fe2672013-03-19 20:45:02 -0700734 bool IsConst(int32_t s_reg) const {
buzbee862a7602013-04-05 10:58:54 -0700735 return is_constant_v_->IsBitSet(s_reg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700736 }
buzbee311ca162013-02-28 15:56:43 -0800737
Ian Rogers71fe2672013-03-19 20:45:02 -0700738 bool IsConst(RegLocation loc) const {
Mark Mendell5bb149e2013-12-17 13:26:54 -0800739 return loc.orig_sreg < 0 ? false : IsConst(loc.orig_sreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700740 }
buzbee311ca162013-02-28 15:56:43 -0800741
Ian Rogers71fe2672013-03-19 20:45:02 -0700742 int32_t ConstantValue(RegLocation loc) const {
743 DCHECK(IsConst(loc));
744 return constant_values_[loc.orig_sreg];
745 }
buzbee311ca162013-02-28 15:56:43 -0800746
Ian Rogers71fe2672013-03-19 20:45:02 -0700747 int32_t ConstantValue(int32_t s_reg) const {
748 DCHECK(IsConst(s_reg));
749 return constant_values_[s_reg];
750 }
buzbee311ca162013-02-28 15:56:43 -0800751
Razvan A Lupusorud04d3092014-08-04 12:30:20 -0700752 /**
753 * @brief Used to obtain 64-bit value of a pair of ssa registers.
754 * @param s_reg_low The ssa register representing the low bits.
755 * @param s_reg_high The ssa register representing the high bits.
756 * @return Retusn the 64-bit constant value.
757 */
758 int64_t ConstantValueWide(int32_t s_reg_low, int32_t s_reg_high) const {
759 DCHECK(IsConst(s_reg_low));
760 DCHECK(IsConst(s_reg_high));
761 return (static_cast<int64_t>(constant_values_[s_reg_high]) << 32) |
762 Low32Bits(static_cast<int64_t>(constant_values_[s_reg_low]));
763 }
764
Ian Rogers71fe2672013-03-19 20:45:02 -0700765 int64_t ConstantValueWide(RegLocation loc) const {
766 DCHECK(IsConst(loc));
Andreas Gampede0b9962014-08-27 14:24:42 -0700767 DCHECK(!loc.high_word); // Do not allow asking for the high partner.
768 DCHECK_LT(loc.orig_sreg + 1, GetNumSSARegs());
Ian Rogers71fe2672013-03-19 20:45:02 -0700769 return (static_cast<int64_t>(constant_values_[loc.orig_sreg + 1]) << 32) |
770 Low32Bits(static_cast<int64_t>(constant_values_[loc.orig_sreg]));
771 }
buzbee311ca162013-02-28 15:56:43 -0800772
Razvan A Lupusorud04d3092014-08-04 12:30:20 -0700773 /**
774 * @brief Used to mark ssa register as being constant.
775 * @param ssa_reg The ssa register.
776 * @param value The constant value of ssa register.
777 */
778 void SetConstant(int32_t ssa_reg, int32_t value);
779
780 /**
781 * @brief Used to mark ssa register and its wide counter-part as being constant.
782 * @param ssa_reg The ssa register.
783 * @param value The 64-bit constant value of ssa register and its pair.
784 */
785 void SetConstantWide(int32_t ssa_reg, int64_t value);
786
Ian Rogers71fe2672013-03-19 20:45:02 -0700787 bool IsConstantNullRef(RegLocation loc) const {
788 return loc.ref && loc.is_const && (ConstantValue(loc) == 0);
789 }
buzbee311ca162013-02-28 15:56:43 -0800790
Ian Rogers71fe2672013-03-19 20:45:02 -0700791 int GetNumSSARegs() const {
792 return num_ssa_regs_;
793 }
buzbee311ca162013-02-28 15:56:43 -0800794
Ian Rogers71fe2672013-03-19 20:45:02 -0700795 void SetNumSSARegs(int new_num) {
buzbee0d829482013-10-11 15:24:55 -0700796 /*
797 * TODO: It's theoretically possible to exceed 32767, though any cases which did
798 * would be filtered out with current settings. When orig_sreg field is removed
799 * from RegLocation, expand s_reg_low to handle all possible cases and remove DCHECK().
800 */
Andreas Gampe0d8ea462014-07-17 18:04:32 -0700801 CHECK_EQ(new_num, static_cast<int16_t>(new_num));
Ian Rogers71fe2672013-03-19 20:45:02 -0700802 num_ssa_regs_ = new_num;
803 }
buzbee311ca162013-02-28 15:56:43 -0800804
buzbee862a7602013-04-05 10:58:54 -0700805 unsigned int GetNumReachableBlocks() const {
Ian Rogers71fe2672013-03-19 20:45:02 -0700806 return num_reachable_blocks_;
807 }
buzbee311ca162013-02-28 15:56:43 -0800808
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100809 uint32_t GetUseCount(int sreg) const {
810 DCHECK_LT(static_cast<size_t>(sreg), use_counts_.size());
811 return use_counts_[sreg];
Ian Rogers71fe2672013-03-19 20:45:02 -0700812 }
buzbee311ca162013-02-28 15:56:43 -0800813
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100814 uint32_t GetRawUseCount(int sreg) const {
815 DCHECK_LT(static_cast<size_t>(sreg), raw_use_counts_.size());
816 return raw_use_counts_[sreg];
Ian Rogers71fe2672013-03-19 20:45:02 -0700817 }
buzbee311ca162013-02-28 15:56:43 -0800818
Ian Rogers71fe2672013-03-19 20:45:02 -0700819 int GetSSASubscript(int ssa_reg) const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100820 DCHECK_LT(static_cast<size_t>(ssa_reg), ssa_subscripts_.size());
821 return ssa_subscripts_[ssa_reg];
Ian Rogers71fe2672013-03-19 20:45:02 -0700822 }
buzbee311ca162013-02-28 15:56:43 -0800823
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700824 RegLocation GetRawSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700825 DCHECK(num < mir->ssa_rep->num_uses);
826 RegLocation res = reg_location_[mir->ssa_rep->uses[num]];
827 return res;
828 }
829
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700830 RegLocation GetRawDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700831 DCHECK_GT(mir->ssa_rep->num_defs, 0);
832 RegLocation res = reg_location_[mir->ssa_rep->defs[0]];
833 return res;
834 }
835
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700836 RegLocation GetDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700837 RegLocation res = GetRawDest(mir);
838 DCHECK(!res.wide);
839 return res;
840 }
841
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700842 RegLocation GetSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700843 RegLocation res = GetRawSrc(mir, num);
844 DCHECK(!res.wide);
845 return res;
846 }
847
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700848 RegLocation GetDestWide(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700849 RegLocation res = GetRawDest(mir);
850 DCHECK(res.wide);
851 return res;
852 }
853
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700854 RegLocation GetSrcWide(MIR* mir, int low) {
buzbee1fd33462013-03-25 13:40:45 -0700855 RegLocation res = GetRawSrc(mir, low);
856 DCHECK(res.wide);
857 return res;
858 }
859
860 RegLocation GetBadLoc() {
861 return bad_loc;
862 }
863
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800864 int GetMethodSReg() const {
buzbee1fd33462013-03-25 13:40:45 -0700865 return method_sreg_;
866 }
867
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800868 /**
869 * @brief Used to obtain the number of compiler temporaries being used.
870 * @return Returns the number of compiler temporaries.
871 */
872 size_t GetNumUsedCompilerTemps() const {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700873 // Assume that the special temps will always be used.
874 return GetNumNonSpecialCompilerTemps() + max_available_special_compiler_temps_;
875 }
876
877 /**
878 * @brief Used to obtain number of bytes needed for special temps.
879 * @details This space is always needed because temps have special location on stack.
880 * @return Returns number of bytes for the special temps.
881 */
882 size_t GetNumBytesForSpecialTemps() const;
883
884 /**
885 * @brief Used by backend as a hint for maximum number of bytes for non-special temps.
886 * @details Returns 4 bytes for each temp because that is the maximum amount needed
887 * for storing each temp. The BE could be smarter though and allocate a smaller
888 * spill region.
889 * @return Returns the maximum number of bytes needed for non-special temps.
890 */
891 size_t GetMaximumBytesForNonSpecialTemps() const {
892 return GetNumNonSpecialCompilerTemps() * sizeof(uint32_t);
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800893 }
894
895 /**
896 * @brief Used to obtain the number of non-special compiler temporaries being used.
897 * @return Returns the number of non-special compiler temporaries.
898 */
899 size_t GetNumNonSpecialCompilerTemps() const {
900 return num_non_special_compiler_temps_;
901 }
902
903 /**
904 * @brief Used to set the total number of available non-special compiler temporaries.
905 * @details Can fail setting the new max if there are more temps being used than the new_max.
906 * @param new_max The new maximum number of non-special compiler temporaries.
907 * @return Returns true if the max was set and false if failed to set.
908 */
909 bool SetMaxAvailableNonSpecialCompilerTemps(size_t new_max) {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700910 // Make sure that enough temps still exist for backend and also that the
911 // new max can still keep around all of the already requested temps.
912 if (new_max < (GetNumNonSpecialCompilerTemps() + reserved_temps_for_backend_)) {
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800913 return false;
914 } else {
915 max_available_non_special_compiler_temps_ = new_max;
916 return true;
917 }
918 }
919
920 /**
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700921 * @brief Provides the number of non-special compiler temps available for use by ME.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800922 * @details Even if this returns zero, special compiler temps are guaranteed to be available.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700923 * Additionally, this makes sure to not use any temps reserved for BE only.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800924 * @return Returns the number of available temps.
925 */
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700926 size_t GetNumAvailableVRTemps();
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800927
928 /**
929 * @brief Used to obtain the maximum number of compiler temporaries that can be requested.
930 * @return Returns the maximum number of compiler temporaries, whether used or not.
931 */
932 size_t GetMaxPossibleCompilerTemps() const {
933 return max_available_special_compiler_temps_ + max_available_non_special_compiler_temps_;
934 }
935
936 /**
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700937 * @brief Used to signal that the compiler temps have been committed.
938 * @details This should be used once the number of temps can no longer change,
939 * such as after frame size is committed and cannot be changed.
940 */
941 void CommitCompilerTemps() {
942 compiler_temps_committed_ = true;
943 }
944
945 /**
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800946 * @brief Used to obtain a new unique compiler temporary.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700947 * @details Two things are done for convenience when allocating a new compiler
948 * temporary. The ssa register is automatically requested and the information
949 * about reg location is filled. This helps when the temp is requested post
950 * ssa initialization, such as when temps are requested by the backend.
951 * @warning If the temp requested will be used for ME and have multiple versions,
952 * the sreg provided by the temp will be invalidated on next ssa recalculation.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800953 * @param ct_type Type of compiler temporary requested.
954 * @param wide Whether we should allocate a wide temporary.
955 * @return Returns the newly created compiler temporary.
956 */
957 CompilerTemp* GetNewCompilerTemp(CompilerTempType ct_type, bool wide);
958
buzbee1fd33462013-03-25 13:40:45 -0700959 bool MethodIsLeaf() {
960 return attributes_ & METHOD_IS_LEAF;
961 }
962
963 RegLocation GetRegLocation(int index) {
Mark Mendell67c39c42014-01-31 17:28:00 -0800964 DCHECK((index >= 0) && (index < num_ssa_regs_));
buzbee1fd33462013-03-25 13:40:45 -0700965 return reg_location_[index];
966 }
967
968 RegLocation GetMethodLoc() {
969 return reg_location_[method_sreg_];
970 }
971
buzbee0d829482013-10-11 15:24:55 -0700972 bool IsBackedge(BasicBlock* branch_bb, BasicBlockId target_bb_id) {
973 return ((target_bb_id != NullBasicBlockId) &&
974 (GetBasicBlock(target_bb_id)->start_offset <= branch_bb->start_offset));
buzbee9329e6d2013-08-19 12:55:10 -0700975 }
976
977 bool IsBackwardsBranch(BasicBlock* branch_bb) {
978 return IsBackedge(branch_bb, branch_bb->taken) || IsBackedge(branch_bb, branch_bb->fall_through);
979 }
980
buzbee0d829482013-10-11 15:24:55 -0700981 void CountBranch(DexOffset target_offset) {
buzbeeb48819d2013-09-14 16:15:25 -0700982 if (target_offset <= current_offset_) {
983 backward_branches_++;
984 } else {
985 forward_branches_++;
986 }
987 }
988
989 int GetBranchCount() {
990 return backward_branches_ + forward_branches_;
991 }
992
buzbeeb1f1d642014-02-27 12:55:32 -0800993 // Is this vreg in the in set?
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700994 bool IsInVReg(uint32_t vreg) {
995 return (vreg >= GetFirstInVR()) && (vreg < GetFirstTempVR());
996 }
997
998 uint32_t GetNumOfCodeVRs() const {
999 return current_code_item_->registers_size_;
1000 }
1001
1002 uint32_t GetNumOfCodeAndTempVRs() const {
1003 // Include all of the possible temps so that no structures overflow when initialized.
1004 return GetNumOfCodeVRs() + GetMaxPossibleCompilerTemps();
1005 }
1006
1007 uint32_t GetNumOfLocalCodeVRs() const {
1008 // This also refers to the first "in" VR.
1009 return GetNumOfCodeVRs() - current_code_item_->ins_size_;
1010 }
1011
1012 uint32_t GetNumOfInVRs() const {
1013 return current_code_item_->ins_size_;
1014 }
1015
1016 uint32_t GetNumOfOutVRs() const {
1017 return current_code_item_->outs_size_;
1018 }
1019
1020 uint32_t GetFirstInVR() const {
1021 return GetNumOfLocalCodeVRs();
1022 }
1023
1024 uint32_t GetFirstTempVR() const {
1025 // Temp VRs immediately follow code VRs.
1026 return GetNumOfCodeVRs();
1027 }
1028
1029 uint32_t GetFirstSpecialTempVR() const {
1030 // Special temps appear first in the ordering before non special temps.
1031 return GetFirstTempVR();
1032 }
1033
1034 uint32_t GetFirstNonSpecialTempVR() const {
1035 // We always leave space for all the special temps before the non-special ones.
1036 return GetFirstSpecialTempVR() + max_available_special_compiler_temps_;
buzbeeb1f1d642014-02-27 12:55:32 -08001037 }
1038
Vladimir Marko312eb252014-10-07 15:01:57 +01001039 bool HasTryCatchBlocks() const {
1040 return current_code_item_->tries_size_ != 0;
1041 }
1042
Ian Rogers71fe2672013-03-19 20:45:02 -07001043 void DumpCheckStats();
Ian Rogers71fe2672013-03-19 20:45:02 -07001044 MIR* FindMoveResult(BasicBlock* bb, MIR* mir);
1045 int SRegToVReg(int ssa_reg) const;
1046 void VerifyDataflow();
Ian Rogers71fe2672013-03-19 20:45:02 -07001047 void CheckForDominanceFrontier(BasicBlock* dom_bb, const BasicBlock* succ_bb);
Vladimir Marko67c72b82014-10-09 12:26:10 +01001048 bool EliminateNullChecksGate();
1049 bool EliminateNullChecks(BasicBlock* bb);
1050 void EliminateNullChecksEnd();
1051 bool InferTypes(BasicBlock* bb);
Vladimir Markobfea9c22014-01-17 17:49:33 +00001052 bool EliminateClassInitChecksGate();
1053 bool EliminateClassInitChecks(BasicBlock* bb);
1054 void EliminateClassInitChecksEnd();
Vladimir Marko95a05972014-05-30 10:01:32 +01001055 bool ApplyGlobalValueNumberingGate();
1056 bool ApplyGlobalValueNumbering(BasicBlock* bb);
1057 void ApplyGlobalValueNumberingEnd();
Vladimir Markoaf6925b2014-10-31 16:37:32 +00001058
1059 uint16_t GetGvnIFieldId(MIR* mir) const {
1060 DCHECK(IsInstructionIGetOrIPut(mir->dalvikInsn.opcode));
1061 DCHECK_LT(mir->meta.ifield_lowering_info, ifield_lowering_infos_.size());
1062 DCHECK(temp_.gvn.ifield_ids_ != nullptr);
1063 return temp_.gvn.ifield_ids_[mir->meta.ifield_lowering_info];
1064 }
1065
1066 uint16_t GetGvnSFieldId(MIR* mir) const {
1067 DCHECK(IsInstructionSGetOrSPut(mir->dalvikInsn.opcode));
1068 DCHECK_LT(mir->meta.sfield_lowering_info, sfield_lowering_infos_.size());
1069 DCHECK(temp_.gvn.sfield_ids_ != nullptr);
1070 return temp_.gvn.sfield_ids_[mir->meta.sfield_lowering_info];
1071 }
1072
buzbee28c23002013-09-07 09:12:27 -07001073 /*
1074 * Type inference handling helpers. Because Dalvik's bytecode is not fully typed,
1075 * we have to do some work to figure out the sreg type. For some operations it is
1076 * clear based on the opcode (i.e. ADD_FLOAT v0, v1, v2), but for others (MOVE), we
1077 * may never know the "real" type.
1078 *
1079 * We perform the type inference operation by using an iterative walk over
1080 * the graph, propagating types "defined" by typed opcodes to uses and defs in
1081 * non-typed opcodes (such as MOVE). The Setxx(index) helpers are used to set defined
1082 * types on typed opcodes (such as ADD_INT). The Setxx(index, is_xx) form is used to
1083 * propagate types through non-typed opcodes such as PHI and MOVE. The is_xx flag
1084 * tells whether our guess of the type is based on a previously typed definition.
1085 * If so, the defined type takes precedence. Note that it's possible to have the same sreg
1086 * show multiple defined types because dx treats constants as untyped bit patterns.
1087 * The return value of the Setxx() helpers says whether or not the Setxx() action changed
1088 * the current guess, and is used to know when to terminate the iterative walk.
1089 */
buzbee1fd33462013-03-25 13:40:45 -07001090 bool SetFp(int index, bool is_fp);
buzbee28c23002013-09-07 09:12:27 -07001091 bool SetFp(int index);
buzbee1fd33462013-03-25 13:40:45 -07001092 bool SetCore(int index, bool is_core);
buzbee28c23002013-09-07 09:12:27 -07001093 bool SetCore(int index);
buzbee1fd33462013-03-25 13:40:45 -07001094 bool SetRef(int index, bool is_ref);
buzbee28c23002013-09-07 09:12:27 -07001095 bool SetRef(int index);
buzbee1fd33462013-03-25 13:40:45 -07001096 bool SetWide(int index, bool is_wide);
buzbee28c23002013-09-07 09:12:27 -07001097 bool SetWide(int index);
buzbee1fd33462013-03-25 13:40:45 -07001098 bool SetHigh(int index, bool is_high);
buzbee28c23002013-09-07 09:12:27 -07001099 bool SetHigh(int index);
1100
buzbee8c7a02a2014-06-14 12:33:09 -07001101 bool PuntToInterpreter() {
1102 return punt_to_interpreter_;
1103 }
1104
1105 void SetPuntToInterpreter(bool val) {
1106 punt_to_interpreter_ = val;
1107 }
1108
Razvan A Lupusoru1500e6f2014-08-22 15:39:50 -07001109 void DisassembleExtendedInstr(const MIR* mir, std::string* decoded_mir);
buzbee1fd33462013-03-25 13:40:45 -07001110 char* GetDalvikDisassembly(const MIR* mir);
buzbee1fd33462013-03-25 13:40:45 -07001111 void ReplaceSpecialChars(std::string& str);
1112 std::string GetSSAName(int ssa_reg);
1113 std::string GetSSANameWithConst(int ssa_reg, bool singles_only);
1114 void GetBlockName(BasicBlock* bb, char* name);
1115 const char* GetShortyFromTargetIdx(int);
Serguei Katkov717a3e42014-11-13 17:19:42 +06001116 const char* GetShortyFromMethodReference(const MethodReference& target_method);
buzbee1fd33462013-03-25 13:40:45 -07001117 void DumpMIRGraph();
1118 CallInfo* NewMemCallInfo(BasicBlock* bb, MIR* mir, InvokeType type, bool is_range);
buzbee862a7602013-04-05 10:58:54 -07001119 BasicBlock* NewMemBB(BBType block_type, int block_id);
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -07001120 MIR* NewMIR();
buzbee0d829482013-10-11 15:24:55 -07001121 MIR* AdvanceMIR(BasicBlock** p_bb, MIR* mir);
1122 BasicBlock* NextDominatedBlock(BasicBlock* bb);
1123 bool LayoutBlocks(BasicBlock* bb);
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -07001124 void ComputeTopologicalSortOrder();
Jean Christophe Beyler85127582014-05-11 23:36:41 -07001125 BasicBlock* CreateNewBB(BBType block_type);
buzbee311ca162013-02-28 15:56:43 -08001126
Razvan A Lupusorucb804742014-07-09 16:42:19 -07001127 bool InlineSpecialMethodsGate();
1128 void InlineSpecialMethodsStart();
1129 void InlineSpecialMethods(BasicBlock* bb);
1130 void InlineSpecialMethodsEnd();
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001131
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001132 /**
1133 * @brief Perform the initial preparation for the Method Uses.
1134 */
1135 void InitializeMethodUses();
1136
1137 /**
1138 * @brief Perform the initial preparation for the Constant Propagation.
1139 */
1140 void InitializeConstantPropagation();
1141
1142 /**
1143 * @brief Perform the initial preparation for the SSA Transformation.
1144 */
Vladimir Markoa5b8fde2014-05-23 15:16:44 +01001145 void SSATransformationStart();
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001146
1147 /**
1148 * @brief Insert a the operands for the Phi nodes.
1149 * @param bb the considered BasicBlock.
1150 * @return true
1151 */
1152 bool InsertPhiNodeOperands(BasicBlock* bb);
1153
1154 /**
Vladimir Markoa5b8fde2014-05-23 15:16:44 +01001155 * @brief Perform the cleanup after the SSA Transformation.
1156 */
1157 void SSATransformationEnd();
1158
1159 /**
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001160 * @brief Perform constant propagation on a BasicBlock.
1161 * @param bb the considered BasicBlock.
1162 */
1163 void DoConstantPropagation(BasicBlock* bb);
1164
1165 /**
1166 * @brief Count the uses in the BasicBlock
1167 * @param bb the BasicBlock
1168 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001169 void CountUses(class BasicBlock* bb);
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001170
Jean Christophe Beylercc794c32014-05-02 09:34:13 -07001171 static uint64_t GetDataFlowAttributes(Instruction::Code opcode);
1172 static uint64_t GetDataFlowAttributes(MIR* mir);
1173
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001174 /**
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001175 * @brief Combine BasicBlocks
1176 * @param the BasicBlock we are considering
1177 */
1178 void CombineBlocks(BasicBlock* bb);
1179
1180 void ClearAllVisitedFlags();
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001181
1182 void AllocateSSAUseData(MIR *mir, int num_uses);
1183 void AllocateSSADefData(MIR *mir, int num_defs);
Jean Christophe Beyler2469e602014-05-06 20:36:55 -07001184 void CalculateBasicBlockInformation();
1185 void InitializeBasicBlockData();
1186 void ComputeDFSOrders();
1187 void ComputeDefBlockMatrix();
1188 void ComputeDominators();
1189 void CompilerInitializeSSAConversion();
Razvan A Lupusoru6f4dcae2014-09-29 11:59:12 -07001190 virtual void InitializeBasicBlockDataFlow();
Jean Christophe Beyler2469e602014-05-06 20:36:55 -07001191 void InsertPhiNodes();
1192 void DoDFSPreOrderSSARename(BasicBlock* block);
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001193
Vladimir Marko312eb252014-10-07 15:01:57 +01001194 bool DfsOrdersUpToDate() const {
1195 return dfs_orders_up_to_date_;
1196 }
1197
Ian Rogers71fe2672013-03-19 20:45:02 -07001198 /*
1199 * IsDebugBuild sanity check: keep track of the Dex PCs for catch entries so that later on
1200 * we can verify that all catch entries have native PC entries.
1201 */
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001202 std::set<uint32_t> catches_;
buzbee311ca162013-02-28 15:56:43 -08001203
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001204 // TODO: make these private.
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001205 RegLocation* reg_location_; // Map SSA names to location.
1206 ArenaSafeMap<unsigned int, unsigned int> block_id_map_; // Block collapse lookup cache.
buzbee1fd33462013-03-25 13:40:45 -07001207
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001208 static const char* extended_mir_op_names_[kMirOpLast - kMirOpFirst];
buzbee1fd33462013-03-25 13:40:45 -07001209
Mark Mendelle87f9b52014-04-30 14:13:18 -04001210 void HandleSSADef(int* defs, int dalvik_reg, int reg_index);
1211 bool InferTypeAndSize(BasicBlock* bb, MIR* mir, bool changed);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001212
Wei Jin04f4d8a2014-05-29 18:04:29 -07001213 // Used for removing redudant suspend tests
1214 void AppendGenSuspendTestList(BasicBlock* bb) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001215 if (gen_suspend_test_list_.size() == 0 ||
1216 gen_suspend_test_list_.back() != bb) {
1217 gen_suspend_test_list_.push_back(bb);
Wei Jin04f4d8a2014-05-29 18:04:29 -07001218 }
1219 }
1220
1221 /* This is used to check if there is already a method call dominating the
1222 * source basic block of a backedge and being dominated by the target basic
1223 * block of the backedge.
1224 */
1225 bool HasSuspendTestBetween(BasicBlock* source, BasicBlockId target_id);
1226
Mark Mendelle87f9b52014-04-30 14:13:18 -04001227 protected:
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001228 int FindCommonParent(int block1, int block2);
1229 void ComputeSuccLineIn(ArenaBitVector* dest, const ArenaBitVector* src1,
1230 const ArenaBitVector* src2);
1231 void HandleLiveInUse(ArenaBitVector* use_v, ArenaBitVector* def_v,
1232 ArenaBitVector* live_in_v, int dalvik_reg_id);
1233 void HandleDef(ArenaBitVector* def_v, int dalvik_reg_id);
Udayan Banerjif2466a72014-07-09 19:14:53 -07001234 void HandleExtended(ArenaBitVector* use_v, ArenaBitVector* def_v,
1235 ArenaBitVector* live_in_v,
1236 const MIR::DecodedInstruction& d_insn);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001237 bool DoSSAConversion(BasicBlock* bb);
Ian Rogers29a26482014-05-02 15:27:29 -07001238 int ParseInsn(const uint16_t* code_ptr, MIR::DecodedInstruction* decoded_instruction);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001239 bool ContentIsInsn(const uint16_t* code_ptr);
buzbee0d829482013-10-11 15:24:55 -07001240 BasicBlock* SplitBlock(DexOffset code_offset, BasicBlock* orig_block,
Ian Rogers71fe2672013-03-19 20:45:02 -07001241 BasicBlock** immed_pred_block_p);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001242 BasicBlock* FindBlock(DexOffset code_offset, bool create, BasicBlock** immed_pred_block_p);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001243 void ProcessTryCatchBlocks();
Vladimir Markoe8ae8142014-07-08 18:06:45 +01001244 bool IsBadMonitorExitCatch(NarrowDexOffset monitor_exit_offset, NarrowDexOffset catch_offset);
buzbee0d829482013-10-11 15:24:55 -07001245 BasicBlock* ProcessCanBranch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001246 int flags, const uint16_t* code_ptr, const uint16_t* code_end);
buzbee17189ac2013-11-08 11:07:02 -08001247 BasicBlock* ProcessCanSwitch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
1248 int flags);
buzbee0d829482013-10-11 15:24:55 -07001249 BasicBlock* ProcessCanThrow(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001250 int flags, ArenaBitVector* try_block_addr, const uint16_t* code_ptr,
1251 const uint16_t* code_end);
1252 int AddNewSReg(int v_reg);
1253 void HandleSSAUse(int* uses, int dalvik_reg, int reg_index);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001254 void DataFlowSSAFormat35C(MIR* mir);
1255 void DataFlowSSAFormat3RC(MIR* mir);
Udayan Banerjif2466a72014-07-09 19:14:53 -07001256 void DataFlowSSAFormatExtended(MIR* mir);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001257 bool FindLocalLiveIn(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001258 bool VerifyPredInfo(BasicBlock* bb);
1259 BasicBlock* NeedsVisit(BasicBlock* bb);
1260 BasicBlock* NextUnvisitedSuccessor(BasicBlock* bb);
1261 void MarkPreOrder(BasicBlock* bb);
1262 void RecordDFSOrders(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001263 void ComputeDomPostOrderTraversal(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001264 int GetSSAUseCount(int s_reg);
1265 bool BasicBlockOpt(BasicBlock* bb);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001266 bool BuildExtendedBBList(class BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001267 bool FillDefBlockMatrix(BasicBlock* bb);
1268 void InitializeDominationInfo(BasicBlock* bb);
1269 bool ComputeblockIDom(BasicBlock* bb);
1270 bool ComputeBlockDominators(BasicBlock* bb);
1271 bool SetDominators(BasicBlock* bb);
1272 bool ComputeBlockLiveIns(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001273 bool ComputeDominanceFrontier(BasicBlock* bb);
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001274
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001275 void CountChecks(BasicBlock* bb);
buzbeeee17e0a2013-07-31 10:47:37 -07001276 void AnalyzeBlock(BasicBlock* bb, struct MethodStats* stats);
Andreas Gampe060e6fe2014-06-19 11:34:06 -07001277 bool ComputeSkipCompilation(struct MethodStats* stats, bool skip_default,
1278 std::string* skip_message);
buzbee311ca162013-02-28 15:56:43 -08001279
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001280 CompilationUnit* const cu_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001281 ArenaVector<int> ssa_base_vregs_;
1282 ArenaVector<int> ssa_subscripts_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001283 // Map original Dalvik virtual reg i to the current SSA name.
1284 int* vreg_to_ssa_map_; // length == method->registers_size
1285 int* ssa_last_defs_; // length == method->registers_size
1286 ArenaBitVector* is_constant_v_; // length == num_ssa_reg
1287 int* constant_values_; // length == num_ssa_reg
1288 // Use counts of ssa names.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001289 ArenaVector<uint32_t> use_counts_; // Weighted by nesting depth
1290 ArenaVector<uint32_t> raw_use_counts_; // Not weighted
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001291 unsigned int num_reachable_blocks_;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001292 unsigned int max_num_reachable_blocks_;
Vladimir Marko312eb252014-10-07 15:01:57 +01001293 bool dfs_orders_up_to_date_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001294 ArenaVector<BasicBlockId> dfs_order_;
1295 ArenaVector<BasicBlockId> dfs_post_order_;
1296 ArenaVector<BasicBlockId> dom_post_order_traversal_;
1297 ArenaVector<BasicBlockId> topological_order_;
Vladimir Marko55fff042014-07-10 12:42:52 +01001298 // Indexes in topological_order_ need to be only as big as the BasicBlockId.
Andreas Gampe785d2f22014-11-03 22:57:30 -08001299 static_assert(sizeof(BasicBlockId) == sizeof(uint16_t), "Assuming 16 bit BasicBlockId");
Vladimir Marko55fff042014-07-10 12:42:52 +01001300 // For each loop head, remember the past-the-end index of the end of the loop. 0 if not loop head.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001301 ArenaVector<uint16_t> topological_order_loop_ends_;
Vladimir Marko55fff042014-07-10 12:42:52 +01001302 // Map BB ids to topological_order_ indexes. 0xffff if not included (hidden or null block).
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001303 ArenaVector<uint16_t> topological_order_indexes_;
Vladimir Marko55fff042014-07-10 12:42:52 +01001304 // Stack of the loop head indexes and recalculation flags for RepeatingTopologicalSortIterator.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001305 ArenaVector<std::pair<uint16_t, bool>> topological_order_loop_head_stack_;
Vladimir Marko415ac882014-09-30 18:09:14 +01001306 size_t max_nested_loops_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001307 int* i_dom_list_;
Ian Rogers700a4022014-05-19 16:49:03 -07001308 std::unique_ptr<ScopedArenaAllocator> temp_scoped_alloc_;
Vladimir Markof585e542014-11-21 13:41:32 +00001309 // Union of temporaries used by different passes.
1310 union {
1311 // Class init check elimination.
1312 struct {
1313 size_t num_class_bits; // 2 bits per class: class initialized and class in dex cache.
1314 ArenaBitVector* work_classes_to_check;
1315 ArenaBitVector** ending_classes_to_check_matrix; // num_blocks_ x num_class_bits.
1316 uint16_t* indexes;
1317 } cice;
1318 // Null check elimination.
1319 struct {
1320 size_t num_vregs;
1321 ArenaBitVector* work_vregs_to_check;
1322 ArenaBitVector** ending_vregs_to_check_matrix; // num_blocks_ x num_vregs.
1323 } nce;
1324 // Special method inlining.
1325 struct {
1326 size_t num_indexes;
1327 ArenaBitVector* processed_indexes;
1328 uint16_t* lowering_infos;
1329 } smi;
1330 // SSA transformation.
1331 struct {
1332 size_t num_vregs;
1333 ArenaBitVector* work_live_vregs;
1334 ArenaBitVector** def_block_matrix; // num_vregs x num_blocks_.
1335 } ssa;
1336 // Global value numbering.
1337 struct {
1338 GlobalValueNumbering* gvn;
Vladimir Markoaf6925b2014-10-31 16:37:32 +00001339 uint16_t* ifield_ids_; // Part of GVN/LVN but cached here for LVN to avoid recalculation.
1340 uint16_t* sfield_ids_; // Ditto.
Vladimir Markof585e542014-11-21 13:41:32 +00001341 } gvn;
1342 } temp_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001343 static const int kInvalidEntry = -1;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001344 ArenaVector<BasicBlock*> block_list_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001345 ArenaBitVector* try_block_addr_;
1346 BasicBlock* entry_block_;
1347 BasicBlock* exit_block_;
Andreas Gampe44395962014-06-13 13:44:40 -07001348 unsigned int num_blocks_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001349 const DexFile::CodeItem* current_code_item_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001350 ArenaVector<uint16_t> dex_pc_to_block_map_; // FindBlock lookup cache.
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001351 ArenaVector<DexCompilationUnit*> m_units_; // List of methods included in this graph
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001352 typedef std::pair<int, int> MIRLocation; // Insert point, (m_unit_ index, offset)
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001353 ArenaVector<MIRLocation> method_stack_; // Include stack
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001354 int current_method_;
buzbee0d829482013-10-11 15:24:55 -07001355 DexOffset current_offset_; // Offset in code units
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001356 int def_count_; // Used to estimate size of ssa name storage.
1357 int* opcode_count_; // Dex opcode coverage stats.
1358 int num_ssa_regs_; // Number of names following SSA transformation.
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001359 ArenaVector<BasicBlockId> extended_basic_blocks_; // Heads of block "traces".
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001360 int method_sreg_;
1361 unsigned int attributes_;
1362 Checkstats* checkstats_;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001363 ArenaAllocator* const arena_;
buzbeeb48819d2013-09-14 16:15:25 -07001364 int backward_branches_;
1365 int forward_branches_;
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07001366 size_t num_non_special_compiler_temps_; // Keeps track of allocated non-special compiler temps. These are VRs that are in compiler temp region on stack.
1367 size_t max_available_non_special_compiler_temps_; // Keeps track of maximum available non-special temps.
1368 size_t max_available_special_compiler_temps_; // Keeps track of maximum available special temps.
1369 bool requested_backend_temp_; // Keeps track whether BE temps have been requested.
1370 size_t reserved_temps_for_backend_; // Keeps track of the remaining temps that are reserved for BE.
1371 bool compiler_temps_committed_; // Keeps track whether number of temps has been frozen (for example post frame size calculation).
1372 bool punt_to_interpreter_; // Difficult or not worthwhile - just interpret.
Vladimir Marko3d73ba22014-03-06 15:18:04 +00001373 uint64_t merged_df_flags_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001374 ArenaVector<MirIFieldLoweringInfo> ifield_lowering_infos_;
1375 ArenaVector<MirSFieldLoweringInfo> sfield_lowering_infos_;
1376 ArenaVector<MirMethodLoweringInfo> method_lowering_infos_;
Jean Christophe Beylercc794c32014-05-02 09:34:13 -07001377 static const uint64_t oat_data_flow_attributes_[kMirOpLast];
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001378 ArenaVector<BasicBlock*> gen_suspend_test_list_; // List of blocks containing suspend tests
Vladimir Markof59f18b2014-02-17 15:53:57 +00001379
Vladimir Marko7baa6f82014-10-09 18:01:24 +01001380 friend class MirOptimizationTest;
Vladimir Markobfea9c22014-01-17 17:49:33 +00001381 friend class ClassInitCheckEliminationTest;
Vladimir Marko7baa6f82014-10-09 18:01:24 +01001382 friend class NullCheckEliminationTest;
Vladimir Marko95a05972014-05-30 10:01:32 +01001383 friend class GlobalValueNumberingTest;
Vladimir Markof59f18b2014-02-17 15:53:57 +00001384 friend class LocalValueNumberingTest;
Vladimir Marko55fff042014-07-10 12:42:52 +01001385 friend class TopologicalSortOrderTest;
buzbee311ca162013-02-28 15:56:43 -08001386};
1387
1388} // namespace art
1389
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001390#endif // ART_COMPILER_DEX_MIR_GRAPH_H_