blob: aa343b1185d2226559f124746e133982e15a2296 [file] [log] [blame]
Alexandre Rames5319def2014-10-23 10:03:10 +01001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
18#define ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
19
Vladimir Markocac5a7e2016-02-22 10:39:50 +000020#include "arch/arm64/quick_method_frame_info_arm64.h"
Vladimir Markoca1e0382018-04-11 09:58:41 +000021#include "base/bit_field.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010022#include "code_generator.h"
Calin Juravlee460d1d2015-09-29 04:52:17 +010023#include "common_arm64.h"
David Sehr9e734c72018-01-04 17:56:19 -080024#include "dex/dex_file_types.h"
David Sehr312f3b22018-03-19 08:39:26 -070025#include "dex/string_reference.h"
26#include "dex/type_reference.h"
Calin Juravlecd6dffe2015-01-08 17:35:35 +000027#include "driver/compiler_options.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010028#include "nodes.h"
29#include "parallel_move_resolver.h"
30#include "utils/arm64/assembler_arm64.h"
Scott Wakeling97c72b72016-06-24 16:19:36 +010031
Artem Serovaf4e42a2016-08-08 15:11:24 +010032// TODO(VIXL): Make VIXL compile with -Wshadow.
Scott Wakeling97c72b72016-06-24 16:19:36 +010033#pragma GCC diagnostic push
34#pragma GCC diagnostic ignored "-Wshadow"
Artem Serovaf4e42a2016-08-08 15:11:24 +010035#include "aarch64/disasm-aarch64.h"
36#include "aarch64/macro-assembler-aarch64.h"
Scott Wakeling97c72b72016-06-24 16:19:36 +010037#pragma GCC diagnostic pop
Alexandre Rames5319def2014-10-23 10:03:10 +010038
39namespace art {
Vladimir Markoca1e0382018-04-11 09:58:41 +000040
41namespace linker {
42class Arm64RelativePatcherTest;
43} // namespace linker
44
Alexandre Rames5319def2014-10-23 10:03:10 +010045namespace arm64 {
46
47class CodeGeneratorARM64;
Andreas Gampe878d58c2015-01-15 23:24:00 -080048
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000049// Use a local definition to prevent copying mistakes.
Andreas Gampe542451c2016-07-26 09:02:02 -070050static constexpr size_t kArm64WordSize = static_cast<size_t>(kArm64PointerSize);
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000051
Artem Serov914d7a82017-02-07 14:33:49 +000052// These constants are used as an approximate margin when emission of veneer and literal pools
53// must be blocked.
54static constexpr int kMaxMacroInstructionSizeInBytes = 15 * vixl::aarch64::kInstructionSize;
55static constexpr int kInvokeCodeMarginSizeInBytes = 6 * kMaxMacroInstructionSizeInBytes;
56
Scott Wakeling97c72b72016-06-24 16:19:36 +010057static const vixl::aarch64::Register kParameterCoreRegisters[] = {
58 vixl::aarch64::x1,
59 vixl::aarch64::x2,
60 vixl::aarch64::x3,
61 vixl::aarch64::x4,
62 vixl::aarch64::x5,
63 vixl::aarch64::x6,
64 vixl::aarch64::x7
Alexandre Rames5319def2014-10-23 10:03:10 +010065};
66static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
Scott Wakeling97c72b72016-06-24 16:19:36 +010067static const vixl::aarch64::FPRegister kParameterFPRegisters[] = {
68 vixl::aarch64::d0,
69 vixl::aarch64::d1,
70 vixl::aarch64::d2,
71 vixl::aarch64::d3,
72 vixl::aarch64::d4,
73 vixl::aarch64::d5,
74 vixl::aarch64::d6,
75 vixl::aarch64::d7
Alexandre Rames5319def2014-10-23 10:03:10 +010076};
77static constexpr size_t kParameterFPRegistersLength = arraysize(kParameterFPRegisters);
78
Roland Levillain97c46462017-05-11 14:04:03 +010079// Thread Register.
Scott Wakeling97c72b72016-06-24 16:19:36 +010080const vixl::aarch64::Register tr = vixl::aarch64::x19;
Roland Levillain97c46462017-05-11 14:04:03 +010081// Marking Register.
82const vixl::aarch64::Register mr = vixl::aarch64::x20;
Scott Wakeling97c72b72016-06-24 16:19:36 +010083// Method register on invoke.
84static const vixl::aarch64::Register kArtMethodRegister = vixl::aarch64::x0;
85const vixl::aarch64::CPURegList vixl_reserved_core_registers(vixl::aarch64::ip0,
86 vixl::aarch64::ip1);
87const vixl::aarch64::CPURegList vixl_reserved_fp_registers(vixl::aarch64::d31);
Alexandre Rames5319def2014-10-23 10:03:10 +010088
Roland Levillain97c46462017-05-11 14:04:03 +010089const vixl::aarch64::CPURegList runtime_reserved_core_registers =
90 vixl::aarch64::CPURegList(
91 tr,
92 // Reserve X20 as Marking Register when emitting Baker read barriers.
93 ((kEmitCompilerReadBarrier && kUseBakerReadBarrier) ? mr : vixl::aarch64::NoCPUReg),
94 vixl::aarch64::lr);
Serban Constantinescu3d087de2015-01-28 11:57:05 +000095
Roland Levillain97c46462017-05-11 14:04:03 +010096// Callee-save registers AAPCS64, without x19 (Thread Register) (nor
97// x20 (Marking Register) when emitting Baker read barriers).
98const vixl::aarch64::CPURegList callee_saved_core_registers(
99 vixl::aarch64::CPURegister::kRegister,
100 vixl::aarch64::kXRegSize,
101 ((kEmitCompilerReadBarrier && kUseBakerReadBarrier)
102 ? vixl::aarch64::x21.GetCode()
103 : vixl::aarch64::x20.GetCode()),
104 vixl::aarch64::x30.GetCode());
Scott Wakeling97c72b72016-06-24 16:19:36 +0100105const vixl::aarch64::CPURegList callee_saved_fp_registers(vixl::aarch64::CPURegister::kFPRegister,
106 vixl::aarch64::kDRegSize,
107 vixl::aarch64::d8.GetCode(),
108 vixl::aarch64::d15.GetCode());
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100109Location ARM64ReturnLocation(DataType::Type return_type);
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000110
Andreas Gampe878d58c2015-01-15 23:24:00 -0800111class SlowPathCodeARM64 : public SlowPathCode {
112 public:
David Srbecky9cd6d372016-02-09 15:24:47 +0000113 explicit SlowPathCodeARM64(HInstruction* instruction)
114 : SlowPathCode(instruction), entry_label_(), exit_label_() {}
Andreas Gampe878d58c2015-01-15 23:24:00 -0800115
Scott Wakeling97c72b72016-06-24 16:19:36 +0100116 vixl::aarch64::Label* GetEntryLabel() { return &entry_label_; }
117 vixl::aarch64::Label* GetExitLabel() { return &exit_label_; }
Andreas Gampe878d58c2015-01-15 23:24:00 -0800118
Zheng Xuda403092015-04-24 17:35:39 +0800119 void SaveLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) OVERRIDE;
120 void RestoreLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) OVERRIDE;
121
Andreas Gampe878d58c2015-01-15 23:24:00 -0800122 private:
Scott Wakeling97c72b72016-06-24 16:19:36 +0100123 vixl::aarch64::Label entry_label_;
124 vixl::aarch64::Label exit_label_;
Andreas Gampe878d58c2015-01-15 23:24:00 -0800125
126 DISALLOW_COPY_AND_ASSIGN(SlowPathCodeARM64);
127};
128
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100129class JumpTableARM64 : public DeletableArenaObject<kArenaAllocSwitchTable> {
Zheng Xu3927c8b2015-11-18 17:46:25 +0800130 public:
131 explicit JumpTableARM64(HPackedSwitch* switch_instr)
132 : switch_instr_(switch_instr), table_start_() {}
133
Scott Wakeling97c72b72016-06-24 16:19:36 +0100134 vixl::aarch64::Label* GetTableStartLabel() { return &table_start_; }
Zheng Xu3927c8b2015-11-18 17:46:25 +0800135
136 void EmitTable(CodeGeneratorARM64* codegen);
137
138 private:
139 HPackedSwitch* const switch_instr_;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100140 vixl::aarch64::Label table_start_;
Zheng Xu3927c8b2015-11-18 17:46:25 +0800141
142 DISALLOW_COPY_AND_ASSIGN(JumpTableARM64);
143};
144
Scott Wakeling97c72b72016-06-24 16:19:36 +0100145static const vixl::aarch64::Register kRuntimeParameterCoreRegisters[] =
146 { vixl::aarch64::x0,
147 vixl::aarch64::x1,
148 vixl::aarch64::x2,
149 vixl::aarch64::x3,
150 vixl::aarch64::x4,
151 vixl::aarch64::x5,
152 vixl::aarch64::x6,
153 vixl::aarch64::x7 };
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000154static constexpr size_t kRuntimeParameterCoreRegistersLength =
155 arraysize(kRuntimeParameterCoreRegisters);
Scott Wakeling97c72b72016-06-24 16:19:36 +0100156static const vixl::aarch64::FPRegister kRuntimeParameterFpuRegisters[] =
157 { vixl::aarch64::d0,
158 vixl::aarch64::d1,
159 vixl::aarch64::d2,
160 vixl::aarch64::d3,
161 vixl::aarch64::d4,
162 vixl::aarch64::d5,
163 vixl::aarch64::d6,
164 vixl::aarch64::d7 };
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000165static constexpr size_t kRuntimeParameterFpuRegistersLength =
166 arraysize(kRuntimeParameterCoreRegisters);
167
Scott Wakeling97c72b72016-06-24 16:19:36 +0100168class InvokeRuntimeCallingConvention : public CallingConvention<vixl::aarch64::Register,
169 vixl::aarch64::FPRegister> {
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000170 public:
171 static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
172
173 InvokeRuntimeCallingConvention()
174 : CallingConvention(kRuntimeParameterCoreRegisters,
175 kRuntimeParameterCoreRegistersLength,
176 kRuntimeParameterFpuRegisters,
Mathieu Chartiere401d142015-04-22 13:56:20 -0700177 kRuntimeParameterFpuRegistersLength,
178 kArm64PointerSize) {}
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000179
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100180 Location GetReturnLocation(DataType::Type return_type);
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +0000181
182 private:
183 DISALLOW_COPY_AND_ASSIGN(InvokeRuntimeCallingConvention);
184};
185
Scott Wakeling97c72b72016-06-24 16:19:36 +0100186class InvokeDexCallingConvention : public CallingConvention<vixl::aarch64::Register,
187 vixl::aarch64::FPRegister> {
Alexandre Rames5319def2014-10-23 10:03:10 +0100188 public:
189 InvokeDexCallingConvention()
190 : CallingConvention(kParameterCoreRegisters,
191 kParameterCoreRegistersLength,
192 kParameterFPRegisters,
Mathieu Chartiere401d142015-04-22 13:56:20 -0700193 kParameterFPRegistersLength,
194 kArm64PointerSize) {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100195
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100196 Location GetReturnLocation(DataType::Type return_type) const {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000197 return ARM64ReturnLocation(return_type);
Alexandre Rames5319def2014-10-23 10:03:10 +0100198 }
199
200
201 private:
202 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConvention);
203};
204
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100205class InvokeDexCallingConventionVisitorARM64 : public InvokeDexCallingConventionVisitor {
Alexandre Rames5319def2014-10-23 10:03:10 +0100206 public:
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100207 InvokeDexCallingConventionVisitorARM64() {}
208 virtual ~InvokeDexCallingConventionVisitorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100209
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100210 Location GetNextLocation(DataType::Type type) OVERRIDE;
211 Location GetReturnLocation(DataType::Type return_type) const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100212 return calling_convention.GetReturnLocation(return_type);
213 }
Nicolas Geoffrayfd88f162015-06-03 11:23:52 +0100214 Location GetMethodLocation() const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100215
216 private:
217 InvokeDexCallingConvention calling_convention;
Alexandre Rames5319def2014-10-23 10:03:10 +0100218
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100219 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConventionVisitorARM64);
Alexandre Rames5319def2014-10-23 10:03:10 +0100220};
221
Calin Juravlee460d1d2015-09-29 04:52:17 +0100222class FieldAccessCallingConventionARM64 : public FieldAccessCallingConvention {
223 public:
224 FieldAccessCallingConventionARM64() {}
225
226 Location GetObjectLocation() const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100227 return helpers::LocationFrom(vixl::aarch64::x1);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100228 }
229 Location GetFieldIndexLocation() const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100230 return helpers::LocationFrom(vixl::aarch64::x0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100231 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100232 Location GetReturnLocation(DataType::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100233 return helpers::LocationFrom(vixl::aarch64::x0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100234 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100235 Location GetSetValueLocation(DataType::Type type ATTRIBUTE_UNUSED,
Nicolas Geoffray5b3c6c02017-01-19 14:22:26 +0000236 bool is_instance) const OVERRIDE {
237 return is_instance
Scott Wakeling97c72b72016-06-24 16:19:36 +0100238 ? helpers::LocationFrom(vixl::aarch64::x2)
Nicolas Geoffray5b3c6c02017-01-19 14:22:26 +0000239 : helpers::LocationFrom(vixl::aarch64::x1);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100240 }
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100241 Location GetFpuLocation(DataType::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100242 return helpers::LocationFrom(vixl::aarch64::d0);
Calin Juravlee460d1d2015-09-29 04:52:17 +0100243 }
244
245 private:
246 DISALLOW_COPY_AND_ASSIGN(FieldAccessCallingConventionARM64);
247};
248
Aart Bik42249c32016-01-07 15:33:50 -0800249class InstructionCodeGeneratorARM64 : public InstructionCodeGenerator {
Alexandre Rames5319def2014-10-23 10:03:10 +0100250 public:
251 InstructionCodeGeneratorARM64(HGraph* graph, CodeGeneratorARM64* codegen);
252
253#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000254 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Ramesef20f712015-06-09 10:29:30 +0100255
256 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
257 FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION)
Artem Udovichenko4a0dad62016-01-26 12:28:31 +0300258 FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION)
Alexandre Ramesef20f712015-06-09 10:29:30 +0100259
Alexandre Rames5319def2014-10-23 10:03:10 +0100260#undef DECLARE_VISIT_INSTRUCTION
261
Alexandre Ramesef20f712015-06-09 10:29:30 +0100262 void VisitInstruction(HInstruction* instruction) OVERRIDE {
263 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
264 << " (id " << instruction->GetId() << ")";
265 }
266
Alexandre Rames5319def2014-10-23 10:03:10 +0100267 Arm64Assembler* GetAssembler() const { return assembler_; }
Alexandre Rames087930f2016-08-02 13:45:28 +0100268 vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); }
Alexandre Rames5319def2014-10-23 10:03:10 +0100269
270 private:
Scott Wakeling97c72b72016-06-24 16:19:36 +0100271 void GenerateClassInitializationCheck(SlowPathCodeARM64* slow_path,
272 vixl::aarch64::Register class_reg);
Vladimir Marko175e7862018-03-27 09:03:13 +0000273 void GenerateBitstringTypeCheckCompare(HTypeCheckInstruction* check,
274 vixl::aarch64::Register temp);
Serban Constantinescu02164b32014-11-13 14:05:07 +0000275 void GenerateSuspendCheck(HSuspendCheck* instruction, HBasicBlock* successor);
Alexandre Rames67555f72014-11-18 10:55:16 +0000276 void HandleBinaryOp(HBinaryOperation* instr);
Roland Levillain44015862016-01-22 11:47:17 +0000277
Nicolas Geoffray07276db2015-05-18 14:22:09 +0100278 void HandleFieldSet(HInstruction* instruction,
279 const FieldInfo& field_info,
280 bool value_can_be_null);
Alexandre Rames09a99962015-04-15 11:47:56 +0100281 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000282 void HandleCondition(HCondition* instruction);
Roland Levillain44015862016-01-22 11:47:17 +0000283
Aart Bik351df3e2018-03-07 11:54:57 -0800284 void GenerateMinMaxInt(LocationSummary* locations, bool is_min, DataType::Type type);
Aart Bik1f8d51b2018-02-15 10:42:37 -0800285 void GenerateMinMaxFP(LocationSummary* locations, bool is_min, DataType::Type type);
Aart Bik351df3e2018-03-07 11:54:57 -0800286 void GenerateMinMax(HBinaryOperation* minmax, bool is_min);
Aart Bik1f8d51b2018-02-15 10:42:37 -0800287
Roland Levillain44015862016-01-22 11:47:17 +0000288 // Generate a heap reference load using one register `out`:
289 //
290 // out <- *(out + offset)
291 //
292 // while honoring heap poisoning and/or read barriers (if any).
293 //
294 // Location `maybe_temp` is used when generating a read barrier and
295 // shall be a register in that case; it may be an invalid location
296 // otherwise.
297 void GenerateReferenceLoadOneRegister(HInstruction* instruction,
298 Location out,
299 uint32_t offset,
Mathieu Chartieraa474eb2016-11-09 15:18:27 -0800300 Location maybe_temp,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -0800301 ReadBarrierOption read_barrier_option);
Roland Levillain44015862016-01-22 11:47:17 +0000302 // Generate a heap reference load using two different registers
303 // `out` and `obj`:
304 //
305 // out <- *(obj + offset)
306 //
307 // while honoring heap poisoning and/or read barriers (if any).
308 //
309 // Location `maybe_temp` is used when generating a Baker's (fast
310 // path) read barrier and shall be a register in that case; it may
311 // be an invalid location otherwise.
312 void GenerateReferenceLoadTwoRegisters(HInstruction* instruction,
313 Location out,
314 Location obj,
315 uint32_t offset,
Mathieu Chartier5c44c1b2016-11-04 18:13:04 -0700316 Location maybe_temp,
Mathieu Chartier3af00dc2016-11-10 11:25:57 -0800317 ReadBarrierOption read_barrier_option);
Roland Levillain44015862016-01-22 11:47:17 +0000318
Roland Levillain1a653882016-03-18 18:05:57 +0000319 // Generate a floating-point comparison.
320 void GenerateFcmp(HInstruction* instruction);
321
Serban Constantinescu02164b32014-11-13 14:05:07 +0000322 void HandleShift(HBinaryOperation* instr);
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700323 void GenerateTestAndBranch(HInstruction* instruction,
David Brazdil0debae72015-11-12 18:37:00 +0000324 size_t condition_input_index,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100325 vixl::aarch64::Label* true_target,
326 vixl::aarch64::Label* false_target);
Zheng Xuc6667102015-05-15 16:08:45 +0800327 void DivRemOneOrMinusOne(HBinaryOperation* instruction);
328 void DivRemByPowerOfTwo(HBinaryOperation* instruction);
329 void GenerateDivRemWithAnyConstant(HBinaryOperation* instruction);
330 void GenerateDivRemIntegral(HBinaryOperation* instruction);
David Brazdilfc6a86a2015-06-26 10:33:45 +0000331 void HandleGoto(HInstruction* got, HBasicBlock* successor);
Alexandre Rames5319def2014-10-23 10:03:10 +0100332
Aart Bik472821b2017-04-27 17:23:51 -0700333 vixl::aarch64::MemOperand VecAddress(
Aart Bikf8f5a162017-02-06 15:35:29 -0800334 HVecMemoryOperation* instruction,
Artem Serov0225b772017-04-19 15:43:53 +0100335 // This function may acquire a scratch register.
Aart Bik472821b2017-04-27 17:23:51 -0700336 vixl::aarch64::UseScratchRegisterScope* temps_scope,
337 size_t size,
338 bool is_string_char_at,
339 /*out*/ vixl::aarch64::Register* scratch);
Aart Bikf8f5a162017-02-06 15:35:29 -0800340
Alexandre Rames5319def2014-10-23 10:03:10 +0100341 Arm64Assembler* const assembler_;
342 CodeGeneratorARM64* const codegen_;
343
344 DISALLOW_COPY_AND_ASSIGN(InstructionCodeGeneratorARM64);
345};
346
347class LocationsBuilderARM64 : public HGraphVisitor {
348 public:
Roland Levillain3887c462015-08-12 18:15:42 +0100349 LocationsBuilderARM64(HGraph* graph, CodeGeneratorARM64* codegen)
Alexandre Rames5319def2014-10-23 10:03:10 +0100350 : HGraphVisitor(graph), codegen_(codegen) {}
351
352#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000353 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Ramesef20f712015-06-09 10:29:30 +0100354
355 FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION)
356 FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION)
Artem Udovichenko4a0dad62016-01-26 12:28:31 +0300357 FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION)
Alexandre Ramesef20f712015-06-09 10:29:30 +0100358
Alexandre Rames5319def2014-10-23 10:03:10 +0100359#undef DECLARE_VISIT_INSTRUCTION
360
Alexandre Ramesef20f712015-06-09 10:29:30 +0100361 void VisitInstruction(HInstruction* instruction) OVERRIDE {
362 LOG(FATAL) << "Unreachable instruction " << instruction->DebugName()
363 << " (id " << instruction->GetId() << ")";
364 }
365
Alexandre Rames5319def2014-10-23 10:03:10 +0100366 private:
Alexandre Rames67555f72014-11-18 10:55:16 +0000367 void HandleBinaryOp(HBinaryOperation* instr);
Alexandre Rames09a99962015-04-15 11:47:56 +0100368 void HandleFieldSet(HInstruction* instruction);
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000369 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Alexandre Rames5319def2014-10-23 10:03:10 +0100370 void HandleInvoke(HInvoke* instr);
Vladimir Marko5f7b58e2015-11-23 19:49:34 +0000371 void HandleCondition(HCondition* instruction);
Alexandre Rames09a99962015-04-15 11:47:56 +0100372 void HandleShift(HBinaryOperation* instr);
Alexandre Rames5319def2014-10-23 10:03:10 +0100373
374 CodeGeneratorARM64* const codegen_;
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100375 InvokeDexCallingConventionVisitorARM64 parameter_visitor_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100376
377 DISALLOW_COPY_AND_ASSIGN(LocationsBuilderARM64);
378};
379
Zheng Xuad4450e2015-04-17 18:48:56 +0800380class ParallelMoveResolverARM64 : public ParallelMoveResolverNoSwap {
Alexandre Rames3e69f162014-12-10 10:36:50 +0000381 public:
382 ParallelMoveResolverARM64(ArenaAllocator* allocator, CodeGeneratorARM64* codegen)
Zheng Xuad4450e2015-04-17 18:48:56 +0800383 : ParallelMoveResolverNoSwap(allocator), codegen_(codegen), vixl_temps_() {}
Alexandre Rames3e69f162014-12-10 10:36:50 +0000384
Zheng Xuad4450e2015-04-17 18:48:56 +0800385 protected:
386 void PrepareForEmitNativeCode() OVERRIDE;
387 void FinishEmitNativeCode() OVERRIDE;
388 Location AllocateScratchLocationFor(Location::Kind kind) OVERRIDE;
389 void FreeScratchLocation(Location loc) OVERRIDE;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000390 void EmitMove(size_t index) OVERRIDE;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000391
392 private:
393 Arm64Assembler* GetAssembler() const;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100394 vixl::aarch64::MacroAssembler* GetVIXLAssembler() const {
Alexandre Rames087930f2016-08-02 13:45:28 +0100395 return GetAssembler()->GetVIXLAssembler();
Alexandre Rames3e69f162014-12-10 10:36:50 +0000396 }
397
398 CodeGeneratorARM64* const codegen_;
Scott Wakeling97c72b72016-06-24 16:19:36 +0100399 vixl::aarch64::UseScratchRegisterScope vixl_temps_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000400
401 DISALLOW_COPY_AND_ASSIGN(ParallelMoveResolverARM64);
402};
403
Alexandre Rames5319def2014-10-23 10:03:10 +0100404class CodeGeneratorARM64 : public CodeGenerator {
405 public:
Serban Constantinescu579885a2015-02-22 20:51:33 +0000406 CodeGeneratorARM64(HGraph* graph,
407 const Arm64InstructionSetFeatures& isa_features,
Serban Constantinescuecc43662015-08-13 13:33:12 +0100408 const CompilerOptions& compiler_options,
409 OptimizingCompilerStats* stats = nullptr);
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000410 virtual ~CodeGeneratorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100411
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000412 void GenerateFrameEntry() OVERRIDE;
413 void GenerateFrameExit() OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100414
Scott Wakeling97c72b72016-06-24 16:19:36 +0100415 vixl::aarch64::CPURegList GetFramePreservedCoreRegisters() const;
416 vixl::aarch64::CPURegList GetFramePreservedFPRegisters() const;
Alexandre Rames5319def2014-10-23 10:03:10 +0100417
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000418 void Bind(HBasicBlock* block) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100419
Scott Wakeling97c72b72016-06-24 16:19:36 +0100420 vixl::aarch64::Label* GetLabelOf(HBasicBlock* block) {
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100421 block = FirstNonEmptyBlock(block);
422 return &(block_labels_[block->GetBlockId()]);
Alexandre Rames5319def2014-10-23 10:03:10 +0100423 }
424
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000425 size_t GetWordSize() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100426 return kArm64WordSize;
427 }
428
Mark Mendellf85a9ca2015-01-13 09:20:58 -0500429 size_t GetFloatingPointSpillSlotSize() const OVERRIDE {
Artem Serovd4bccf12017-04-03 18:47:32 +0100430 return GetGraph()->HasSIMD()
431 ? 2 * kArm64WordSize // 16 bytes == 2 arm64 words for each spill
432 : 1 * kArm64WordSize; // 8 bytes == 1 arm64 words for each spill
Mark Mendellf85a9ca2015-01-13 09:20:58 -0500433 }
434
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100435 uintptr_t GetAddressOf(HBasicBlock* block) OVERRIDE {
Scott Wakeling97c72b72016-06-24 16:19:36 +0100436 vixl::aarch64::Label* block_entry_label = GetLabelOf(block);
Alexandre Rames67555f72014-11-18 10:55:16 +0000437 DCHECK(block_entry_label->IsBound());
Scott Wakeling97c72b72016-06-24 16:19:36 +0100438 return block_entry_label->GetLocation();
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000439 }
Alexandre Rames5319def2014-10-23 10:03:10 +0100440
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000441 HGraphVisitor* GetLocationBuilder() OVERRIDE { return &location_builder_; }
442 HGraphVisitor* GetInstructionVisitor() OVERRIDE { return &instruction_visitor_; }
443 Arm64Assembler* GetAssembler() OVERRIDE { return &assembler_; }
Alexandre Rameseb7b7392015-06-19 14:47:01 +0100444 const Arm64Assembler& GetAssembler() const OVERRIDE { return assembler_; }
Alexandre Rames087930f2016-08-02 13:45:28 +0100445 vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); }
Alexandre Rames5319def2014-10-23 10:03:10 +0100446
447 // Emit a write barrier.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100448 void MarkGCCard(vixl::aarch64::Register object,
449 vixl::aarch64::Register value,
450 bool value_can_be_null);
Alexandre Rames5319def2014-10-23 10:03:10 +0100451
Roland Levillain44015862016-01-22 11:47:17 +0000452 void GenerateMemoryBarrier(MemBarrierKind kind);
453
Alexandre Rames5319def2014-10-23 10:03:10 +0100454 // Register allocation.
455
David Brazdil58282f42016-01-14 12:45:10 +0000456 void SetupBlockedRegisters() const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100457
Zheng Xuda403092015-04-24 17:35:39 +0800458 size_t SaveCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
459 size_t RestoreCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
460 size_t SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
461 size_t RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100462
463 // The number of registers that can be allocated. The register allocator may
464 // decide to reserve and not use a few of them.
465 // We do not consider registers sp, xzr, wzr. They are either not allocatable
466 // (xzr, wzr), or make for poor allocatable registers (sp alignment
467 // requirements, etc.). This also facilitates our task as all other registers
468 // can easily be mapped via to or from their type and index or code.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100469 static const int kNumberOfAllocatableRegisters = vixl::aarch64::kNumberOfRegisters - 1;
470 static const int kNumberOfAllocatableFPRegisters = vixl::aarch64::kNumberOfFPRegisters;
Alexandre Rames5319def2014-10-23 10:03:10 +0100471 static constexpr int kNumberOfAllocatableRegisterPairs = 0;
472
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000473 void DumpCoreRegister(std::ostream& stream, int reg) const OVERRIDE;
474 void DumpFloatingPointRegister(std::ostream& stream, int reg) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100475
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000476 InstructionSet GetInstructionSet() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100477 return InstructionSet::kArm64;
478 }
479
Serban Constantinescu579885a2015-02-22 20:51:33 +0000480 const Arm64InstructionSetFeatures& GetInstructionSetFeatures() const {
481 return isa_features_;
482 }
483
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000484 void Initialize() OVERRIDE {
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100485 block_labels_.resize(GetGraph()->GetBlocks().size());
Alexandre Rames5319def2014-10-23 10:03:10 +0100486 }
487
Alexandre Rames68bd9b92016-07-15 17:41:13 +0100488 // We want to use the STP and LDP instructions to spill and restore registers for slow paths.
489 // These instructions can only encode offsets that are multiples of the register size accessed.
Roland Levillain71280fc2016-07-18 16:03:05 +0100490 uint32_t GetPreferredSlotsAlignment() const OVERRIDE { return vixl::aarch64::kXRegSizeInBytes; }
Alexandre Rames68bd9b92016-07-15 17:41:13 +0100491
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100492 JumpTableARM64* CreateJumpTable(HPackedSwitch* switch_instr) {
Vladimir Markoca6fff82017-10-03 14:49:14 +0100493 jump_tables_.emplace_back(new (GetGraph()->GetAllocator()) JumpTableARM64(switch_instr));
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100494 return jump_tables_.back().get();
Zheng Xu3927c8b2015-11-18 17:46:25 +0800495 }
496
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +0000497 void Finalize(CodeAllocator* allocator) OVERRIDE;
498
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000499 // Code generation helpers.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100500 void MoveConstant(vixl::aarch64::CPURegister destination, HConstant* constant);
Calin Juravle175dc732015-08-25 15:42:32 +0100501 void MoveConstant(Location destination, int32_t value) OVERRIDE;
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100502 void MoveLocation(Location dst, Location src, DataType::Type dst_type) OVERRIDE;
Calin Juravlee460d1d2015-09-29 04:52:17 +0100503 void AddLocationAsTemp(Location location, LocationSummary* locations) OVERRIDE;
504
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100505 void Load(DataType::Type type,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100506 vixl::aarch64::CPURegister dst,
507 const vixl::aarch64::MemOperand& src);
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100508 void Store(DataType::Type type,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100509 vixl::aarch64::CPURegister src,
510 const vixl::aarch64::MemOperand& dst);
Roland Levillain44015862016-01-22 11:47:17 +0000511 void LoadAcquire(HInstruction* instruction,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100512 vixl::aarch64::CPURegister dst,
513 const vixl::aarch64::MemOperand& src,
Roland Levillain44015862016-01-22 11:47:17 +0000514 bool needs_null_check);
Artem Serov914d7a82017-02-07 14:33:49 +0000515 void StoreRelease(HInstruction* instruction,
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100516 DataType::Type type,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100517 vixl::aarch64::CPURegister src,
Artem Serov914d7a82017-02-07 14:33:49 +0000518 const vixl::aarch64::MemOperand& dst,
519 bool needs_null_check);
Alexandre Rames67555f72014-11-18 10:55:16 +0000520
521 // Generate code to invoke a runtime entry point.
Calin Juravle175dc732015-08-25 15:42:32 +0100522 void InvokeRuntime(QuickEntrypointEnum entrypoint,
523 HInstruction* instruction,
524 uint32_t dex_pc,
Serban Constantinescu22f81d32016-02-18 16:06:31 +0000525 SlowPathCode* slow_path = nullptr) OVERRIDE;
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000526
Roland Levillaindec8f632016-07-22 17:10:06 +0100527 // Generate code to invoke a runtime entry point, but do not record
528 // PC-related information in a stack map.
529 void InvokeRuntimeWithoutRecordingPcInfo(int32_t entry_point_offset,
530 HInstruction* instruction,
531 SlowPathCode* slow_path);
532
Alexandre Ramese6dbf482015-10-19 10:10:41 +0100533 ParallelMoveResolverARM64* GetMoveResolver() OVERRIDE { return &move_resolver_; }
Nicolas Geoffrayf0e39372014-11-12 17:50:07 +0000534
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100535 bool NeedsTwoRegisters(DataType::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
Nicolas Geoffray840e5462015-01-07 16:01:24 +0000536 return false;
537 }
538
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000539 // Check if the desired_string_load_kind is supported. If it is, return it,
540 // otherwise return a fall-back kind that should be used instead.
541 HLoadString::LoadKind GetSupportedLoadStringKind(
542 HLoadString::LoadKind desired_string_load_kind) OVERRIDE;
543
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100544 // Check if the desired_class_load_kind is supported. If it is, return it,
545 // otherwise return a fall-back kind that should be used instead.
546 HLoadClass::LoadKind GetSupportedLoadClassKind(
547 HLoadClass::LoadKind desired_class_load_kind) OVERRIDE;
548
Vladimir Markodc151b22015-10-15 18:02:30 +0100549 // Check if the desired_dispatch_info is supported. If it is, return it,
550 // otherwise return a fall-back info that should be used instead.
551 HInvokeStaticOrDirect::DispatchInfo GetSupportedInvokeStaticOrDirectDispatch(
552 const HInvokeStaticOrDirect::DispatchInfo& desired_dispatch_info,
Nicolas Geoffray5e4e11e2016-09-22 13:17:41 +0100553 HInvokeStaticOrDirect* invoke) OVERRIDE;
Vladimir Markodc151b22015-10-15 18:02:30 +0100554
Vladimir Markoe7197bf2017-06-02 17:00:23 +0100555 void GenerateStaticOrDirectCall(
556 HInvokeStaticOrDirect* invoke, Location temp, SlowPathCode* slow_path = nullptr) OVERRIDE;
557 void GenerateVirtualCall(
558 HInvokeVirtual* invoke, Location temp, SlowPathCode* slow_path = nullptr) OVERRIDE;
Andreas Gampe85b62f22015-09-09 13:15:38 -0700559
560 void MoveFromReturnRegister(Location trg ATTRIBUTE_UNUSED,
Vladimir Marko0ebe0d82017-09-21 22:50:39 +0100561 DataType::Type type ATTRIBUTE_UNUSED) OVERRIDE {
Andreas Gampe85b62f22015-09-09 13:15:38 -0700562 UNIMPLEMENTED(FATAL);
563 }
Andreas Gampe878d58c2015-01-15 23:24:00 -0800564
Vladimir Markob066d432018-01-03 13:14:37 +0000565 // Add a new boot image relocation patch for an instruction and return the label
566 // to be bound before the instruction. The instruction will be either the
567 // ADRP (pass `adrp_label = null`) or the LDR (pass `adrp_label` pointing
568 // to the associated ADRP patch label).
569 vixl::aarch64::Label* NewBootImageRelRoPatch(uint32_t boot_image_offset,
570 vixl::aarch64::Label* adrp_label = nullptr);
571
572 // Add a new boot image method patch for an instruction and return the label
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000573 // to be bound before the instruction. The instruction will be either the
574 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
575 // to the associated ADRP patch label).
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000576 vixl::aarch64::Label* NewBootImageMethodPatch(MethodReference target_method,
577 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000578
Vladimir Marko0eb882b2017-05-15 13:39:18 +0100579 // Add a new .bss entry method patch for an instruction and return
580 // the label to be bound before the instruction. The instruction will be
581 // either the ADRP (pass `adrp_label = null`) or the LDR (pass `adrp_label`
582 // pointing to the associated ADRP patch label).
583 vixl::aarch64::Label* NewMethodBssEntryPatch(MethodReference target_method,
584 vixl::aarch64::Label* adrp_label = nullptr);
585
Vladimir Markob066d432018-01-03 13:14:37 +0000586 // Add a new boot image type patch for an instruction and return the label
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100587 // to be bound before the instruction. The instruction will be either the
588 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
589 // to the associated ADRP patch label).
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000590 vixl::aarch64::Label* NewBootImageTypePatch(const DexFile& dex_file,
591 dex::TypeIndex type_index,
592 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Markodbb7f5b2016-03-30 13:23:58 +0100593
Vladimir Marko1998cd02017-01-13 13:02:58 +0000594 // Add a new .bss entry type patch for an instruction and return the label
595 // to be bound before the instruction. The instruction will be either the
596 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
597 // to the associated ADRP patch label).
598 vixl::aarch64::Label* NewBssEntryTypePatch(const DexFile& dex_file,
599 dex::TypeIndex type_index,
600 vixl::aarch64::Label* adrp_label = nullptr);
601
Vladimir Markob066d432018-01-03 13:14:37 +0000602 // Add a new boot image string patch for an instruction and return the label
Vladimir Marko65979462017-05-19 17:25:12 +0100603 // to be bound before the instruction. The instruction will be either the
604 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
605 // to the associated ADRP patch label).
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000606 vixl::aarch64::Label* NewBootImageStringPatch(const DexFile& dex_file,
607 dex::StringIndex string_index,
608 vixl::aarch64::Label* adrp_label = nullptr);
Vladimir Marko65979462017-05-19 17:25:12 +0100609
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +0100610 // Add a new .bss entry string patch for an instruction and return the label
611 // to be bound before the instruction. The instruction will be either the
612 // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing
613 // to the associated ADRP patch label).
614 vixl::aarch64::Label* NewStringBssEntryPatch(const DexFile& dex_file,
615 dex::StringIndex string_index,
616 vixl::aarch64::Label* adrp_label = nullptr);
617
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000618 // Add a new baker read barrier patch and return the label to be bound
619 // before the CBNZ instruction.
620 vixl::aarch64::Label* NewBakerReadBarrierPatch(uint32_t custom_data);
621
Scott Wakeling97c72b72016-06-24 16:19:36 +0100622 vixl::aarch64::Literal<uint32_t>* DeduplicateBootImageAddressLiteral(uint64_t address);
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000623 vixl::aarch64::Literal<uint32_t>* DeduplicateJitStringLiteral(const DexFile& dex_file,
Nicolas Geoffrayf0acfe72017-01-09 20:54:52 +0000624 dex::StringIndex string_index,
625 Handle<mirror::String> handle);
Nicolas Geoffray22384ae2016-12-12 22:33:36 +0000626 vixl::aarch64::Literal<uint32_t>* DeduplicateJitClassLiteral(const DexFile& dex_file,
627 dex::TypeIndex string_index,
Nicolas Geoffray5247c082017-01-13 14:17:29 +0000628 Handle<mirror::Class> handle);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000629
Vladimir Markoaad75c62016-10-03 08:46:48 +0000630 void EmitAdrpPlaceholder(vixl::aarch64::Label* fixup_label, vixl::aarch64::Register reg);
631 void EmitAddPlaceholder(vixl::aarch64::Label* fixup_label,
632 vixl::aarch64::Register out,
633 vixl::aarch64::Register base);
634 void EmitLdrOffsetPlaceholder(vixl::aarch64::Label* fixup_label,
635 vixl::aarch64::Register out,
636 vixl::aarch64::Register base);
637
Vladimir Markod8dbc8d2017-09-20 13:37:47 +0100638 void EmitLinkerPatches(ArenaVector<linker::LinkerPatch>* linker_patches) OVERRIDE;
Vladimir Markoca1e0382018-04-11 09:58:41 +0000639 bool NeedsThunkCode(const linker::LinkerPatch& patch) const OVERRIDE;
640 void EmitThunkCode(const linker::LinkerPatch& patch,
641 /*out*/ ArenaVector<uint8_t>* code,
642 /*out*/ std::string* debug_name) OVERRIDE;
Vladimir Marko58155012015-08-19 12:49:41 +0000643
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000644 void EmitJitRootPatches(uint8_t* code, const uint8_t* roots_data) OVERRIDE;
645
Vladimir Markoca1e0382018-04-11 09:58:41 +0000646 // Generate a GC root reference load:
647 //
648 // root <- *(obj + offset)
649 //
650 // while honoring read barriers based on read_barrier_option.
651 void GenerateGcRootFieldLoad(HInstruction* instruction,
652 Location root,
653 vixl::aarch64::Register obj,
654 uint32_t offset,
655 vixl::aarch64::Label* fixup_label,
656 ReadBarrierOption read_barrier_option);
Roland Levillain44015862016-01-22 11:47:17 +0000657 // Fast path implementation of ReadBarrier::Barrier for a heap
658 // reference field load when Baker's read barriers are used.
659 void GenerateFieldLoadWithBakerReadBarrier(HInstruction* instruction,
660 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100661 vixl::aarch64::Register obj,
Roland Levillain44015862016-01-22 11:47:17 +0000662 uint32_t offset,
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000663 Location maybe_temp,
Roland Levillain44015862016-01-22 11:47:17 +0000664 bool needs_null_check,
665 bool use_load_acquire);
666 // Fast path implementation of ReadBarrier::Barrier for a heap
667 // reference array load when Baker's read barriers are used.
668 void GenerateArrayLoadWithBakerReadBarrier(HInstruction* instruction,
669 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100670 vixl::aarch64::Register obj,
Roland Levillain44015862016-01-22 11:47:17 +0000671 uint32_t data_offset,
672 Location index,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100673 vixl::aarch64::Register temp,
Roland Levillain44015862016-01-22 11:47:17 +0000674 bool needs_null_check);
Roland Levillainba650a42017-03-06 13:52:32 +0000675 // Factored implementation, used by GenerateFieldLoadWithBakerReadBarrier,
676 // GenerateArrayLoadWithBakerReadBarrier and some intrinsics.
Roland Levillaina1aa3b12016-10-26 13:03:38 +0100677 //
678 // Load the object reference located at the address
679 // `obj + offset + (index << scale_factor)`, held by object `obj`, into
680 // `ref`, and mark it if needed.
Roland Levillainbfea3352016-06-23 13:48:47 +0100681 void GenerateReferenceLoadWithBakerReadBarrier(HInstruction* instruction,
682 Location ref,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100683 vixl::aarch64::Register obj,
Roland Levillainbfea3352016-06-23 13:48:47 +0100684 uint32_t offset,
685 Location index,
686 size_t scale_factor,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100687 vixl::aarch64::Register temp,
Roland Levillainbfea3352016-06-23 13:48:47 +0100688 bool needs_null_check,
Roland Levillainff487002017-03-07 16:50:01 +0000689 bool use_load_acquire);
690
691 // Generate code checking whether the the reference field at the
692 // address `obj + field_offset`, held by object `obj`, needs to be
693 // marked, and if so, marking it and updating the field within `obj`
694 // with the marked value.
695 //
696 // This routine is used for the implementation of the
697 // UnsafeCASObject intrinsic with Baker read barriers.
698 //
699 // This method has a structure similar to
700 // GenerateReferenceLoadWithBakerReadBarrier, but note that argument
701 // `ref` is only as a temporary here, and thus its value should not
702 // be used afterwards.
703 void UpdateReferenceFieldWithBakerReadBarrier(HInstruction* instruction,
704 Location ref,
705 vixl::aarch64::Register obj,
706 Location field_offset,
707 vixl::aarch64::Register temp,
708 bool needs_null_check,
709 bool use_load_acquire);
Roland Levillain44015862016-01-22 11:47:17 +0000710
Roland Levillainba650a42017-03-06 13:52:32 +0000711 // Generate a heap reference load (with no read barrier).
712 void GenerateRawReferenceLoad(HInstruction* instruction,
713 Location ref,
714 vixl::aarch64::Register obj,
715 uint32_t offset,
716 Location index,
717 size_t scale_factor,
718 bool needs_null_check,
719 bool use_load_acquire);
720
Roland Levillain2b03a1f2017-06-06 16:09:59 +0100721 // Emit code checking the status of the Marking Register, and
722 // aborting the program if MR does not match the value stored in the
723 // art::Thread object. Code is only emitted in debug mode and if
724 // CompilerOptions::EmitRunTimeChecksInDebugMode returns true.
725 //
726 // Argument `code` is used to identify the different occurrences of
727 // MaybeGenerateMarkingRegisterCheck in the code generator, and is
728 // passed to the BRK instruction.
729 //
730 // If `temp_loc` is a valid location, it is expected to be a
731 // register and will be used as a temporary to generate code;
732 // otherwise, a temporary will be fetched from the core register
733 // scratch pool.
734 virtual void MaybeGenerateMarkingRegisterCheck(int code,
735 Location temp_loc = Location::NoLocation());
736
Roland Levillain44015862016-01-22 11:47:17 +0000737 // Generate a read barrier for a heap reference within `instruction`
738 // using a slow path.
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000739 //
740 // A read barrier for an object reference read from the heap is
741 // implemented as a call to the artReadBarrierSlow runtime entry
742 // point, which is passed the values in locations `ref`, `obj`, and
743 // `offset`:
744 //
745 // mirror::Object* artReadBarrierSlow(mirror::Object* ref,
746 // mirror::Object* obj,
747 // uint32_t offset);
748 //
749 // The `out` location contains the value returned by
750 // artReadBarrierSlow.
751 //
752 // When `index` is provided (i.e. for array accesses), the offset
753 // value passed to artReadBarrierSlow is adjusted to take `index`
754 // into account.
Roland Levillain44015862016-01-22 11:47:17 +0000755 void GenerateReadBarrierSlow(HInstruction* instruction,
756 Location out,
757 Location ref,
758 Location obj,
759 uint32_t offset,
760 Location index = Location::NoLocation());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000761
Roland Levillain44015862016-01-22 11:47:17 +0000762 // If read barriers are enabled, generate a read barrier for a heap
763 // reference using a slow path. If heap poisoning is enabled, also
764 // unpoison the reference in `out`.
765 void MaybeGenerateReadBarrierSlow(HInstruction* instruction,
766 Location out,
767 Location ref,
768 Location obj,
769 uint32_t offset,
770 Location index = Location::NoLocation());
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000771
Roland Levillain44015862016-01-22 11:47:17 +0000772 // Generate a read barrier for a GC root within `instruction` using
773 // a slow path.
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000774 //
775 // A read barrier for an object reference GC root is implemented as
776 // a call to the artReadBarrierForRootSlow runtime entry point,
777 // which is passed the value in location `root`:
778 //
779 // mirror::Object* artReadBarrierForRootSlow(GcRoot<mirror::Object>* root);
780 //
781 // The `out` location contains the value returned by
782 // artReadBarrierForRootSlow.
Roland Levillain44015862016-01-22 11:47:17 +0000783 void GenerateReadBarrierForRootSlow(HInstruction* instruction, Location out, Location root);
Roland Levillain22ccc3a2015-11-24 13:10:05 +0000784
Roland Levillainf41f9562016-09-14 19:26:48 +0100785 void GenerateNop() OVERRIDE;
David Srbeckyc7098ff2016-02-09 14:30:11 +0000786
Roland Levillainf41f9562016-09-14 19:26:48 +0100787 void GenerateImplicitNullCheck(HNullCheck* instruction) OVERRIDE;
788 void GenerateExplicitNullCheck(HNullCheck* instruction) OVERRIDE;
Calin Juravle2ae48182016-03-16 14:05:09 +0000789
Alexandre Rames5319def2014-10-23 10:03:10 +0100790 private:
Vladimir Markoca1e0382018-04-11 09:58:41 +0000791 // Encoding of thunk type and data for link-time generated thunks for Baker read barriers.
792
793 enum class BakerReadBarrierKind : uint8_t {
794 kField, // Field get or array get with constant offset (i.e. constant index).
795 kArray, // Array get with index in register.
796 kGcRoot, // GC root load.
797 kLast = kGcRoot
798 };
799
800 static constexpr uint32_t kBakerReadBarrierInvalidEncodedReg = /* sp/zr is invalid */ 31u;
801
802 static constexpr size_t kBitsForBakerReadBarrierKind =
803 MinimumBitsToStore(static_cast<size_t>(BakerReadBarrierKind::kLast));
804 static constexpr size_t kBakerReadBarrierBitsForRegister =
805 MinimumBitsToStore(kBakerReadBarrierInvalidEncodedReg);
806 using BakerReadBarrierKindField =
807 BitField<BakerReadBarrierKind, 0, kBitsForBakerReadBarrierKind>;
808 using BakerReadBarrierFirstRegField =
809 BitField<uint32_t, kBitsForBakerReadBarrierKind, kBakerReadBarrierBitsForRegister>;
810 using BakerReadBarrierSecondRegField =
811 BitField<uint32_t,
812 kBitsForBakerReadBarrierKind + kBakerReadBarrierBitsForRegister,
813 kBakerReadBarrierBitsForRegister>;
814
815 static void CheckValidReg(uint32_t reg) {
816 DCHECK(reg < vixl::aarch64::lr.GetCode() &&
817 reg != vixl::aarch64::ip0.GetCode() &&
818 reg != vixl::aarch64::ip1.GetCode()) << reg;
819 }
820
821 static inline uint32_t EncodeBakerReadBarrierFieldData(uint32_t base_reg, uint32_t holder_reg) {
822 CheckValidReg(base_reg);
823 CheckValidReg(holder_reg);
824 return BakerReadBarrierKindField::Encode(BakerReadBarrierKind::kField) |
825 BakerReadBarrierFirstRegField::Encode(base_reg) |
826 BakerReadBarrierSecondRegField::Encode(holder_reg);
827 }
828
829 static inline uint32_t EncodeBakerReadBarrierArrayData(uint32_t base_reg) {
830 CheckValidReg(base_reg);
831 return BakerReadBarrierKindField::Encode(BakerReadBarrierKind::kArray) |
832 BakerReadBarrierFirstRegField::Encode(base_reg) |
833 BakerReadBarrierSecondRegField::Encode(kBakerReadBarrierInvalidEncodedReg);
834 }
835
836 static inline uint32_t EncodeBakerReadBarrierGcRootData(uint32_t root_reg) {
837 CheckValidReg(root_reg);
838 return BakerReadBarrierKindField::Encode(BakerReadBarrierKind::kGcRoot) |
839 BakerReadBarrierFirstRegField::Encode(root_reg) |
840 BakerReadBarrierSecondRegField::Encode(kBakerReadBarrierInvalidEncodedReg);
841 }
842
843 void CompileBakerReadBarrierThunk(Arm64Assembler& assembler,
844 uint32_t encoded_data,
845 /*out*/ std::string* debug_name);
846
Scott Wakeling97c72b72016-06-24 16:19:36 +0100847 using Uint64ToLiteralMap = ArenaSafeMap<uint64_t, vixl::aarch64::Literal<uint64_t>*>;
848 using Uint32ToLiteralMap = ArenaSafeMap<uint32_t, vixl::aarch64::Literal<uint32_t>*>;
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000849 using StringToLiteralMap = ArenaSafeMap<StringReference,
850 vixl::aarch64::Literal<uint32_t>*,
851 StringReferenceValueComparator>;
Nicolas Geoffray22384ae2016-12-12 22:33:36 +0000852 using TypeToLiteralMap = ArenaSafeMap<TypeReference,
853 vixl::aarch64::Literal<uint32_t>*,
854 TypeReferenceValueComparator>;
Vladimir Marko58155012015-08-19 12:49:41 +0000855
Vladimir Marko0eb882b2017-05-15 13:39:18 +0100856 vixl::aarch64::Literal<uint32_t>* DeduplicateUint32Literal(uint32_t value);
Scott Wakeling97c72b72016-06-24 16:19:36 +0100857 vixl::aarch64::Literal<uint64_t>* DeduplicateUint64Literal(uint64_t value);
Vladimir Marko58155012015-08-19 12:49:41 +0000858
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000859 // The PcRelativePatchInfo is used for PC-relative addressing of methods/strings/types,
860 // whether through .data.bimg.rel.ro, .bss, or directly in the boot image.
861 struct PcRelativePatchInfo : PatchInfo<vixl::aarch64::Label> {
862 PcRelativePatchInfo(const DexFile* dex_file, uint32_t off_or_idx)
863 : PatchInfo<vixl::aarch64::Label>(dex_file, off_or_idx), pc_insn_label() { }
Vladimir Marko58155012015-08-19 12:49:41 +0000864
Scott Wakeling97c72b72016-06-24 16:19:36 +0100865 vixl::aarch64::Label* pc_insn_label;
Vladimir Marko58155012015-08-19 12:49:41 +0000866 };
867
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000868 struct BakerReadBarrierPatchInfo {
869 explicit BakerReadBarrierPatchInfo(uint32_t data) : label(), custom_data(data) { }
870
871 vixl::aarch64::Label label;
872 uint32_t custom_data;
873 };
874
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000875 vixl::aarch64::Label* NewPcRelativePatch(const DexFile* dex_file,
Scott Wakeling97c72b72016-06-24 16:19:36 +0100876 uint32_t offset_or_index,
877 vixl::aarch64::Label* adrp_label,
878 ArenaDeque<PcRelativePatchInfo>* patches);
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000879
Zheng Xu3927c8b2015-11-18 17:46:25 +0800880 void EmitJumpTables();
881
Vladimir Markod8dbc8d2017-09-20 13:37:47 +0100882 template <linker::LinkerPatch (*Factory)(size_t, const DexFile*, uint32_t, uint32_t)>
Vladimir Markoaad75c62016-10-03 08:46:48 +0000883 static void EmitPcRelativeLinkerPatches(const ArenaDeque<PcRelativePatchInfo>& infos,
Vladimir Markod8dbc8d2017-09-20 13:37:47 +0100884 ArenaVector<linker::LinkerPatch>* linker_patches);
Vladimir Markoaad75c62016-10-03 08:46:48 +0000885
Alexandre Rames5319def2014-10-23 10:03:10 +0100886 // Labels for each block that will be compiled.
Scott Wakeling97c72b72016-06-24 16:19:36 +0100887 // We use a deque so that the `vixl::aarch64::Label` objects do not move in memory.
888 ArenaDeque<vixl::aarch64::Label> block_labels_; // Indexed by block id.
889 vixl::aarch64::Label frame_entry_label_;
Alexandre Ramesc01a6642016-04-15 11:54:06 +0100890 ArenaVector<std::unique_ptr<JumpTableARM64>> jump_tables_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100891
892 LocationsBuilderARM64 location_builder_;
893 InstructionCodeGeneratorARM64 instruction_visitor_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000894 ParallelMoveResolverARM64 move_resolver_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100895 Arm64Assembler assembler_;
Serban Constantinescu579885a2015-02-22 20:51:33 +0000896 const Arm64InstructionSetFeatures& isa_features_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100897
Vladimir Markocac5a7e2016-02-22 10:39:50 +0000898 // Deduplication map for 32-bit literals, used for non-patchable boot image addresses.
899 Uint32ToLiteralMap uint32_literals_;
Vladimir Marko0f0829b2016-12-13 13:50:14 +0000900 // Deduplication map for 64-bit literals, used for non-patchable method address or method code.
Vladimir Marko58155012015-08-19 12:49:41 +0000901 Uint64ToLiteralMap uint64_literals_;
Vladimir Markob066d432018-01-03 13:14:37 +0000902 // PC-relative method patch info for kBootImageLinkTimePcRelative/BootImageRelRo.
Vladimir Markoe47f60c2018-02-21 13:43:28 +0000903 // Also used for type/string patches for kBootImageRelRo (same linker patch as for methods).
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000904 ArenaDeque<PcRelativePatchInfo> boot_image_method_patches_;
Vladimir Marko0eb882b2017-05-15 13:39:18 +0100905 // PC-relative method patch info for kBssEntry.
906 ArenaDeque<PcRelativePatchInfo> method_bss_entry_patches_;
Vladimir Marko1998cd02017-01-13 13:02:58 +0000907 // PC-relative type patch info for kBootImageLinkTimePcRelative.
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000908 ArenaDeque<PcRelativePatchInfo> boot_image_type_patches_;
Vladimir Marko1998cd02017-01-13 13:02:58 +0000909 // PC-relative type patch info for kBssEntry.
910 ArenaDeque<PcRelativePatchInfo> type_bss_entry_patches_;
Vladimir Markoe47f60c2018-02-21 13:43:28 +0000911 // PC-relative String patch info for kBootImageLinkTimePcRelative.
Vladimir Marko59eb30f2018-02-20 11:52:34 +0000912 ArenaDeque<PcRelativePatchInfo> boot_image_string_patches_;
Vladimir Marko6cfbdbc2017-07-25 13:26:39 +0100913 // PC-relative String patch info for kBssEntry.
914 ArenaDeque<PcRelativePatchInfo> string_bss_entry_patches_;
Vladimir Markof4f2daa2017-03-20 18:26:59 +0000915 // Baker read barrier patch info.
916 ArenaDeque<BakerReadBarrierPatchInfo> baker_read_barrier_patches_;
Vladimir Marko58155012015-08-19 12:49:41 +0000917
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000918 // Patches for string literals in JIT compiled code.
919 StringToLiteralMap jit_string_patches_;
Nicolas Geoffray22384ae2016-12-12 22:33:36 +0000920 // Patches for class literals in JIT compiled code.
921 TypeToLiteralMap jit_class_patches_;
Nicolas Geoffray132d8362016-11-16 09:19:42 +0000922
Vladimir Markoca1e0382018-04-11 09:58:41 +0000923 friend class linker::Arm64RelativePatcherTest;
Alexandre Rames5319def2014-10-23 10:03:10 +0100924 DISALLOW_COPY_AND_ASSIGN(CodeGeneratorARM64);
925};
926
Alexandre Rames3e69f162014-12-10 10:36:50 +0000927inline Arm64Assembler* ParallelMoveResolverARM64::GetAssembler() const {
928 return codegen_->GetAssembler();
929}
930
Alexandre Rames5319def2014-10-23 10:03:10 +0100931} // namespace arm64
932} // namespace art
933
934#endif // ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_