Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2014 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| 17 | #ifndef ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_ |
| 18 | #define ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_ |
| 19 | |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 20 | #include "arch/arm64/quick_method_frame_info_arm64.h" |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 21 | #include "code_generator.h" |
Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 22 | #include "common_arm64.h" |
Andreas Gampe | a5b09a6 | 2016-11-17 15:21:22 -0800 | [diff] [blame] | 23 | #include "dex_file_types.h" |
Calin Juravle | cd6dffe | 2015-01-08 17:35:35 +0000 | [diff] [blame] | 24 | #include "driver/compiler_options.h" |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 25 | #include "nodes.h" |
| 26 | #include "parallel_move_resolver.h" |
Mathieu Chartier | dc00f18 | 2016-07-14 10:10:44 -0700 | [diff] [blame] | 27 | #include "string_reference.h" |
Mathieu Chartier | dbddc22 | 2017-05-24 12:04:13 -0700 | [diff] [blame] | 28 | #include "type_reference.h" |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 29 | #include "utils/arm64/assembler_arm64.h" |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 30 | |
Artem Serov | af4e42a | 2016-08-08 15:11:24 +0100 | [diff] [blame] | 31 | // TODO(VIXL): Make VIXL compile with -Wshadow. |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 32 | #pragma GCC diagnostic push |
| 33 | #pragma GCC diagnostic ignored "-Wshadow" |
Artem Serov | af4e42a | 2016-08-08 15:11:24 +0100 | [diff] [blame] | 34 | #include "aarch64/disasm-aarch64.h" |
| 35 | #include "aarch64/macro-assembler-aarch64.h" |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 36 | #pragma GCC diagnostic pop |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 37 | |
| 38 | namespace art { |
| 39 | namespace arm64 { |
| 40 | |
| 41 | class CodeGeneratorARM64; |
Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 42 | |
Nicolas Geoffray | 86a8d7a | 2014-11-19 08:47:18 +0000 | [diff] [blame] | 43 | // Use a local definition to prevent copying mistakes. |
Andreas Gampe | 542451c | 2016-07-26 09:02:02 -0700 | [diff] [blame] | 44 | static constexpr size_t kArm64WordSize = static_cast<size_t>(kArm64PointerSize); |
Nicolas Geoffray | 86a8d7a | 2014-11-19 08:47:18 +0000 | [diff] [blame] | 45 | |
Artem Serov | 914d7a8 | 2017-02-07 14:33:49 +0000 | [diff] [blame] | 46 | // These constants are used as an approximate margin when emission of veneer and literal pools |
| 47 | // must be blocked. |
| 48 | static constexpr int kMaxMacroInstructionSizeInBytes = 15 * vixl::aarch64::kInstructionSize; |
| 49 | static constexpr int kInvokeCodeMarginSizeInBytes = 6 * kMaxMacroInstructionSizeInBytes; |
| 50 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 51 | static const vixl::aarch64::Register kParameterCoreRegisters[] = { |
| 52 | vixl::aarch64::x1, |
| 53 | vixl::aarch64::x2, |
| 54 | vixl::aarch64::x3, |
| 55 | vixl::aarch64::x4, |
| 56 | vixl::aarch64::x5, |
| 57 | vixl::aarch64::x6, |
| 58 | vixl::aarch64::x7 |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 59 | }; |
| 60 | static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters); |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 61 | static const vixl::aarch64::FPRegister kParameterFPRegisters[] = { |
| 62 | vixl::aarch64::d0, |
| 63 | vixl::aarch64::d1, |
| 64 | vixl::aarch64::d2, |
| 65 | vixl::aarch64::d3, |
| 66 | vixl::aarch64::d4, |
| 67 | vixl::aarch64::d5, |
| 68 | vixl::aarch64::d6, |
| 69 | vixl::aarch64::d7 |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 70 | }; |
| 71 | static constexpr size_t kParameterFPRegistersLength = arraysize(kParameterFPRegisters); |
| 72 | |
Roland Levillain | 97c4646 | 2017-05-11 14:04:03 +0100 | [diff] [blame] | 73 | // Thread Register. |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 74 | const vixl::aarch64::Register tr = vixl::aarch64::x19; |
Roland Levillain | 97c4646 | 2017-05-11 14:04:03 +0100 | [diff] [blame] | 75 | // Marking Register. |
| 76 | const vixl::aarch64::Register mr = vixl::aarch64::x20; |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 77 | // Method register on invoke. |
| 78 | static const vixl::aarch64::Register kArtMethodRegister = vixl::aarch64::x0; |
| 79 | const vixl::aarch64::CPURegList vixl_reserved_core_registers(vixl::aarch64::ip0, |
| 80 | vixl::aarch64::ip1); |
| 81 | const vixl::aarch64::CPURegList vixl_reserved_fp_registers(vixl::aarch64::d31); |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 82 | |
Roland Levillain | 97c4646 | 2017-05-11 14:04:03 +0100 | [diff] [blame] | 83 | const vixl::aarch64::CPURegList runtime_reserved_core_registers = |
| 84 | vixl::aarch64::CPURegList( |
| 85 | tr, |
| 86 | // Reserve X20 as Marking Register when emitting Baker read barriers. |
| 87 | ((kEmitCompilerReadBarrier && kUseBakerReadBarrier) ? mr : vixl::aarch64::NoCPUReg), |
| 88 | vixl::aarch64::lr); |
Serban Constantinescu | 3d087de | 2015-01-28 11:57:05 +0000 | [diff] [blame] | 89 | |
Roland Levillain | 97c4646 | 2017-05-11 14:04:03 +0100 | [diff] [blame] | 90 | // Callee-save registers AAPCS64, without x19 (Thread Register) (nor |
| 91 | // x20 (Marking Register) when emitting Baker read barriers). |
| 92 | const vixl::aarch64::CPURegList callee_saved_core_registers( |
| 93 | vixl::aarch64::CPURegister::kRegister, |
| 94 | vixl::aarch64::kXRegSize, |
| 95 | ((kEmitCompilerReadBarrier && kUseBakerReadBarrier) |
| 96 | ? vixl::aarch64::x21.GetCode() |
| 97 | : vixl::aarch64::x20.GetCode()), |
| 98 | vixl::aarch64::x30.GetCode()); |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 99 | const vixl::aarch64::CPURegList callee_saved_fp_registers(vixl::aarch64::CPURegister::kFPRegister, |
| 100 | vixl::aarch64::kDRegSize, |
| 101 | vixl::aarch64::d8.GetCode(), |
| 102 | vixl::aarch64::d15.GetCode()); |
Vladimir Marko | 0ebe0d8 | 2017-09-21 22:50:39 +0100 | [diff] [blame] | 103 | Location ARM64ReturnLocation(DataType::Type return_type); |
Alexandre Rames | a89086e | 2014-11-07 17:13:25 +0000 | [diff] [blame] | 104 | |
Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 105 | class SlowPathCodeARM64 : public SlowPathCode { |
| 106 | public: |
David Srbecky | 9cd6d37 | 2016-02-09 15:24:47 +0000 | [diff] [blame] | 107 | explicit SlowPathCodeARM64(HInstruction* instruction) |
| 108 | : SlowPathCode(instruction), entry_label_(), exit_label_() {} |
Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 109 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 110 | vixl::aarch64::Label* GetEntryLabel() { return &entry_label_; } |
| 111 | vixl::aarch64::Label* GetExitLabel() { return &exit_label_; } |
Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 112 | |
Zheng Xu | da40309 | 2015-04-24 17:35:39 +0800 | [diff] [blame] | 113 | void SaveLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) OVERRIDE; |
| 114 | void RestoreLiveRegisters(CodeGenerator* codegen, LocationSummary* locations) OVERRIDE; |
| 115 | |
Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 116 | private: |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 117 | vixl::aarch64::Label entry_label_; |
| 118 | vixl::aarch64::Label exit_label_; |
Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 119 | |
| 120 | DISALLOW_COPY_AND_ASSIGN(SlowPathCodeARM64); |
| 121 | }; |
| 122 | |
Alexandre Rames | c01a664 | 2016-04-15 11:54:06 +0100 | [diff] [blame] | 123 | class JumpTableARM64 : public DeletableArenaObject<kArenaAllocSwitchTable> { |
Zheng Xu | 3927c8b | 2015-11-18 17:46:25 +0800 | [diff] [blame] | 124 | public: |
| 125 | explicit JumpTableARM64(HPackedSwitch* switch_instr) |
| 126 | : switch_instr_(switch_instr), table_start_() {} |
| 127 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 128 | vixl::aarch64::Label* GetTableStartLabel() { return &table_start_; } |
Zheng Xu | 3927c8b | 2015-11-18 17:46:25 +0800 | [diff] [blame] | 129 | |
| 130 | void EmitTable(CodeGeneratorARM64* codegen); |
| 131 | |
| 132 | private: |
| 133 | HPackedSwitch* const switch_instr_; |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 134 | vixl::aarch64::Label table_start_; |
Zheng Xu | 3927c8b | 2015-11-18 17:46:25 +0800 | [diff] [blame] | 135 | |
| 136 | DISALLOW_COPY_AND_ASSIGN(JumpTableARM64); |
| 137 | }; |
| 138 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 139 | static const vixl::aarch64::Register kRuntimeParameterCoreRegisters[] = |
| 140 | { vixl::aarch64::x0, |
| 141 | vixl::aarch64::x1, |
| 142 | vixl::aarch64::x2, |
| 143 | vixl::aarch64::x3, |
| 144 | vixl::aarch64::x4, |
| 145 | vixl::aarch64::x5, |
| 146 | vixl::aarch64::x6, |
| 147 | vixl::aarch64::x7 }; |
Nicolas Geoffray | d75948a | 2015-03-27 09:53:16 +0000 | [diff] [blame] | 148 | static constexpr size_t kRuntimeParameterCoreRegistersLength = |
| 149 | arraysize(kRuntimeParameterCoreRegisters); |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 150 | static const vixl::aarch64::FPRegister kRuntimeParameterFpuRegisters[] = |
| 151 | { vixl::aarch64::d0, |
| 152 | vixl::aarch64::d1, |
| 153 | vixl::aarch64::d2, |
| 154 | vixl::aarch64::d3, |
| 155 | vixl::aarch64::d4, |
| 156 | vixl::aarch64::d5, |
| 157 | vixl::aarch64::d6, |
| 158 | vixl::aarch64::d7 }; |
Nicolas Geoffray | d75948a | 2015-03-27 09:53:16 +0000 | [diff] [blame] | 159 | static constexpr size_t kRuntimeParameterFpuRegistersLength = |
| 160 | arraysize(kRuntimeParameterCoreRegisters); |
| 161 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 162 | class InvokeRuntimeCallingConvention : public CallingConvention<vixl::aarch64::Register, |
| 163 | vixl::aarch64::FPRegister> { |
Nicolas Geoffray | d75948a | 2015-03-27 09:53:16 +0000 | [diff] [blame] | 164 | public: |
| 165 | static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters); |
| 166 | |
| 167 | InvokeRuntimeCallingConvention() |
| 168 | : CallingConvention(kRuntimeParameterCoreRegisters, |
| 169 | kRuntimeParameterCoreRegistersLength, |
| 170 | kRuntimeParameterFpuRegisters, |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 171 | kRuntimeParameterFpuRegistersLength, |
| 172 | kArm64PointerSize) {} |
Nicolas Geoffray | d75948a | 2015-03-27 09:53:16 +0000 | [diff] [blame] | 173 | |
Vladimir Marko | 0ebe0d8 | 2017-09-21 22:50:39 +0100 | [diff] [blame] | 174 | Location GetReturnLocation(DataType::Type return_type); |
Nicolas Geoffray | d75948a | 2015-03-27 09:53:16 +0000 | [diff] [blame] | 175 | |
| 176 | private: |
| 177 | DISALLOW_COPY_AND_ASSIGN(InvokeRuntimeCallingConvention); |
| 178 | }; |
| 179 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 180 | class InvokeDexCallingConvention : public CallingConvention<vixl::aarch64::Register, |
| 181 | vixl::aarch64::FPRegister> { |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 182 | public: |
| 183 | InvokeDexCallingConvention() |
| 184 | : CallingConvention(kParameterCoreRegisters, |
| 185 | kParameterCoreRegistersLength, |
| 186 | kParameterFPRegisters, |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 187 | kParameterFPRegistersLength, |
| 188 | kArm64PointerSize) {} |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 189 | |
Vladimir Marko | 0ebe0d8 | 2017-09-21 22:50:39 +0100 | [diff] [blame] | 190 | Location GetReturnLocation(DataType::Type return_type) const { |
Alexandre Rames | a89086e | 2014-11-07 17:13:25 +0000 | [diff] [blame] | 191 | return ARM64ReturnLocation(return_type); |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 192 | } |
| 193 | |
| 194 | |
| 195 | private: |
| 196 | DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConvention); |
| 197 | }; |
| 198 | |
Roland Levillain | 2d27c8e | 2015-04-28 15:48:45 +0100 | [diff] [blame] | 199 | class InvokeDexCallingConventionVisitorARM64 : public InvokeDexCallingConventionVisitor { |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 200 | public: |
Roland Levillain | 2d27c8e | 2015-04-28 15:48:45 +0100 | [diff] [blame] | 201 | InvokeDexCallingConventionVisitorARM64() {} |
| 202 | virtual ~InvokeDexCallingConventionVisitorARM64() {} |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 203 | |
Vladimir Marko | 0ebe0d8 | 2017-09-21 22:50:39 +0100 | [diff] [blame] | 204 | Location GetNextLocation(DataType::Type type) OVERRIDE; |
| 205 | Location GetReturnLocation(DataType::Type return_type) const OVERRIDE { |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 206 | return calling_convention.GetReturnLocation(return_type); |
| 207 | } |
Nicolas Geoffray | fd88f16 | 2015-06-03 11:23:52 +0100 | [diff] [blame] | 208 | Location GetMethodLocation() const OVERRIDE; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 209 | |
| 210 | private: |
| 211 | InvokeDexCallingConvention calling_convention; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 212 | |
Roland Levillain | 2d27c8e | 2015-04-28 15:48:45 +0100 | [diff] [blame] | 213 | DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConventionVisitorARM64); |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 214 | }; |
| 215 | |
Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 216 | class FieldAccessCallingConventionARM64 : public FieldAccessCallingConvention { |
| 217 | public: |
| 218 | FieldAccessCallingConventionARM64() {} |
| 219 | |
| 220 | Location GetObjectLocation() const OVERRIDE { |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 221 | return helpers::LocationFrom(vixl::aarch64::x1); |
Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 222 | } |
| 223 | Location GetFieldIndexLocation() const OVERRIDE { |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 224 | return helpers::LocationFrom(vixl::aarch64::x0); |
Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 225 | } |
Vladimir Marko | 0ebe0d8 | 2017-09-21 22:50:39 +0100 | [diff] [blame] | 226 | Location GetReturnLocation(DataType::Type type ATTRIBUTE_UNUSED) const OVERRIDE { |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 227 | return helpers::LocationFrom(vixl::aarch64::x0); |
Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 228 | } |
Vladimir Marko | 0ebe0d8 | 2017-09-21 22:50:39 +0100 | [diff] [blame] | 229 | Location GetSetValueLocation(DataType::Type type ATTRIBUTE_UNUSED, |
Nicolas Geoffray | 5b3c6c0 | 2017-01-19 14:22:26 +0000 | [diff] [blame] | 230 | bool is_instance) const OVERRIDE { |
| 231 | return is_instance |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 232 | ? helpers::LocationFrom(vixl::aarch64::x2) |
Nicolas Geoffray | 5b3c6c0 | 2017-01-19 14:22:26 +0000 | [diff] [blame] | 233 | : helpers::LocationFrom(vixl::aarch64::x1); |
Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 234 | } |
Vladimir Marko | 0ebe0d8 | 2017-09-21 22:50:39 +0100 | [diff] [blame] | 235 | Location GetFpuLocation(DataType::Type type ATTRIBUTE_UNUSED) const OVERRIDE { |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 236 | return helpers::LocationFrom(vixl::aarch64::d0); |
Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 237 | } |
| 238 | |
| 239 | private: |
| 240 | DISALLOW_COPY_AND_ASSIGN(FieldAccessCallingConventionARM64); |
| 241 | }; |
| 242 | |
Aart Bik | 42249c3 | 2016-01-07 15:33:50 -0800 | [diff] [blame] | 243 | class InstructionCodeGeneratorARM64 : public InstructionCodeGenerator { |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 244 | public: |
| 245 | InstructionCodeGeneratorARM64(HGraph* graph, CodeGeneratorARM64* codegen); |
| 246 | |
| 247 | #define DECLARE_VISIT_INSTRUCTION(name, super) \ |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 248 | void Visit##name(H##name* instr) OVERRIDE; |
Alexandre Rames | ef20f71 | 2015-06-09 10:29:30 +0100 | [diff] [blame] | 249 | |
| 250 | FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION) |
| 251 | FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION) |
Artem Udovichenko | 4a0dad6 | 2016-01-26 12:28:31 +0300 | [diff] [blame] | 252 | FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION) |
Alexandre Rames | ef20f71 | 2015-06-09 10:29:30 +0100 | [diff] [blame] | 253 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 254 | #undef DECLARE_VISIT_INSTRUCTION |
| 255 | |
Alexandre Rames | ef20f71 | 2015-06-09 10:29:30 +0100 | [diff] [blame] | 256 | void VisitInstruction(HInstruction* instruction) OVERRIDE { |
| 257 | LOG(FATAL) << "Unreachable instruction " << instruction->DebugName() |
| 258 | << " (id " << instruction->GetId() << ")"; |
| 259 | } |
| 260 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 261 | Arm64Assembler* GetAssembler() const { return assembler_; } |
Alexandre Rames | 087930f | 2016-08-02 13:45:28 +0100 | [diff] [blame] | 262 | vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); } |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 263 | |
| 264 | private: |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 265 | void GenerateClassInitializationCheck(SlowPathCodeARM64* slow_path, |
| 266 | vixl::aarch64::Register class_reg); |
Serban Constantinescu | 02164b3 | 2014-11-13 14:05:07 +0000 | [diff] [blame] | 267 | void GenerateSuspendCheck(HSuspendCheck* instruction, HBasicBlock* successor); |
Alexandre Rames | 67555f7 | 2014-11-18 10:55:16 +0000 | [diff] [blame] | 268 | void HandleBinaryOp(HBinaryOperation* instr); |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 269 | |
Nicolas Geoffray | 07276db | 2015-05-18 14:22:09 +0100 | [diff] [blame] | 270 | void HandleFieldSet(HInstruction* instruction, |
| 271 | const FieldInfo& field_info, |
| 272 | bool value_can_be_null); |
Alexandre Rames | 09a9996 | 2015-04-15 11:47:56 +0100 | [diff] [blame] | 273 | void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info); |
Vladimir Marko | 5f7b58e | 2015-11-23 19:49:34 +0000 | [diff] [blame] | 274 | void HandleCondition(HCondition* instruction); |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 275 | |
| 276 | // Generate a heap reference load using one register `out`: |
| 277 | // |
| 278 | // out <- *(out + offset) |
| 279 | // |
| 280 | // while honoring heap poisoning and/or read barriers (if any). |
| 281 | // |
| 282 | // Location `maybe_temp` is used when generating a read barrier and |
| 283 | // shall be a register in that case; it may be an invalid location |
| 284 | // otherwise. |
| 285 | void GenerateReferenceLoadOneRegister(HInstruction* instruction, |
| 286 | Location out, |
| 287 | uint32_t offset, |
Mathieu Chartier | aa474eb | 2016-11-09 15:18:27 -0800 | [diff] [blame] | 288 | Location maybe_temp, |
Mathieu Chartier | 3af00dc | 2016-11-10 11:25:57 -0800 | [diff] [blame] | 289 | ReadBarrierOption read_barrier_option); |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 290 | // Generate a heap reference load using two different registers |
| 291 | // `out` and `obj`: |
| 292 | // |
| 293 | // out <- *(obj + offset) |
| 294 | // |
| 295 | // while honoring heap poisoning and/or read barriers (if any). |
| 296 | // |
| 297 | // Location `maybe_temp` is used when generating a Baker's (fast |
| 298 | // path) read barrier and shall be a register in that case; it may |
| 299 | // be an invalid location otherwise. |
| 300 | void GenerateReferenceLoadTwoRegisters(HInstruction* instruction, |
| 301 | Location out, |
| 302 | Location obj, |
| 303 | uint32_t offset, |
Mathieu Chartier | 5c44c1b | 2016-11-04 18:13:04 -0700 | [diff] [blame] | 304 | Location maybe_temp, |
Mathieu Chartier | 3af00dc | 2016-11-10 11:25:57 -0800 | [diff] [blame] | 305 | ReadBarrierOption read_barrier_option); |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 306 | // Generate a GC root reference load: |
| 307 | // |
| 308 | // root <- *(obj + offset) |
| 309 | // |
Mathieu Chartier | 3af00dc | 2016-11-10 11:25:57 -0800 | [diff] [blame] | 310 | // while honoring read barriers based on read_barrier_option. |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 311 | void GenerateGcRootFieldLoad(HInstruction* instruction, |
| 312 | Location root, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 313 | vixl::aarch64::Register obj, |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 314 | uint32_t offset, |
Roland Levillain | 00468f3 | 2016-10-27 18:02:48 +0100 | [diff] [blame] | 315 | vixl::aarch64::Label* fixup_label, |
Mathieu Chartier | 3af00dc | 2016-11-10 11:25:57 -0800 | [diff] [blame] | 316 | ReadBarrierOption read_barrier_option); |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 317 | |
Roland Levillain | 1a65388 | 2016-03-18 18:05:57 +0000 | [diff] [blame] | 318 | // Generate a floating-point comparison. |
| 319 | void GenerateFcmp(HInstruction* instruction); |
| 320 | |
Serban Constantinescu | 02164b3 | 2014-11-13 14:05:07 +0000 | [diff] [blame] | 321 | void HandleShift(HBinaryOperation* instr); |
Mingyao Yang | d43b3ac | 2015-04-01 14:03:04 -0700 | [diff] [blame] | 322 | void GenerateTestAndBranch(HInstruction* instruction, |
David Brazdil | 0debae7 | 2015-11-12 18:37:00 +0000 | [diff] [blame] | 323 | size_t condition_input_index, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 324 | vixl::aarch64::Label* true_target, |
| 325 | vixl::aarch64::Label* false_target); |
Zheng Xu | c666710 | 2015-05-15 16:08:45 +0800 | [diff] [blame] | 326 | void DivRemOneOrMinusOne(HBinaryOperation* instruction); |
| 327 | void DivRemByPowerOfTwo(HBinaryOperation* instruction); |
| 328 | void GenerateDivRemWithAnyConstant(HBinaryOperation* instruction); |
| 329 | void GenerateDivRemIntegral(HBinaryOperation* instruction); |
David Brazdil | fc6a86a | 2015-06-26 10:33:45 +0000 | [diff] [blame] | 330 | void HandleGoto(HInstruction* got, HBasicBlock* successor); |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 331 | |
Aart Bik | 472821b | 2017-04-27 17:23:51 -0700 | [diff] [blame] | 332 | vixl::aarch64::MemOperand VecAddress( |
Aart Bik | f8f5a16 | 2017-02-06 15:35:29 -0800 | [diff] [blame] | 333 | HVecMemoryOperation* instruction, |
Artem Serov | 0225b77 | 2017-04-19 15:43:53 +0100 | [diff] [blame] | 334 | // This function may acquire a scratch register. |
Aart Bik | 472821b | 2017-04-27 17:23:51 -0700 | [diff] [blame] | 335 | vixl::aarch64::UseScratchRegisterScope* temps_scope, |
| 336 | size_t size, |
| 337 | bool is_string_char_at, |
| 338 | /*out*/ vixl::aarch64::Register* scratch); |
Aart Bik | f8f5a16 | 2017-02-06 15:35:29 -0800 | [diff] [blame] | 339 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 340 | Arm64Assembler* const assembler_; |
| 341 | CodeGeneratorARM64* const codegen_; |
| 342 | |
| 343 | DISALLOW_COPY_AND_ASSIGN(InstructionCodeGeneratorARM64); |
| 344 | }; |
| 345 | |
| 346 | class LocationsBuilderARM64 : public HGraphVisitor { |
| 347 | public: |
Roland Levillain | 3887c46 | 2015-08-12 18:15:42 +0100 | [diff] [blame] | 348 | LocationsBuilderARM64(HGraph* graph, CodeGeneratorARM64* codegen) |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 349 | : HGraphVisitor(graph), codegen_(codegen) {} |
| 350 | |
| 351 | #define DECLARE_VISIT_INSTRUCTION(name, super) \ |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 352 | void Visit##name(H##name* instr) OVERRIDE; |
Alexandre Rames | ef20f71 | 2015-06-09 10:29:30 +0100 | [diff] [blame] | 353 | |
| 354 | FOR_EACH_CONCRETE_INSTRUCTION_COMMON(DECLARE_VISIT_INSTRUCTION) |
| 355 | FOR_EACH_CONCRETE_INSTRUCTION_ARM64(DECLARE_VISIT_INSTRUCTION) |
Artem Udovichenko | 4a0dad6 | 2016-01-26 12:28:31 +0300 | [diff] [blame] | 356 | FOR_EACH_CONCRETE_INSTRUCTION_SHARED(DECLARE_VISIT_INSTRUCTION) |
Alexandre Rames | ef20f71 | 2015-06-09 10:29:30 +0100 | [diff] [blame] | 357 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 358 | #undef DECLARE_VISIT_INSTRUCTION |
| 359 | |
Alexandre Rames | ef20f71 | 2015-06-09 10:29:30 +0100 | [diff] [blame] | 360 | void VisitInstruction(HInstruction* instruction) OVERRIDE { |
| 361 | LOG(FATAL) << "Unreachable instruction " << instruction->DebugName() |
| 362 | << " (id " << instruction->GetId() << ")"; |
| 363 | } |
| 364 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 365 | private: |
Alexandre Rames | 67555f7 | 2014-11-18 10:55:16 +0000 | [diff] [blame] | 366 | void HandleBinaryOp(HBinaryOperation* instr); |
Alexandre Rames | 09a9996 | 2015-04-15 11:47:56 +0100 | [diff] [blame] | 367 | void HandleFieldSet(HInstruction* instruction); |
Vladimir Marko | f4f2daa | 2017-03-20 18:26:59 +0000 | [diff] [blame] | 368 | void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info); |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 369 | void HandleInvoke(HInvoke* instr); |
Vladimir Marko | 5f7b58e | 2015-11-23 19:49:34 +0000 | [diff] [blame] | 370 | void HandleCondition(HCondition* instruction); |
Alexandre Rames | 09a9996 | 2015-04-15 11:47:56 +0100 | [diff] [blame] | 371 | void HandleShift(HBinaryOperation* instr); |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 372 | |
| 373 | CodeGeneratorARM64* const codegen_; |
Roland Levillain | 2d27c8e | 2015-04-28 15:48:45 +0100 | [diff] [blame] | 374 | InvokeDexCallingConventionVisitorARM64 parameter_visitor_; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 375 | |
| 376 | DISALLOW_COPY_AND_ASSIGN(LocationsBuilderARM64); |
| 377 | }; |
| 378 | |
Zheng Xu | ad4450e | 2015-04-17 18:48:56 +0800 | [diff] [blame] | 379 | class ParallelMoveResolverARM64 : public ParallelMoveResolverNoSwap { |
Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 380 | public: |
| 381 | ParallelMoveResolverARM64(ArenaAllocator* allocator, CodeGeneratorARM64* codegen) |
Zheng Xu | ad4450e | 2015-04-17 18:48:56 +0800 | [diff] [blame] | 382 | : ParallelMoveResolverNoSwap(allocator), codegen_(codegen), vixl_temps_() {} |
Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 383 | |
Zheng Xu | ad4450e | 2015-04-17 18:48:56 +0800 | [diff] [blame] | 384 | protected: |
| 385 | void PrepareForEmitNativeCode() OVERRIDE; |
| 386 | void FinishEmitNativeCode() OVERRIDE; |
| 387 | Location AllocateScratchLocationFor(Location::Kind kind) OVERRIDE; |
| 388 | void FreeScratchLocation(Location loc) OVERRIDE; |
Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 389 | void EmitMove(size_t index) OVERRIDE; |
Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 390 | |
| 391 | private: |
| 392 | Arm64Assembler* GetAssembler() const; |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 393 | vixl::aarch64::MacroAssembler* GetVIXLAssembler() const { |
Alexandre Rames | 087930f | 2016-08-02 13:45:28 +0100 | [diff] [blame] | 394 | return GetAssembler()->GetVIXLAssembler(); |
Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 395 | } |
| 396 | |
| 397 | CodeGeneratorARM64* const codegen_; |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 398 | vixl::aarch64::UseScratchRegisterScope vixl_temps_; |
Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 399 | |
| 400 | DISALLOW_COPY_AND_ASSIGN(ParallelMoveResolverARM64); |
| 401 | }; |
| 402 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 403 | class CodeGeneratorARM64 : public CodeGenerator { |
| 404 | public: |
Serban Constantinescu | 579885a | 2015-02-22 20:51:33 +0000 | [diff] [blame] | 405 | CodeGeneratorARM64(HGraph* graph, |
| 406 | const Arm64InstructionSetFeatures& isa_features, |
Serban Constantinescu | ecc4366 | 2015-08-13 13:33:12 +0100 | [diff] [blame] | 407 | const CompilerOptions& compiler_options, |
| 408 | OptimizingCompilerStats* stats = nullptr); |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 409 | virtual ~CodeGeneratorARM64() {} |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 410 | |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 411 | void GenerateFrameEntry() OVERRIDE; |
| 412 | void GenerateFrameExit() OVERRIDE; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 413 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 414 | vixl::aarch64::CPURegList GetFramePreservedCoreRegisters() const; |
| 415 | vixl::aarch64::CPURegList GetFramePreservedFPRegisters() const; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 416 | |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 417 | void Bind(HBasicBlock* block) OVERRIDE; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 418 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 419 | vixl::aarch64::Label* GetLabelOf(HBasicBlock* block) { |
Alexandre Rames | c01a664 | 2016-04-15 11:54:06 +0100 | [diff] [blame] | 420 | block = FirstNonEmptyBlock(block); |
| 421 | return &(block_labels_[block->GetBlockId()]); |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 422 | } |
| 423 | |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 424 | size_t GetWordSize() const OVERRIDE { |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 425 | return kArm64WordSize; |
| 426 | } |
| 427 | |
Mark Mendell | f85a9ca | 2015-01-13 09:20:58 -0500 | [diff] [blame] | 428 | size_t GetFloatingPointSpillSlotSize() const OVERRIDE { |
Artem Serov | d4bccf1 | 2017-04-03 18:47:32 +0100 | [diff] [blame] | 429 | return GetGraph()->HasSIMD() |
| 430 | ? 2 * kArm64WordSize // 16 bytes == 2 arm64 words for each spill |
| 431 | : 1 * kArm64WordSize; // 8 bytes == 1 arm64 words for each spill |
Mark Mendell | f85a9ca | 2015-01-13 09:20:58 -0500 | [diff] [blame] | 432 | } |
| 433 | |
Alexandre Rames | c01a664 | 2016-04-15 11:54:06 +0100 | [diff] [blame] | 434 | uintptr_t GetAddressOf(HBasicBlock* block) OVERRIDE { |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 435 | vixl::aarch64::Label* block_entry_label = GetLabelOf(block); |
Alexandre Rames | 67555f7 | 2014-11-18 10:55:16 +0000 | [diff] [blame] | 436 | DCHECK(block_entry_label->IsBound()); |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 437 | return block_entry_label->GetLocation(); |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 438 | } |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 439 | |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 440 | HGraphVisitor* GetLocationBuilder() OVERRIDE { return &location_builder_; } |
| 441 | HGraphVisitor* GetInstructionVisitor() OVERRIDE { return &instruction_visitor_; } |
| 442 | Arm64Assembler* GetAssembler() OVERRIDE { return &assembler_; } |
Alexandre Rames | eb7b739 | 2015-06-19 14:47:01 +0100 | [diff] [blame] | 443 | const Arm64Assembler& GetAssembler() const OVERRIDE { return assembler_; } |
Alexandre Rames | 087930f | 2016-08-02 13:45:28 +0100 | [diff] [blame] | 444 | vixl::aarch64::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->GetVIXLAssembler(); } |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 445 | |
| 446 | // Emit a write barrier. |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 447 | void MarkGCCard(vixl::aarch64::Register object, |
| 448 | vixl::aarch64::Register value, |
| 449 | bool value_can_be_null); |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 450 | |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 451 | void GenerateMemoryBarrier(MemBarrierKind kind); |
| 452 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 453 | // Register allocation. |
| 454 | |
David Brazdil | 58282f4 | 2016-01-14 12:45:10 +0000 | [diff] [blame] | 455 | void SetupBlockedRegisters() const OVERRIDE; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 456 | |
Zheng Xu | da40309 | 2015-04-24 17:35:39 +0800 | [diff] [blame] | 457 | size_t SaveCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE; |
| 458 | size_t RestoreCoreRegister(size_t stack_index, uint32_t reg_id) OVERRIDE; |
| 459 | size_t SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE; |
| 460 | size_t RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id) OVERRIDE; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 461 | |
| 462 | // The number of registers that can be allocated. The register allocator may |
| 463 | // decide to reserve and not use a few of them. |
| 464 | // We do not consider registers sp, xzr, wzr. They are either not allocatable |
| 465 | // (xzr, wzr), or make for poor allocatable registers (sp alignment |
| 466 | // requirements, etc.). This also facilitates our task as all other registers |
| 467 | // can easily be mapped via to or from their type and index or code. |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 468 | static const int kNumberOfAllocatableRegisters = vixl::aarch64::kNumberOfRegisters - 1; |
| 469 | static const int kNumberOfAllocatableFPRegisters = vixl::aarch64::kNumberOfFPRegisters; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 470 | static constexpr int kNumberOfAllocatableRegisterPairs = 0; |
| 471 | |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 472 | void DumpCoreRegister(std::ostream& stream, int reg) const OVERRIDE; |
| 473 | void DumpFloatingPointRegister(std::ostream& stream, int reg) const OVERRIDE; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 474 | |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 475 | InstructionSet GetInstructionSet() const OVERRIDE { |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 476 | return InstructionSet::kArm64; |
| 477 | } |
| 478 | |
Serban Constantinescu | 579885a | 2015-02-22 20:51:33 +0000 | [diff] [blame] | 479 | const Arm64InstructionSetFeatures& GetInstructionSetFeatures() const { |
| 480 | return isa_features_; |
| 481 | } |
| 482 | |
Nicolas Geoffray | de58ab2 | 2014-11-05 12:46:03 +0000 | [diff] [blame] | 483 | void Initialize() OVERRIDE { |
Alexandre Rames | c01a664 | 2016-04-15 11:54:06 +0100 | [diff] [blame] | 484 | block_labels_.resize(GetGraph()->GetBlocks().size()); |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 485 | } |
| 486 | |
Alexandre Rames | 68bd9b9 | 2016-07-15 17:41:13 +0100 | [diff] [blame] | 487 | // We want to use the STP and LDP instructions to spill and restore registers for slow paths. |
| 488 | // These instructions can only encode offsets that are multiples of the register size accessed. |
Roland Levillain | 71280fc | 2016-07-18 16:03:05 +0100 | [diff] [blame] | 489 | uint32_t GetPreferredSlotsAlignment() const OVERRIDE { return vixl::aarch64::kXRegSizeInBytes; } |
Alexandre Rames | 68bd9b9 | 2016-07-15 17:41:13 +0100 | [diff] [blame] | 490 | |
Alexandre Rames | c01a664 | 2016-04-15 11:54:06 +0100 | [diff] [blame] | 491 | JumpTableARM64* CreateJumpTable(HPackedSwitch* switch_instr) { |
Vladimir Marko | ca6fff8 | 2017-10-03 14:49:14 +0100 | [diff] [blame] | 492 | jump_tables_.emplace_back(new (GetGraph()->GetAllocator()) JumpTableARM64(switch_instr)); |
Alexandre Rames | c01a664 | 2016-04-15 11:54:06 +0100 | [diff] [blame] | 493 | return jump_tables_.back().get(); |
Zheng Xu | 3927c8b | 2015-11-18 17:46:25 +0800 | [diff] [blame] | 494 | } |
| 495 | |
Serban Constantinescu | 32f5b4d | 2014-11-25 20:05:46 +0000 | [diff] [blame] | 496 | void Finalize(CodeAllocator* allocator) OVERRIDE; |
| 497 | |
Alexandre Rames | fc19de8 | 2014-11-07 17:13:31 +0000 | [diff] [blame] | 498 | // Code generation helpers. |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 499 | void MoveConstant(vixl::aarch64::CPURegister destination, HConstant* constant); |
Calin Juravle | 175dc73 | 2015-08-25 15:42:32 +0100 | [diff] [blame] | 500 | void MoveConstant(Location destination, int32_t value) OVERRIDE; |
Vladimir Marko | 0ebe0d8 | 2017-09-21 22:50:39 +0100 | [diff] [blame] | 501 | void MoveLocation(Location dst, Location src, DataType::Type dst_type) OVERRIDE; |
Calin Juravle | e460d1d | 2015-09-29 04:52:17 +0100 | [diff] [blame] | 502 | void AddLocationAsTemp(Location location, LocationSummary* locations) OVERRIDE; |
| 503 | |
Vladimir Marko | 0ebe0d8 | 2017-09-21 22:50:39 +0100 | [diff] [blame] | 504 | void Load(DataType::Type type, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 505 | vixl::aarch64::CPURegister dst, |
| 506 | const vixl::aarch64::MemOperand& src); |
Vladimir Marko | 0ebe0d8 | 2017-09-21 22:50:39 +0100 | [diff] [blame] | 507 | void Store(DataType::Type type, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 508 | vixl::aarch64::CPURegister src, |
| 509 | const vixl::aarch64::MemOperand& dst); |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 510 | void LoadAcquire(HInstruction* instruction, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 511 | vixl::aarch64::CPURegister dst, |
| 512 | const vixl::aarch64::MemOperand& src, |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 513 | bool needs_null_check); |
Artem Serov | 914d7a8 | 2017-02-07 14:33:49 +0000 | [diff] [blame] | 514 | void StoreRelease(HInstruction* instruction, |
Vladimir Marko | 0ebe0d8 | 2017-09-21 22:50:39 +0100 | [diff] [blame] | 515 | DataType::Type type, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 516 | vixl::aarch64::CPURegister src, |
Artem Serov | 914d7a8 | 2017-02-07 14:33:49 +0000 | [diff] [blame] | 517 | const vixl::aarch64::MemOperand& dst, |
| 518 | bool needs_null_check); |
Alexandre Rames | 67555f7 | 2014-11-18 10:55:16 +0000 | [diff] [blame] | 519 | |
| 520 | // Generate code to invoke a runtime entry point. |
Calin Juravle | 175dc73 | 2015-08-25 15:42:32 +0100 | [diff] [blame] | 521 | void InvokeRuntime(QuickEntrypointEnum entrypoint, |
| 522 | HInstruction* instruction, |
| 523 | uint32_t dex_pc, |
Serban Constantinescu | 22f81d3 | 2016-02-18 16:06:31 +0000 | [diff] [blame] | 524 | SlowPathCode* slow_path = nullptr) OVERRIDE; |
Alexandre Rames | fc19de8 | 2014-11-07 17:13:31 +0000 | [diff] [blame] | 525 | |
Roland Levillain | dec8f63 | 2016-07-22 17:10:06 +0100 | [diff] [blame] | 526 | // Generate code to invoke a runtime entry point, but do not record |
| 527 | // PC-related information in a stack map. |
| 528 | void InvokeRuntimeWithoutRecordingPcInfo(int32_t entry_point_offset, |
| 529 | HInstruction* instruction, |
| 530 | SlowPathCode* slow_path); |
| 531 | |
Alexandre Rames | e6dbf48 | 2015-10-19 10:10:41 +0100 | [diff] [blame] | 532 | ParallelMoveResolverARM64* GetMoveResolver() OVERRIDE { return &move_resolver_; } |
Nicolas Geoffray | f0e3937 | 2014-11-12 17:50:07 +0000 | [diff] [blame] | 533 | |
Vladimir Marko | 0ebe0d8 | 2017-09-21 22:50:39 +0100 | [diff] [blame] | 534 | bool NeedsTwoRegisters(DataType::Type type ATTRIBUTE_UNUSED) const OVERRIDE { |
Nicolas Geoffray | 840e546 | 2015-01-07 16:01:24 +0000 | [diff] [blame] | 535 | return false; |
| 536 | } |
| 537 | |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 538 | // Check if the desired_string_load_kind is supported. If it is, return it, |
| 539 | // otherwise return a fall-back kind that should be used instead. |
| 540 | HLoadString::LoadKind GetSupportedLoadStringKind( |
| 541 | HLoadString::LoadKind desired_string_load_kind) OVERRIDE; |
| 542 | |
Vladimir Marko | dbb7f5b | 2016-03-30 13:23:58 +0100 | [diff] [blame] | 543 | // Check if the desired_class_load_kind is supported. If it is, return it, |
| 544 | // otherwise return a fall-back kind that should be used instead. |
| 545 | HLoadClass::LoadKind GetSupportedLoadClassKind( |
| 546 | HLoadClass::LoadKind desired_class_load_kind) OVERRIDE; |
| 547 | |
Vladimir Marko | dc151b2 | 2015-10-15 18:02:30 +0100 | [diff] [blame] | 548 | // Check if the desired_dispatch_info is supported. If it is, return it, |
| 549 | // otherwise return a fall-back info that should be used instead. |
| 550 | HInvokeStaticOrDirect::DispatchInfo GetSupportedInvokeStaticOrDirectDispatch( |
| 551 | const HInvokeStaticOrDirect::DispatchInfo& desired_dispatch_info, |
Nicolas Geoffray | 5e4e11e | 2016-09-22 13:17:41 +0100 | [diff] [blame] | 552 | HInvokeStaticOrDirect* invoke) OVERRIDE; |
Vladimir Marko | dc151b2 | 2015-10-15 18:02:30 +0100 | [diff] [blame] | 553 | |
Vladimir Marko | e7197bf | 2017-06-02 17:00:23 +0100 | [diff] [blame] | 554 | void GenerateStaticOrDirectCall( |
| 555 | HInvokeStaticOrDirect* invoke, Location temp, SlowPathCode* slow_path = nullptr) OVERRIDE; |
| 556 | void GenerateVirtualCall( |
| 557 | HInvokeVirtual* invoke, Location temp, SlowPathCode* slow_path = nullptr) OVERRIDE; |
Andreas Gampe | 85b62f2 | 2015-09-09 13:15:38 -0700 | [diff] [blame] | 558 | |
| 559 | void MoveFromReturnRegister(Location trg ATTRIBUTE_UNUSED, |
Vladimir Marko | 0ebe0d8 | 2017-09-21 22:50:39 +0100 | [diff] [blame] | 560 | DataType::Type type ATTRIBUTE_UNUSED) OVERRIDE { |
Andreas Gampe | 85b62f2 | 2015-09-09 13:15:38 -0700 | [diff] [blame] | 561 | UNIMPLEMENTED(FATAL); |
| 562 | } |
Andreas Gampe | 878d58c | 2015-01-15 23:24:00 -0800 | [diff] [blame] | 563 | |
Vladimir Marko | 6597946 | 2017-05-19 17:25:12 +0100 | [diff] [blame] | 564 | // Add a new PC-relative method patch for an instruction and return the label |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 565 | // to be bound before the instruction. The instruction will be either the |
| 566 | // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing |
| 567 | // to the associated ADRP patch label). |
Vladimir Marko | 6597946 | 2017-05-19 17:25:12 +0100 | [diff] [blame] | 568 | vixl::aarch64::Label* NewPcRelativeMethodPatch(MethodReference target_method, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 569 | vixl::aarch64::Label* adrp_label = nullptr); |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 570 | |
Vladimir Marko | 0eb882b | 2017-05-15 13:39:18 +0100 | [diff] [blame] | 571 | // Add a new .bss entry method patch for an instruction and return |
| 572 | // the label to be bound before the instruction. The instruction will be |
| 573 | // either the ADRP (pass `adrp_label = null`) or the LDR (pass `adrp_label` |
| 574 | // pointing to the associated ADRP patch label). |
| 575 | vixl::aarch64::Label* NewMethodBssEntryPatch(MethodReference target_method, |
| 576 | vixl::aarch64::Label* adrp_label = nullptr); |
| 577 | |
Vladimir Marko | dbb7f5b | 2016-03-30 13:23:58 +0100 | [diff] [blame] | 578 | // Add a new PC-relative type patch for an instruction and return the label |
| 579 | // to be bound before the instruction. The instruction will be either the |
| 580 | // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing |
| 581 | // to the associated ADRP patch label). |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 582 | vixl::aarch64::Label* NewPcRelativeTypePatch(const DexFile& dex_file, |
Andreas Gampe | a5b09a6 | 2016-11-17 15:21:22 -0800 | [diff] [blame] | 583 | dex::TypeIndex type_index, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 584 | vixl::aarch64::Label* adrp_label = nullptr); |
Vladimir Marko | dbb7f5b | 2016-03-30 13:23:58 +0100 | [diff] [blame] | 585 | |
Vladimir Marko | 1998cd0 | 2017-01-13 13:02:58 +0000 | [diff] [blame] | 586 | // Add a new .bss entry type patch for an instruction and return the label |
| 587 | // to be bound before the instruction. The instruction will be either the |
| 588 | // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing |
| 589 | // to the associated ADRP patch label). |
| 590 | vixl::aarch64::Label* NewBssEntryTypePatch(const DexFile& dex_file, |
| 591 | dex::TypeIndex type_index, |
| 592 | vixl::aarch64::Label* adrp_label = nullptr); |
| 593 | |
Vladimir Marko | 6597946 | 2017-05-19 17:25:12 +0100 | [diff] [blame] | 594 | // Add a new PC-relative string patch for an instruction and return the label |
| 595 | // to be bound before the instruction. The instruction will be either the |
| 596 | // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing |
| 597 | // to the associated ADRP patch label). |
| 598 | vixl::aarch64::Label* NewPcRelativeStringPatch(const DexFile& dex_file, |
| 599 | dex::StringIndex string_index, |
| 600 | vixl::aarch64::Label* adrp_label = nullptr); |
| 601 | |
Vladimir Marko | 6cfbdbc | 2017-07-25 13:26:39 +0100 | [diff] [blame] | 602 | // Add a new .bss entry string patch for an instruction and return the label |
| 603 | // to be bound before the instruction. The instruction will be either the |
| 604 | // ADRP (pass `adrp_label = null`) or the ADD (pass `adrp_label` pointing |
| 605 | // to the associated ADRP patch label). |
| 606 | vixl::aarch64::Label* NewStringBssEntryPatch(const DexFile& dex_file, |
| 607 | dex::StringIndex string_index, |
| 608 | vixl::aarch64::Label* adrp_label = nullptr); |
| 609 | |
Vladimir Marko | f4f2daa | 2017-03-20 18:26:59 +0000 | [diff] [blame] | 610 | // Add a new baker read barrier patch and return the label to be bound |
| 611 | // before the CBNZ instruction. |
| 612 | vixl::aarch64::Label* NewBakerReadBarrierPatch(uint32_t custom_data); |
| 613 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 614 | vixl::aarch64::Literal<uint32_t>* DeduplicateBootImageAddressLiteral(uint64_t address); |
Nicolas Geoffray | 132d836 | 2016-11-16 09:19:42 +0000 | [diff] [blame] | 615 | vixl::aarch64::Literal<uint32_t>* DeduplicateJitStringLiteral(const DexFile& dex_file, |
Nicolas Geoffray | f0acfe7 | 2017-01-09 20:54:52 +0000 | [diff] [blame] | 616 | dex::StringIndex string_index, |
| 617 | Handle<mirror::String> handle); |
Nicolas Geoffray | 22384ae | 2016-12-12 22:33:36 +0000 | [diff] [blame] | 618 | vixl::aarch64::Literal<uint32_t>* DeduplicateJitClassLiteral(const DexFile& dex_file, |
| 619 | dex::TypeIndex string_index, |
Nicolas Geoffray | 5247c08 | 2017-01-13 14:17:29 +0000 | [diff] [blame] | 620 | Handle<mirror::Class> handle); |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 621 | |
Vladimir Marko | aad75c6 | 2016-10-03 08:46:48 +0000 | [diff] [blame] | 622 | void EmitAdrpPlaceholder(vixl::aarch64::Label* fixup_label, vixl::aarch64::Register reg); |
| 623 | void EmitAddPlaceholder(vixl::aarch64::Label* fixup_label, |
| 624 | vixl::aarch64::Register out, |
| 625 | vixl::aarch64::Register base); |
| 626 | void EmitLdrOffsetPlaceholder(vixl::aarch64::Label* fixup_label, |
| 627 | vixl::aarch64::Register out, |
| 628 | vixl::aarch64::Register base); |
| 629 | |
Vladimir Marko | d8dbc8d | 2017-09-20 13:37:47 +0100 | [diff] [blame] | 630 | void EmitLinkerPatches(ArenaVector<linker::LinkerPatch>* linker_patches) OVERRIDE; |
Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 631 | |
Nicolas Geoffray | 132d836 | 2016-11-16 09:19:42 +0000 | [diff] [blame] | 632 | void EmitJitRootPatches(uint8_t* code, const uint8_t* roots_data) OVERRIDE; |
| 633 | |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 634 | // Fast path implementation of ReadBarrier::Barrier for a heap |
| 635 | // reference field load when Baker's read barriers are used. |
| 636 | void GenerateFieldLoadWithBakerReadBarrier(HInstruction* instruction, |
| 637 | Location ref, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 638 | vixl::aarch64::Register obj, |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 639 | uint32_t offset, |
Vladimir Marko | f4f2daa | 2017-03-20 18:26:59 +0000 | [diff] [blame] | 640 | Location maybe_temp, |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 641 | bool needs_null_check, |
| 642 | bool use_load_acquire); |
| 643 | // Fast path implementation of ReadBarrier::Barrier for a heap |
| 644 | // reference array load when Baker's read barriers are used. |
| 645 | void GenerateArrayLoadWithBakerReadBarrier(HInstruction* instruction, |
| 646 | Location ref, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 647 | vixl::aarch64::Register obj, |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 648 | uint32_t data_offset, |
| 649 | Location index, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 650 | vixl::aarch64::Register temp, |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 651 | bool needs_null_check); |
Roland Levillain | ba650a4 | 2017-03-06 13:52:32 +0000 | [diff] [blame] | 652 | // Factored implementation, used by GenerateFieldLoadWithBakerReadBarrier, |
| 653 | // GenerateArrayLoadWithBakerReadBarrier and some intrinsics. |
Roland Levillain | a1aa3b1 | 2016-10-26 13:03:38 +0100 | [diff] [blame] | 654 | // |
| 655 | // Load the object reference located at the address |
| 656 | // `obj + offset + (index << scale_factor)`, held by object `obj`, into |
| 657 | // `ref`, and mark it if needed. |
Roland Levillain | bfea335 | 2016-06-23 13:48:47 +0100 | [diff] [blame] | 658 | void GenerateReferenceLoadWithBakerReadBarrier(HInstruction* instruction, |
| 659 | Location ref, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 660 | vixl::aarch64::Register obj, |
Roland Levillain | bfea335 | 2016-06-23 13:48:47 +0100 | [diff] [blame] | 661 | uint32_t offset, |
| 662 | Location index, |
| 663 | size_t scale_factor, |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 664 | vixl::aarch64::Register temp, |
Roland Levillain | bfea335 | 2016-06-23 13:48:47 +0100 | [diff] [blame] | 665 | bool needs_null_check, |
Roland Levillain | ff48700 | 2017-03-07 16:50:01 +0000 | [diff] [blame] | 666 | bool use_load_acquire); |
| 667 | |
| 668 | // Generate code checking whether the the reference field at the |
| 669 | // address `obj + field_offset`, held by object `obj`, needs to be |
| 670 | // marked, and if so, marking it and updating the field within `obj` |
| 671 | // with the marked value. |
| 672 | // |
| 673 | // This routine is used for the implementation of the |
| 674 | // UnsafeCASObject intrinsic with Baker read barriers. |
| 675 | // |
| 676 | // This method has a structure similar to |
| 677 | // GenerateReferenceLoadWithBakerReadBarrier, but note that argument |
| 678 | // `ref` is only as a temporary here, and thus its value should not |
| 679 | // be used afterwards. |
| 680 | void UpdateReferenceFieldWithBakerReadBarrier(HInstruction* instruction, |
| 681 | Location ref, |
| 682 | vixl::aarch64::Register obj, |
| 683 | Location field_offset, |
| 684 | vixl::aarch64::Register temp, |
| 685 | bool needs_null_check, |
| 686 | bool use_load_acquire); |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 687 | |
Roland Levillain | ba650a4 | 2017-03-06 13:52:32 +0000 | [diff] [blame] | 688 | // Generate a heap reference load (with no read barrier). |
| 689 | void GenerateRawReferenceLoad(HInstruction* instruction, |
| 690 | Location ref, |
| 691 | vixl::aarch64::Register obj, |
| 692 | uint32_t offset, |
| 693 | Location index, |
| 694 | size_t scale_factor, |
| 695 | bool needs_null_check, |
| 696 | bool use_load_acquire); |
| 697 | |
Roland Levillain | 2b03a1f | 2017-06-06 16:09:59 +0100 | [diff] [blame] | 698 | // Emit code checking the status of the Marking Register, and |
| 699 | // aborting the program if MR does not match the value stored in the |
| 700 | // art::Thread object. Code is only emitted in debug mode and if |
| 701 | // CompilerOptions::EmitRunTimeChecksInDebugMode returns true. |
| 702 | // |
| 703 | // Argument `code` is used to identify the different occurrences of |
| 704 | // MaybeGenerateMarkingRegisterCheck in the code generator, and is |
| 705 | // passed to the BRK instruction. |
| 706 | // |
| 707 | // If `temp_loc` is a valid location, it is expected to be a |
| 708 | // register and will be used as a temporary to generate code; |
| 709 | // otherwise, a temporary will be fetched from the core register |
| 710 | // scratch pool. |
| 711 | virtual void MaybeGenerateMarkingRegisterCheck(int code, |
| 712 | Location temp_loc = Location::NoLocation()); |
| 713 | |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 714 | // Generate a read barrier for a heap reference within `instruction` |
| 715 | // using a slow path. |
Roland Levillain | 22ccc3a | 2015-11-24 13:10:05 +0000 | [diff] [blame] | 716 | // |
| 717 | // A read barrier for an object reference read from the heap is |
| 718 | // implemented as a call to the artReadBarrierSlow runtime entry |
| 719 | // point, which is passed the values in locations `ref`, `obj`, and |
| 720 | // `offset`: |
| 721 | // |
| 722 | // mirror::Object* artReadBarrierSlow(mirror::Object* ref, |
| 723 | // mirror::Object* obj, |
| 724 | // uint32_t offset); |
| 725 | // |
| 726 | // The `out` location contains the value returned by |
| 727 | // artReadBarrierSlow. |
| 728 | // |
| 729 | // When `index` is provided (i.e. for array accesses), the offset |
| 730 | // value passed to artReadBarrierSlow is adjusted to take `index` |
| 731 | // into account. |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 732 | void GenerateReadBarrierSlow(HInstruction* instruction, |
| 733 | Location out, |
| 734 | Location ref, |
| 735 | Location obj, |
| 736 | uint32_t offset, |
| 737 | Location index = Location::NoLocation()); |
Roland Levillain | 22ccc3a | 2015-11-24 13:10:05 +0000 | [diff] [blame] | 738 | |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 739 | // If read barriers are enabled, generate a read barrier for a heap |
| 740 | // reference using a slow path. If heap poisoning is enabled, also |
| 741 | // unpoison the reference in `out`. |
| 742 | void MaybeGenerateReadBarrierSlow(HInstruction* instruction, |
| 743 | Location out, |
| 744 | Location ref, |
| 745 | Location obj, |
| 746 | uint32_t offset, |
| 747 | Location index = Location::NoLocation()); |
Roland Levillain | 22ccc3a | 2015-11-24 13:10:05 +0000 | [diff] [blame] | 748 | |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 749 | // Generate a read barrier for a GC root within `instruction` using |
| 750 | // a slow path. |
Roland Levillain | 22ccc3a | 2015-11-24 13:10:05 +0000 | [diff] [blame] | 751 | // |
| 752 | // A read barrier for an object reference GC root is implemented as |
| 753 | // a call to the artReadBarrierForRootSlow runtime entry point, |
| 754 | // which is passed the value in location `root`: |
| 755 | // |
| 756 | // mirror::Object* artReadBarrierForRootSlow(GcRoot<mirror::Object>* root); |
| 757 | // |
| 758 | // The `out` location contains the value returned by |
| 759 | // artReadBarrierForRootSlow. |
Roland Levillain | 4401586 | 2016-01-22 11:47:17 +0000 | [diff] [blame] | 760 | void GenerateReadBarrierForRootSlow(HInstruction* instruction, Location out, Location root); |
Roland Levillain | 22ccc3a | 2015-11-24 13:10:05 +0000 | [diff] [blame] | 761 | |
Roland Levillain | f41f956 | 2016-09-14 19:26:48 +0100 | [diff] [blame] | 762 | void GenerateNop() OVERRIDE; |
David Srbecky | c7098ff | 2016-02-09 14:30:11 +0000 | [diff] [blame] | 763 | |
Roland Levillain | f41f956 | 2016-09-14 19:26:48 +0100 | [diff] [blame] | 764 | void GenerateImplicitNullCheck(HNullCheck* instruction) OVERRIDE; |
| 765 | void GenerateExplicitNullCheck(HNullCheck* instruction) OVERRIDE; |
Calin Juravle | 2ae4818 | 2016-03-16 14:05:09 +0000 | [diff] [blame] | 766 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 767 | private: |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 768 | using Uint64ToLiteralMap = ArenaSafeMap<uint64_t, vixl::aarch64::Literal<uint64_t>*>; |
| 769 | using Uint32ToLiteralMap = ArenaSafeMap<uint32_t, vixl::aarch64::Literal<uint32_t>*>; |
Nicolas Geoffray | 132d836 | 2016-11-16 09:19:42 +0000 | [diff] [blame] | 770 | using StringToLiteralMap = ArenaSafeMap<StringReference, |
| 771 | vixl::aarch64::Literal<uint32_t>*, |
| 772 | StringReferenceValueComparator>; |
Nicolas Geoffray | 22384ae | 2016-12-12 22:33:36 +0000 | [diff] [blame] | 773 | using TypeToLiteralMap = ArenaSafeMap<TypeReference, |
| 774 | vixl::aarch64::Literal<uint32_t>*, |
| 775 | TypeReferenceValueComparator>; |
Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 776 | |
Vladimir Marko | 0eb882b | 2017-05-15 13:39:18 +0100 | [diff] [blame] | 777 | vixl::aarch64::Literal<uint32_t>* DeduplicateUint32Literal(uint32_t value); |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 778 | vixl::aarch64::Literal<uint64_t>* DeduplicateUint64Literal(uint64_t value); |
Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 779 | |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 780 | // The PcRelativePatchInfo is used for PC-relative addressing of dex cache arrays |
Vladimir Marko | dbb7f5b | 2016-03-30 13:23:58 +0100 | [diff] [blame] | 781 | // and boot image strings/types. The only difference is the interpretation of the |
| 782 | // offset_or_index. |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 783 | struct PcRelativePatchInfo { |
| 784 | PcRelativePatchInfo(const DexFile& dex_file, uint32_t off_or_idx) |
| 785 | : target_dex_file(dex_file), offset_or_index(off_or_idx), label(), pc_insn_label() { } |
Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 786 | |
| 787 | const DexFile& target_dex_file; |
Vladimir Marko | dbb7f5b | 2016-03-30 13:23:58 +0100 | [diff] [blame] | 788 | // Either the dex cache array element offset or the string/type index. |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 789 | uint32_t offset_or_index; |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 790 | vixl::aarch64::Label label; |
| 791 | vixl::aarch64::Label* pc_insn_label; |
Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 792 | }; |
| 793 | |
Vladimir Marko | f4f2daa | 2017-03-20 18:26:59 +0000 | [diff] [blame] | 794 | struct BakerReadBarrierPatchInfo { |
| 795 | explicit BakerReadBarrierPatchInfo(uint32_t data) : label(), custom_data(data) { } |
| 796 | |
| 797 | vixl::aarch64::Label label; |
| 798 | uint32_t custom_data; |
| 799 | }; |
| 800 | |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 801 | vixl::aarch64::Label* NewPcRelativePatch(const DexFile& dex_file, |
| 802 | uint32_t offset_or_index, |
| 803 | vixl::aarch64::Label* adrp_label, |
| 804 | ArenaDeque<PcRelativePatchInfo>* patches); |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 805 | |
Zheng Xu | 3927c8b | 2015-11-18 17:46:25 +0800 | [diff] [blame] | 806 | void EmitJumpTables(); |
| 807 | |
Vladimir Marko | d8dbc8d | 2017-09-20 13:37:47 +0100 | [diff] [blame] | 808 | template <linker::LinkerPatch (*Factory)(size_t, const DexFile*, uint32_t, uint32_t)> |
Vladimir Marko | aad75c6 | 2016-10-03 08:46:48 +0000 | [diff] [blame] | 809 | static void EmitPcRelativeLinkerPatches(const ArenaDeque<PcRelativePatchInfo>& infos, |
Vladimir Marko | d8dbc8d | 2017-09-20 13:37:47 +0100 | [diff] [blame] | 810 | ArenaVector<linker::LinkerPatch>* linker_patches); |
Vladimir Marko | aad75c6 | 2016-10-03 08:46:48 +0000 | [diff] [blame] | 811 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 812 | // Labels for each block that will be compiled. |
Scott Wakeling | 97c72b7 | 2016-06-24 16:19:36 +0100 | [diff] [blame] | 813 | // We use a deque so that the `vixl::aarch64::Label` objects do not move in memory. |
| 814 | ArenaDeque<vixl::aarch64::Label> block_labels_; // Indexed by block id. |
| 815 | vixl::aarch64::Label frame_entry_label_; |
Alexandre Rames | c01a664 | 2016-04-15 11:54:06 +0100 | [diff] [blame] | 816 | ArenaVector<std::unique_ptr<JumpTableARM64>> jump_tables_; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 817 | |
| 818 | LocationsBuilderARM64 location_builder_; |
| 819 | InstructionCodeGeneratorARM64 instruction_visitor_; |
Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 820 | ParallelMoveResolverARM64 move_resolver_; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 821 | Arm64Assembler assembler_; |
Serban Constantinescu | 579885a | 2015-02-22 20:51:33 +0000 | [diff] [blame] | 822 | const Arm64InstructionSetFeatures& isa_features_; |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 823 | |
Vladimir Marko | cac5a7e | 2016-02-22 10:39:50 +0000 | [diff] [blame] | 824 | // Deduplication map for 32-bit literals, used for non-patchable boot image addresses. |
| 825 | Uint32ToLiteralMap uint32_literals_; |
Vladimir Marko | 0f0829b | 2016-12-13 13:50:14 +0000 | [diff] [blame] | 826 | // Deduplication map for 64-bit literals, used for non-patchable method address or method code. |
Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 827 | Uint64ToLiteralMap uint64_literals_; |
Vladimir Marko | 6597946 | 2017-05-19 17:25:12 +0100 | [diff] [blame] | 828 | // PC-relative method patch info for kBootImageLinkTimePcRelative. |
| 829 | ArenaDeque<PcRelativePatchInfo> pc_relative_method_patches_; |
Vladimir Marko | 0eb882b | 2017-05-15 13:39:18 +0100 | [diff] [blame] | 830 | // PC-relative method patch info for kBssEntry. |
| 831 | ArenaDeque<PcRelativePatchInfo> method_bss_entry_patches_; |
Vladimir Marko | 1998cd0 | 2017-01-13 13:02:58 +0000 | [diff] [blame] | 832 | // PC-relative type patch info for kBootImageLinkTimePcRelative. |
Vladimir Marko | dbb7f5b | 2016-03-30 13:23:58 +0100 | [diff] [blame] | 833 | ArenaDeque<PcRelativePatchInfo> pc_relative_type_patches_; |
Vladimir Marko | 1998cd0 | 2017-01-13 13:02:58 +0000 | [diff] [blame] | 834 | // PC-relative type patch info for kBssEntry. |
| 835 | ArenaDeque<PcRelativePatchInfo> type_bss_entry_patches_; |
Vladimir Marko | 6cfbdbc | 2017-07-25 13:26:39 +0100 | [diff] [blame] | 836 | // PC-relative String patch info; type depends on configuration (intern table or boot image PIC). |
Vladimir Marko | 6597946 | 2017-05-19 17:25:12 +0100 | [diff] [blame] | 837 | ArenaDeque<PcRelativePatchInfo> pc_relative_string_patches_; |
Vladimir Marko | 6cfbdbc | 2017-07-25 13:26:39 +0100 | [diff] [blame] | 838 | // PC-relative String patch info for kBssEntry. |
| 839 | ArenaDeque<PcRelativePatchInfo> string_bss_entry_patches_; |
Vladimir Marko | f4f2daa | 2017-03-20 18:26:59 +0000 | [diff] [blame] | 840 | // Baker read barrier patch info. |
| 841 | ArenaDeque<BakerReadBarrierPatchInfo> baker_read_barrier_patches_; |
Vladimir Marko | 5815501 | 2015-08-19 12:49:41 +0000 | [diff] [blame] | 842 | |
Nicolas Geoffray | 132d836 | 2016-11-16 09:19:42 +0000 | [diff] [blame] | 843 | // Patches for string literals in JIT compiled code. |
| 844 | StringToLiteralMap jit_string_patches_; |
Nicolas Geoffray | 22384ae | 2016-12-12 22:33:36 +0000 | [diff] [blame] | 845 | // Patches for class literals in JIT compiled code. |
| 846 | TypeToLiteralMap jit_class_patches_; |
Nicolas Geoffray | 132d836 | 2016-11-16 09:19:42 +0000 | [diff] [blame] | 847 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 848 | DISALLOW_COPY_AND_ASSIGN(CodeGeneratorARM64); |
| 849 | }; |
| 850 | |
Alexandre Rames | 3e69f16 | 2014-12-10 10:36:50 +0000 | [diff] [blame] | 851 | inline Arm64Assembler* ParallelMoveResolverARM64::GetAssembler() const { |
| 852 | return codegen_->GetAssembler(); |
| 853 | } |
| 854 | |
Alexandre Rames | 5319def | 2014-10-23 10:03:10 +0100 | [diff] [blame] | 855 | } // namespace arm64 |
| 856 | } // namespace art |
| 857 | |
| 858 | #endif // ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_ |