blob: 85b13448daebfbaf3d7124b1ea705b92ef4cfb30 [file] [log] [blame]
buzbee311ca162013-02-28 15:56:43 -08001/*
2 * Copyright (C) 2013 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_MIR_GRAPH_H_
18#define ART_COMPILER_DEX_MIR_GRAPH_H_
buzbee311ca162013-02-28 15:56:43 -080019
Ian Rogers0f678472014-03-10 16:18:37 -070020#include <stdint.h>
21
Mathieu Chartierb666f482015-02-18 14:33:14 -080022#include "base/arena_containers.h"
23#include "base/scoped_arena_containers.h"
buzbee311ca162013-02-28 15:56:43 -080024#include "dex_file.h"
25#include "dex_instruction.h"
Andreas Gampe0b9203e2015-01-22 20:39:27 -080026#include "dex_types.h"
Vladimir Markobe0e5462014-02-26 11:24:15 +000027#include "invoke_type.h"
Vladimir Markof096aad2014-01-23 15:51:58 +000028#include "mir_field_info.h"
29#include "mir_method_info.h"
Andreas Gampe4b537a82014-06-30 22:24:53 -070030#include "reg_location.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000031#include "reg_storage.h"
Mathieu Chartierb666f482015-02-18 14:33:14 -080032#include "utils/arena_bit_vector.h"
buzbee311ca162013-02-28 15:56:43 -080033
34namespace art {
35
Andreas Gampe0b9203e2015-01-22 20:39:27 -080036struct CompilationUnit;
37class DexCompilationUnit;
Vladimir Marko8b858e12014-11-27 14:52:37 +000038class DexFileMethodInliner;
Vladimir Marko95a05972014-05-30 10:01:32 +010039class GlobalValueNumbering;
Vladimir Marko7a01dc22015-01-02 17:00:44 +000040class GvnDeadCodeElimination;
Nicolas Geoffray216eaa22015-03-17 17:09:30 +000041class PassManager;
Vladimir Marko95a05972014-05-30 10:01:32 +010042
Andreas Gampe0b9203e2015-01-22 20:39:27 -080043// Forward declaration.
44class MIRGraph;
45
buzbee311ca162013-02-28 15:56:43 -080046enum DataFlowAttributePos {
47 kUA = 0,
48 kUB,
49 kUC,
50 kAWide,
51 kBWide,
52 kCWide,
53 kDA,
54 kIsMove,
55 kSetsConst,
56 kFormat35c,
57 kFormat3rc,
Udayan Banerjif2466a72014-07-09 19:14:53 -070058 kFormatExtended, // Extended format for extended MIRs.
Vladimir Marko7baa6f82014-10-09 18:01:24 +010059 kNullCheckA, // Null check of A.
60 kNullCheckB, // Null check of B.
buzbee311ca162013-02-28 15:56:43 -080061 kNullCheckOut0, // Null check out outgoing arg0.
62 kDstNonNull, // May assume dst is non-null.
63 kRetNonNull, // May assume retval is non-null.
64 kNullTransferSrc0, // Object copy src[0] -> dst.
65 kNullTransferSrcN, // Phi null check state transfer.
Vladimir Marko7baa6f82014-10-09 18:01:24 +010066 kRangeCheckC, // Range check of C.
buzbee311ca162013-02-28 15:56:43 -080067 kFPA,
68 kFPB,
69 kFPC,
70 kCoreA,
71 kCoreB,
72 kCoreC,
73 kRefA,
74 kRefB,
75 kRefC,
76 kUsesMethodStar, // Implicit use of Method*.
Vladimir Marko3d73ba22014-03-06 15:18:04 +000077 kUsesIField, // Accesses an instance field (IGET/IPUT).
78 kUsesSField, // Accesses a static field (SGET/SPUT).
Vladimir Marko66c6d7b2014-10-16 15:41:48 +010079 kCanInitializeClass, // Can trigger class initialization (SGET/SPUT/INVOKE_STATIC).
buzbee1da1e2f2013-11-15 13:37:01 -080080 kDoLVN, // Worth computing local value numbers.
buzbee311ca162013-02-28 15:56:43 -080081};
82
Ian Rogers0f678472014-03-10 16:18:37 -070083#define DF_NOP UINT64_C(0)
84#define DF_UA (UINT64_C(1) << kUA)
85#define DF_UB (UINT64_C(1) << kUB)
86#define DF_UC (UINT64_C(1) << kUC)
87#define DF_A_WIDE (UINT64_C(1) << kAWide)
88#define DF_B_WIDE (UINT64_C(1) << kBWide)
89#define DF_C_WIDE (UINT64_C(1) << kCWide)
90#define DF_DA (UINT64_C(1) << kDA)
91#define DF_IS_MOVE (UINT64_C(1) << kIsMove)
92#define DF_SETS_CONST (UINT64_C(1) << kSetsConst)
93#define DF_FORMAT_35C (UINT64_C(1) << kFormat35c)
94#define DF_FORMAT_3RC (UINT64_C(1) << kFormat3rc)
Udayan Banerjif2466a72014-07-09 19:14:53 -070095#define DF_FORMAT_EXTENDED (UINT64_C(1) << kFormatExtended)
Vladimir Marko7baa6f82014-10-09 18:01:24 +010096#define DF_NULL_CHK_A (UINT64_C(1) << kNullCheckA)
97#define DF_NULL_CHK_B (UINT64_C(1) << kNullCheckB)
Ian Rogers0f678472014-03-10 16:18:37 -070098#define DF_NULL_CHK_OUT0 (UINT64_C(1) << kNullCheckOut0)
99#define DF_NON_NULL_DST (UINT64_C(1) << kDstNonNull)
100#define DF_NON_NULL_RET (UINT64_C(1) << kRetNonNull)
101#define DF_NULL_TRANSFER_0 (UINT64_C(1) << kNullTransferSrc0)
102#define DF_NULL_TRANSFER_N (UINT64_C(1) << kNullTransferSrcN)
Vladimir Marko7baa6f82014-10-09 18:01:24 +0100103#define DF_RANGE_CHK_C (UINT64_C(1) << kRangeCheckC)
Ian Rogers0f678472014-03-10 16:18:37 -0700104#define DF_FP_A (UINT64_C(1) << kFPA)
105#define DF_FP_B (UINT64_C(1) << kFPB)
106#define DF_FP_C (UINT64_C(1) << kFPC)
107#define DF_CORE_A (UINT64_C(1) << kCoreA)
108#define DF_CORE_B (UINT64_C(1) << kCoreB)
109#define DF_CORE_C (UINT64_C(1) << kCoreC)
110#define DF_REF_A (UINT64_C(1) << kRefA)
111#define DF_REF_B (UINT64_C(1) << kRefB)
112#define DF_REF_C (UINT64_C(1) << kRefC)
113#define DF_UMS (UINT64_C(1) << kUsesMethodStar)
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000114#define DF_IFIELD (UINT64_C(1) << kUsesIField)
115#define DF_SFIELD (UINT64_C(1) << kUsesSField)
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100116#define DF_CLINIT (UINT64_C(1) << kCanInitializeClass)
Ian Rogers0f678472014-03-10 16:18:37 -0700117#define DF_LVN (UINT64_C(1) << kDoLVN)
buzbee311ca162013-02-28 15:56:43 -0800118
119#define DF_HAS_USES (DF_UA | DF_UB | DF_UC)
120
121#define DF_HAS_DEFS (DF_DA)
122
Vladimir Marko7baa6f82014-10-09 18:01:24 +0100123#define DF_HAS_NULL_CHKS (DF_NULL_CHK_A | \
124 DF_NULL_CHK_B | \
buzbee311ca162013-02-28 15:56:43 -0800125 DF_NULL_CHK_OUT0)
126
Vladimir Marko7baa6f82014-10-09 18:01:24 +0100127#define DF_HAS_RANGE_CHKS (DF_RANGE_CHK_C)
buzbee311ca162013-02-28 15:56:43 -0800128
129#define DF_HAS_NR_CHKS (DF_HAS_NULL_CHKS | \
130 DF_HAS_RANGE_CHKS)
131
132#define DF_A_IS_REG (DF_UA | DF_DA)
133#define DF_B_IS_REG (DF_UB)
134#define DF_C_IS_REG (DF_UC)
buzbee311ca162013-02-28 15:56:43 -0800135#define DF_USES_FP (DF_FP_A | DF_FP_B | DF_FP_C)
Bill Buzbee0b1191c2013-10-28 22:11:59 +0000136#define DF_NULL_TRANSFER (DF_NULL_TRANSFER_0 | DF_NULL_TRANSFER_N)
Vladimir Marko7baa6f82014-10-09 18:01:24 +0100137#define DF_IS_INVOKE (DF_FORMAT_35C | DF_FORMAT_3RC)
138
buzbee1fd33462013-03-25 13:40:45 -0700139enum OatMethodAttributes {
140 kIsLeaf, // Method is leaf.
buzbee1fd33462013-03-25 13:40:45 -0700141};
142
143#define METHOD_IS_LEAF (1 << kIsLeaf)
buzbee1fd33462013-03-25 13:40:45 -0700144
145// Minimum field size to contain Dalvik v_reg number.
146#define VREG_NUM_WIDTH 16
147
buzbee1fd33462013-03-25 13:40:45 -0700148#define INVALID_VREG (0xFFFFU)
buzbee1fd33462013-03-25 13:40:45 -0700149#define INVALID_OFFSET (0xDEADF00FU)
150
buzbee1fd33462013-03-25 13:40:45 -0700151#define MIR_IGNORE_NULL_CHECK (1 << kMIRIgnoreNullCheck)
buzbee1fd33462013-03-25 13:40:45 -0700152#define MIR_IGNORE_RANGE_CHECK (1 << kMIRIgnoreRangeCheck)
Vladimir Marko22fe45d2015-03-18 11:33:58 +0000153#define MIR_IGNORE_CHECK_CAST (1 << kMIRIgnoreCheckCast)
Vladimir Marko743b98c2014-11-24 19:45:41 +0000154#define MIR_STORE_NON_NULL_VALUE (1 << kMIRStoreNonNullValue)
Vladimir Marko66c6d7b2014-10-16 15:41:48 +0100155#define MIR_CLASS_IS_INITIALIZED (1 << kMIRClassIsInitialized)
156#define MIR_CLASS_IS_IN_DEX_CACHE (1 << kMIRClassIsInDexCache)
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700157#define MIR_IGNORE_DIV_ZERO_CHECK (1 << kMirIgnoreDivZeroCheck)
buzbee1fd33462013-03-25 13:40:45 -0700158#define MIR_INLINED (1 << kMIRInlined)
159#define MIR_INLINED_PRED (1 << kMIRInlinedPred)
160#define MIR_CALLEE (1 << kMIRCallee)
161#define MIR_IGNORE_SUSPEND_CHECK (1 << kMIRIgnoreSuspendCheck)
162#define MIR_DUP (1 << kMIRDup)
Yevgeny Rouban423b1372014-10-15 17:32:25 +0700163#define MIR_MARK (1 << kMIRMark)
Jean Christophe Beylerb5bce7c2014-07-25 12:32:18 -0700164#define MIR_STORE_NON_TEMPORAL (1 << kMIRStoreNonTemporal)
buzbee1fd33462013-03-25 13:40:45 -0700165
buzbee862a7602013-04-05 10:58:54 -0700166#define BLOCK_NAME_LEN 80
167
buzbee0d829482013-10-11 15:24:55 -0700168typedef uint16_t BasicBlockId;
169static const BasicBlockId NullBasicBlockId = 0;
Wei Jin04f4d8a2014-05-29 18:04:29 -0700170static constexpr bool kLeafOptimization = false;
buzbee0d829482013-10-11 15:24:55 -0700171
buzbee1fd33462013-03-25 13:40:45 -0700172/*
173 * In general, vreg/sreg describe Dalvik registers that originated with dx. However,
174 * it is useful to have compiler-generated temporary registers and have them treated
175 * in the same manner as dx-generated virtual registers. This struct records the SSA
176 * name of compiler-introduced temporaries.
177 */
178struct CompilerTemp {
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800179 int32_t v_reg; // Virtual register number for temporary.
180 int32_t s_reg_low; // SSA name for low Dalvik word.
181};
182
183enum CompilerTempType {
184 kCompilerTempVR, // A virtual register temporary.
185 kCompilerTempSpecialMethodPtr, // Temporary that keeps track of current method pointer.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700186 kCompilerTempBackend, // Temporary that is used by backend.
buzbee1fd33462013-03-25 13:40:45 -0700187};
188
189// When debug option enabled, records effectiveness of null and range check elimination.
190struct Checkstats {
buzbee0d829482013-10-11 15:24:55 -0700191 int32_t null_checks;
192 int32_t null_checks_eliminated;
193 int32_t range_checks;
194 int32_t range_checks_eliminated;
buzbee1fd33462013-03-25 13:40:45 -0700195};
196
197// Dataflow attributes of a basic block.
198struct BasicBlockDataFlow {
199 ArenaBitVector* use_v;
200 ArenaBitVector* def_v;
201 ArenaBitVector* live_in_v;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700202 int32_t* vreg_to_ssa_map_exit;
buzbee1fd33462013-03-25 13:40:45 -0700203};
204
205/*
206 * Normalized use/def for a MIR operation using SSA names rather than vregs. Note that
207 * uses/defs retain the Dalvik convention that long operations operate on a pair of 32-bit
208 * vregs. For example, "ADD_LONG v0, v2, v3" would have 2 defs (v0/v1) and 4 uses (v2/v3, v4/v5).
209 * Following SSA renaming, this is the primary struct used by code generators to locate
210 * operand and result registers. This is a somewhat confusing and unhelpful convention that
211 * we may want to revisit in the future.
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700212 *
213 * TODO:
214 * 1. Add accessors for uses/defs and make data private
215 * 2. Change fp_use/fp_def to a bit array (could help memory usage)
216 * 3. Combine array storage into internal array and handled via accessors from 1.
buzbee1fd33462013-03-25 13:40:45 -0700217 */
218struct SSARepresentation {
buzbee0d829482013-10-11 15:24:55 -0700219 int32_t* uses;
buzbee1fd33462013-03-25 13:40:45 -0700220 bool* fp_use;
buzbee0d829482013-10-11 15:24:55 -0700221 int32_t* defs;
buzbee1fd33462013-03-25 13:40:45 -0700222 bool* fp_def;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -0700223 int16_t num_uses_allocated;
224 int16_t num_defs_allocated;
225 int16_t num_uses;
226 int16_t num_defs;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700227
228 static uint32_t GetStartUseIndex(Instruction::Code opcode);
buzbee1fd33462013-03-25 13:40:45 -0700229};
230
231/*
232 * The Midlevel Intermediate Representation node, which may be largely considered a
233 * wrapper around a Dalvik byte code.
234 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700235class MIR : public ArenaObject<kArenaAllocMIR> {
236 public:
buzbee0d829482013-10-11 15:24:55 -0700237 /*
238 * TODO: remove embedded DecodedInstruction to save space, keeping only opcode. Recover
239 * additional fields on as-needed basis. Question: how to support MIR Pseudo-ops; probably
240 * need to carry aux data pointer.
241 */
Ian Rogers29a26482014-05-02 15:27:29 -0700242 struct DecodedInstruction {
243 uint32_t vA;
244 uint32_t vB;
245 uint64_t vB_wide; /* for k51l */
246 uint32_t vC;
247 uint32_t arg[5]; /* vC/D/E/F/G in invoke or filled-new-array */
248 Instruction::Code opcode;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700249
250 explicit DecodedInstruction():vA(0), vB(0), vB_wide(0), vC(0), opcode(Instruction::NOP) {
251 }
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700252
253 /*
254 * Given a decoded instruction representing a const bytecode, it updates
255 * the out arguments with proper values as dictated by the constant bytecode.
256 */
257 bool GetConstant(int64_t* ptr_value, bool* wide) const;
258
Jean Christophe Beyler2ab40eb2014-06-02 09:03:14 -0700259 static bool IsPseudoMirOp(Instruction::Code opcode) {
260 return static_cast<int>(opcode) >= static_cast<int>(kMirOpFirst);
261 }
262
263 static bool IsPseudoMirOp(int opcode) {
264 return opcode >= static_cast<int>(kMirOpFirst);
265 }
266
267 bool IsInvoke() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700268 return ((FlagsOf() & Instruction::kInvoke) == Instruction::kInvoke);
Jean Christophe Beyler2ab40eb2014-06-02 09:03:14 -0700269 }
270
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700271 bool IsStore() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700272 return ((FlagsOf() & Instruction::kStore) == Instruction::kStore);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700273 }
274
275 bool IsLoad() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700276 return ((FlagsOf() & Instruction::kLoad) == Instruction::kLoad);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700277 }
278
279 bool IsConditionalBranch() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700280 return (FlagsOf() == (Instruction::kContinue | Instruction::kBranch));
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700281 }
282
283 /**
284 * @brief Is the register C component of the decoded instruction a constant?
285 */
286 bool IsCFieldOrConstant() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700287 return ((FlagsOf() & Instruction::kRegCFieldOrConstant) == Instruction::kRegCFieldOrConstant);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700288 }
289
290 /**
291 * @brief Is the register C component of the decoded instruction a constant?
292 */
293 bool IsBFieldOrConstant() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700294 return ((FlagsOf() & Instruction::kRegBFieldOrConstant) == Instruction::kRegBFieldOrConstant);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700295 }
296
297 bool IsCast() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700298 return ((FlagsOf() & Instruction::kCast) == Instruction::kCast);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700299 }
300
301 /**
302 * @brief Does the instruction clobber memory?
303 * @details Clobber means that the instruction changes the memory not in a punctual way.
304 * Therefore any supposition on memory aliasing or memory contents should be disregarded
305 * when crossing such an instruction.
306 */
307 bool Clobbers() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700308 return ((FlagsOf() & Instruction::kClobber) == Instruction::kClobber);
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700309 }
310
311 bool IsLinear() const {
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700312 return (FlagsOf() & (Instruction::kAdd | Instruction::kSubtract)) != 0;
Jean Christophe Beylerc3db20b2014-05-05 21:09:40 -0700313 }
Jean Christophe Beylerfb0ea2d2014-07-29 13:20:42 -0700314
315 int FlagsOf() const;
Ian Rogers29a26482014-05-02 15:27:29 -0700316 } dalvikInsn;
317
buzbee0d829482013-10-11 15:24:55 -0700318 NarrowDexOffset offset; // Offset of the instruction in code units.
319 uint16_t optimization_flags;
320 int16_t m_unit_index; // From which method was this MIR included
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700321 BasicBlockId bb;
buzbee1fd33462013-03-25 13:40:45 -0700322 MIR* next;
323 SSARepresentation* ssa_rep;
buzbee1fd33462013-03-25 13:40:45 -0700324 union {
buzbee0d829482013-10-11 15:24:55 -0700325 // Incoming edges for phi node.
326 BasicBlockId* phi_incoming;
Vladimir Marko4376c872014-01-23 12:39:29 +0000327 // Establish link from check instruction (kMirOpCheck) to the actual throwing instruction.
buzbee1fd33462013-03-25 13:40:45 -0700328 MIR* throw_insn;
Vladimir Markoa1a70742014-03-03 10:28:05 +0000329 // Branch condition for fused cmp or select.
Vladimir Markoa8946072014-01-22 10:30:44 +0000330 ConditionCode ccode;
Vladimir Markobe0e5462014-02-26 11:24:15 +0000331 // IGET/IPUT lowering info index, points to MIRGraph::ifield_lowering_infos_. Due to limit on
332 // the number of code points (64K) and size of IGET/IPUT insn (2), this will never exceed 32K.
333 uint32_t ifield_lowering_info;
334 // SGET/SPUT lowering info index, points to MIRGraph::sfield_lowering_infos_. Due to limit on
335 // the number of code points (64K) and size of SGET/SPUT insn (2), this will never exceed 32K.
336 uint32_t sfield_lowering_info;
Vladimir Markof096aad2014-01-23 15:51:58 +0000337 // INVOKE data index, points to MIRGraph::method_lowering_infos_.
338 uint32_t method_lowering_info;
buzbee1fd33462013-03-25 13:40:45 -0700339 } meta;
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700340
Ian Rogers832336b2014-10-08 15:35:22 -0700341 explicit MIR() : offset(0), optimization_flags(0), m_unit_index(0), bb(NullBasicBlockId),
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700342 next(nullptr), ssa_rep(nullptr) {
343 memset(&meta, 0, sizeof(meta));
344 }
345
346 uint32_t GetStartUseIndex() const {
347 return SSARepresentation::GetStartUseIndex(dalvikInsn.opcode);
348 }
349
350 MIR* Copy(CompilationUnit *c_unit);
351 MIR* Copy(MIRGraph* mir_Graph);
buzbee1fd33462013-03-25 13:40:45 -0700352};
353
buzbee862a7602013-04-05 10:58:54 -0700354struct SuccessorBlockInfo;
355
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700356class BasicBlock : public DeletableArenaObject<kArenaAllocBB> {
357 public:
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100358 BasicBlock(BasicBlockId block_id, BBType type, ArenaAllocator* allocator)
359 : id(block_id),
360 dfs_id(), start_offset(), fall_through(), taken(), i_dom(), nesting_depth(),
361 block_type(type),
362 successor_block_list_type(kNotUsed),
363 visited(), hidden(), catch_entry(), explicit_throw(), conditional_branch(),
364 terminated_by_return(), dominates_return(), use_lvn(), first_mir_insn(),
365 last_mir_insn(), data_flow_info(), dominators(), i_dominated(), dom_frontier(),
366 predecessors(allocator->Adapter(kArenaAllocBBPredecessors)),
367 successor_blocks(allocator->Adapter(kArenaAllocSuccessor)) {
368 }
buzbee0d829482013-10-11 15:24:55 -0700369 BasicBlockId id;
370 BasicBlockId dfs_id;
371 NarrowDexOffset start_offset; // Offset in code units.
372 BasicBlockId fall_through;
373 BasicBlockId taken;
374 BasicBlockId i_dom; // Immediate dominator.
buzbee1fd33462013-03-25 13:40:45 -0700375 uint16_t nesting_depth;
buzbee0d829482013-10-11 15:24:55 -0700376 BBType block_type:4;
377 BlockListType successor_block_list_type:4;
378 bool visited:1;
379 bool hidden:1;
380 bool catch_entry:1;
381 bool explicit_throw:1;
382 bool conditional_branch:1;
buzbee1da1e2f2013-11-15 13:37:01 -0800383 bool terminated_by_return:1; // Block ends with a Dalvik return opcode.
384 bool dominates_return:1; // Is a member of return extended basic block.
385 bool use_lvn:1; // Run local value numbering on this block.
buzbee1fd33462013-03-25 13:40:45 -0700386 MIR* first_mir_insn;
387 MIR* last_mir_insn;
buzbee1fd33462013-03-25 13:40:45 -0700388 BasicBlockDataFlow* data_flow_info;
buzbee1fd33462013-03-25 13:40:45 -0700389 ArenaBitVector* dominators;
390 ArenaBitVector* i_dominated; // Set nodes being immediately dominated.
391 ArenaBitVector* dom_frontier; // Dominance frontier.
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100392 ArenaVector<BasicBlockId> predecessors;
393 ArenaVector<SuccessorBlockInfo*> successor_blocks;
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700394
395 void AppendMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700396 void AppendMIRList(MIR* first_list_mir, MIR* last_list_mir);
397 void AppendMIRList(const std::vector<MIR*>& insns);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700398 void PrependMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700399 void PrependMIRList(MIR* first_list_mir, MIR* last_list_mir);
400 void PrependMIRList(const std::vector<MIR*>& to_add);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700401 void InsertMIRAfter(MIR* current_mir, MIR* new_mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700402 void InsertMIRListAfter(MIR* insert_after, MIR* first_list_mir, MIR* last_list_mir);
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -0700403 MIR* FindPreviousMIR(MIR* mir);
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700404 void InsertMIRBefore(MIR* insert_before, MIR* list);
405 void InsertMIRListBefore(MIR* insert_before, MIR* first_list_mir, MIR* last_list_mir);
406 bool RemoveMIR(MIR* mir);
407 bool RemoveMIRList(MIR* first_list_mir, MIR* last_list_mir);
408
409 BasicBlock* Copy(CompilationUnit* c_unit);
410 BasicBlock* Copy(MIRGraph* mir_graph);
411
412 /**
413 * @brief Reset the optimization_flags field of each MIR.
414 */
415 void ResetOptimizationFlags(uint16_t reset_flags);
416
417 /**
Vladimir Markocb873d82014-12-08 15:16:54 +0000418 * @brief Kill the BasicBlock.
Vladimir Marko341e4252014-12-19 10:29:51 +0000419 * @details Unlink predecessors and successors, remove all MIRs, set the block type to kDead
420 * and set hidden to true.
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700421 */
Vladimir Markocb873d82014-12-08 15:16:54 +0000422 void Kill(MIRGraph* mir_graph);
Vladimir Marko312eb252014-10-07 15:01:57 +0100423
424 /**
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700425 * @brief Is ssa_reg the last SSA definition of that VR in the block?
426 */
427 bool IsSSALiveOut(const CompilationUnit* c_unit, int ssa_reg);
428
429 /**
430 * @brief Replace the edge going to old_bb to now go towards new_bb.
431 */
432 bool ReplaceChild(BasicBlockId old_bb, BasicBlockId new_bb);
433
434 /**
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100435 * @brief Erase the predecessor old_pred.
436 */
437 void ErasePredecessor(BasicBlockId old_pred);
438
439 /**
440 * @brief Update the predecessor array from old_pred to new_pred.
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700441 */
442 void UpdatePredecessor(BasicBlockId old_pred, BasicBlockId new_pred);
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700443
444 /**
Vladimir Marko26e7d452014-11-24 14:09:46 +0000445 * @brief Return first non-Phi insn.
446 */
447 MIR* GetFirstNonPhiInsn();
448
449 /**
Jean Christophe Beylercdacac42014-03-13 14:54:59 -0700450 * @brief Used to obtain the next MIR that follows unconditionally.
451 * @details The implementation does not guarantee that a MIR does not
452 * follow even if this method returns nullptr.
453 * @param mir_graph the MIRGraph.
454 * @param current The MIR for which to find an unconditional follower.
455 * @return Returns the following MIR if one can be found.
456 */
457 MIR* GetNextUnconditionalMir(MIRGraph* mir_graph, MIR* current);
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700458 bool IsExceptionBlock() const;
Jean Christophe Beyler85127582014-05-11 23:36:41 -0700459
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700460 private:
461 DISALLOW_COPY_AND_ASSIGN(BasicBlock);
buzbee1fd33462013-03-25 13:40:45 -0700462};
463
464/*
465 * The "blocks" field in "successor_block_list" points to an array of elements with the type
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700466 * "SuccessorBlockInfo". For catch blocks, key is type index for the exception. For switch
buzbee1fd33462013-03-25 13:40:45 -0700467 * blocks, key is the case value.
468 */
469struct SuccessorBlockInfo {
buzbee0d829482013-10-11 15:24:55 -0700470 BasicBlockId block;
buzbee1fd33462013-03-25 13:40:45 -0700471 int key;
472};
473
Jean Christophe Beylerf8c762b2014-05-02 12:54:37 -0700474/**
475 * @class ChildBlockIterator
476 * @brief Enable an easy iteration of the children.
477 */
478class ChildBlockIterator {
479 public:
480 /**
481 * @brief Constructs a child iterator.
482 * @param bb The basic whose children we need to iterate through.
483 * @param mir_graph The MIRGraph used to get the basic block during iteration.
484 */
485 ChildBlockIterator(BasicBlock* bb, MIRGraph* mir_graph);
486 BasicBlock* Next();
487
488 private:
489 BasicBlock* basic_block_;
490 MIRGraph* mir_graph_;
491 bool visited_fallthrough_;
492 bool visited_taken_;
493 bool have_successors_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100494 ArenaVector<SuccessorBlockInfo*>::const_iterator successor_iter_;
Jean Christophe Beylerf8c762b2014-05-02 12:54:37 -0700495};
496
buzbee1fd33462013-03-25 13:40:45 -0700497/*
buzbee1fd33462013-03-25 13:40:45 -0700498 * Collection of information describing an invoke, and the destination of
499 * the subsequent MOVE_RESULT (if applicable). Collected as a unit to enable
500 * more efficient invoke code generation.
501 */
502struct CallInfo {
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000503 size_t num_arg_words; // Note: word count, not arg count.
504 RegLocation* args; // One for each word of arguments.
505 RegLocation result; // Eventual target of MOVE_RESULT.
buzbee1fd33462013-03-25 13:40:45 -0700506 int opt_flags;
507 InvokeType type;
508 uint32_t dex_idx;
Mathieu Chartiere5f13e52015-02-24 09:37:21 -0800509 MethodReference method_ref;
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000510 uint32_t index; // Method idx for invokes, type idx for FilledNewArray.
buzbee1fd33462013-03-25 13:40:45 -0700511 uintptr_t direct_code;
512 uintptr_t direct_method;
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000513 RegLocation target; // Target of following move_result.
buzbee1fd33462013-03-25 13:40:45 -0700514 bool skip_this;
515 bool is_range;
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000516 DexOffset offset; // Offset in code units.
Vladimir Markof096aad2014-01-23 15:51:58 +0000517 MIR* mir;
buzbee1fd33462013-03-25 13:40:45 -0700518};
519
520
buzbee091cc402014-03-31 10:14:40 -0700521const RegLocation bad_loc = {kLocDalvikFrame, 0, 0, 0, 0, 0, 0, 0, 0, RegStorage(), INVALID_SREG,
522 INVALID_SREG};
buzbee311ca162013-02-28 15:56:43 -0800523
524class MIRGraph {
Ian Rogers71fe2672013-03-19 20:45:02 -0700525 public:
buzbee862a7602013-04-05 10:58:54 -0700526 MIRGraph(CompilationUnit* cu, ArenaAllocator* arena);
Razvan A Lupusoru6f4dcae2014-09-29 11:59:12 -0700527 virtual ~MIRGraph();
buzbee311ca162013-02-28 15:56:43 -0800528
Ian Rogers71fe2672013-03-19 20:45:02 -0700529 /*
buzbeeee17e0a2013-07-31 10:47:37 -0700530 * Examine the graph to determine whether it's worthwile to spend the time compiling
531 * this method.
532 */
Andreas Gampe060e6fe2014-06-19 11:34:06 -0700533 bool SkipCompilation(std::string* skip_message);
buzbeeee17e0a2013-07-31 10:47:37 -0700534
535 /*
Dave Allison39c3bfb2014-01-28 18:33:52 -0800536 * Should we skip the compilation of this method based on its name?
537 */
Andreas Gampe060e6fe2014-06-19 11:34:06 -0700538 bool SkipCompilationByName(const std::string& methodname);
Dave Allison39c3bfb2014-01-28 18:33:52 -0800539
540 /*
Ian Rogers71fe2672013-03-19 20:45:02 -0700541 * Parse dex method and add MIR at current insert point. Returns id (which is
542 * actually the index of the method in the m_units_ array).
543 */
544 void InlineMethod(const DexFile::CodeItem* code_item, uint32_t access_flags,
Ian Rogers8b2c0b92013-09-19 02:56:49 -0700545 InvokeType invoke_type, uint16_t class_def_idx,
Ian Rogers71fe2672013-03-19 20:45:02 -0700546 uint32_t method_idx, jobject class_loader, const DexFile& dex_file);
buzbee311ca162013-02-28 15:56:43 -0800547
Ian Rogers71fe2672013-03-19 20:45:02 -0700548 /* Find existing block */
Chao-ying Fu72f53af2014-11-11 16:48:40 -0800549 BasicBlock* FindBlock(DexOffset code_offset,
550 ScopedArenaVector<uint16_t>* dex_pc_to_block_map) {
551 return FindBlock(code_offset, false, nullptr, dex_pc_to_block_map);
Ian Rogers71fe2672013-03-19 20:45:02 -0700552 }
buzbee311ca162013-02-28 15:56:43 -0800553
Ian Rogers71fe2672013-03-19 20:45:02 -0700554 const uint16_t* GetCurrentInsns() const {
555 return current_code_item_->insns_;
556 }
buzbee311ca162013-02-28 15:56:43 -0800557
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700558 /**
559 * @brief Used to obtain the raw dex bytecode instruction pointer.
560 * @param m_unit_index The method index in MIRGraph (caused by having multiple methods).
561 * This is guaranteed to contain index 0 which is the base method being compiled.
562 * @return Returns the raw instruction pointer.
563 */
Andreas Gampe0b9203e2015-01-22 20:39:27 -0800564 const uint16_t* GetInsns(int m_unit_index) const;
buzbee311ca162013-02-28 15:56:43 -0800565
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700566 /**
567 * @brief Used to obtain the raw data table.
568 * @param mir sparse switch, packed switch, of fill-array-data
569 * @param table_offset The table offset from start of method.
570 * @return Returns the raw table pointer.
571 */
572 const uint16_t* GetTable(MIR* mir, uint32_t table_offset) const {
Ian Rogers832336b2014-10-08 15:35:22 -0700573 return GetInsns(mir->m_unit_index) + mir->offset + static_cast<int32_t>(table_offset);
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700574 }
575
Andreas Gampe44395962014-06-13 13:44:40 -0700576 unsigned int GetNumBlocks() const {
Vladimir Markoffda4992014-12-18 17:05:58 +0000577 return block_list_.size();
Ian Rogers71fe2672013-03-19 20:45:02 -0700578 }
buzbee311ca162013-02-28 15:56:43 -0800579
Razvan A Lupusoru75035972014-09-11 15:24:59 -0700580 /**
581 * @brief Provides the total size in code units of all instructions in MIRGraph.
582 * @details Includes the sizes of all methods in compilation unit.
583 * @return Returns the cumulative sum of all insn sizes (in code units).
584 */
585 size_t GetNumDalvikInsns() const;
buzbeeee17e0a2013-07-31 10:47:37 -0700586
Ian Rogers71fe2672013-03-19 20:45:02 -0700587 ArenaBitVector* GetTryBlockAddr() const {
588 return try_block_addr_;
589 }
buzbee311ca162013-02-28 15:56:43 -0800590
Ian Rogers71fe2672013-03-19 20:45:02 -0700591 BasicBlock* GetEntryBlock() const {
592 return entry_block_;
593 }
buzbee311ca162013-02-28 15:56:43 -0800594
Ian Rogers71fe2672013-03-19 20:45:02 -0700595 BasicBlock* GetExitBlock() const {
596 return exit_block_;
597 }
buzbee311ca162013-02-28 15:56:43 -0800598
Andreas Gampe44395962014-06-13 13:44:40 -0700599 BasicBlock* GetBasicBlock(unsigned int block_id) const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100600 DCHECK_LT(block_id, block_list_.size()); // NOTE: NullBasicBlockId is 0.
601 return (block_id == NullBasicBlockId) ? NULL : block_list_[block_id];
Ian Rogers71fe2672013-03-19 20:45:02 -0700602 }
buzbee311ca162013-02-28 15:56:43 -0800603
Ian Rogers71fe2672013-03-19 20:45:02 -0700604 size_t GetBasicBlockListCount() const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100605 return block_list_.size();
Ian Rogers71fe2672013-03-19 20:45:02 -0700606 }
buzbee311ca162013-02-28 15:56:43 -0800607
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100608 const ArenaVector<BasicBlock*>& GetBlockList() {
609 return block_list_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700610 }
buzbee311ca162013-02-28 15:56:43 -0800611
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100612 const ArenaVector<BasicBlockId>& GetDfsOrder() {
buzbee862a7602013-04-05 10:58:54 -0700613 return dfs_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700614 }
buzbee311ca162013-02-28 15:56:43 -0800615
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100616 const ArenaVector<BasicBlockId>& GetDfsPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700617 return dfs_post_order_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700618 }
buzbee311ca162013-02-28 15:56:43 -0800619
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100620 const ArenaVector<BasicBlockId>& GetDomPostOrder() {
buzbee862a7602013-04-05 10:58:54 -0700621 return dom_post_order_traversal_;
Ian Rogers71fe2672013-03-19 20:45:02 -0700622 }
buzbee311ca162013-02-28 15:56:43 -0800623
Ian Rogers71fe2672013-03-19 20:45:02 -0700624 int GetDefCount() const {
625 return def_count_;
626 }
buzbee311ca162013-02-28 15:56:43 -0800627
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700628 ArenaAllocator* GetArena() const {
buzbee862a7602013-04-05 10:58:54 -0700629 return arena_;
630 }
631
Ian Rogers71fe2672013-03-19 20:45:02 -0700632 void EnableOpcodeCounting() {
Vladimir Markoe4fcc5b2015-02-13 10:28:29 +0000633 opcode_count_ = arena_->AllocArray<int>(kNumPackedOpcodes, kArenaAllocMisc);
Ian Rogers71fe2672013-03-19 20:45:02 -0700634 }
buzbee311ca162013-02-28 15:56:43 -0800635
Ian Rogers71fe2672013-03-19 20:45:02 -0700636 void ShowOpcodeStats();
buzbee311ca162013-02-28 15:56:43 -0800637
Ian Rogers71fe2672013-03-19 20:45:02 -0700638 DexCompilationUnit* GetCurrentDexCompilationUnit() const {
639 return m_units_[current_method_];
640 }
buzbee311ca162013-02-28 15:56:43 -0800641
Jean Christophe Beylerd0a51552014-01-10 14:18:31 -0800642 /**
643 * @brief Dump a CFG into a dot file format.
644 * @param dir_prefix the directory the file will be created in.
645 * @param all_blocks does the dumper use all the basic blocks or use the reachable blocks.
646 * @param suffix does the filename require a suffix or not (default = nullptr).
647 */
648 void DumpCFG(const char* dir_prefix, bool all_blocks, const char* suffix = nullptr);
buzbee311ca162013-02-28 15:56:43 -0800649
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000650 bool HasFieldAccess() const {
651 return (merged_df_flags_ & (DF_IFIELD | DF_SFIELD)) != 0u;
652 }
653
Vladimir Markobfea9c22014-01-17 17:49:33 +0000654 bool HasStaticFieldAccess() const {
655 return (merged_df_flags_ & DF_SFIELD) != 0u;
656 }
657
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000658 bool HasInvokes() const {
659 // NOTE: These formats include the rare filled-new-array/range.
660 return (merged_df_flags_ & (DF_FORMAT_35C | DF_FORMAT_3RC)) != 0u;
661 }
662
Vladimir Markobe0e5462014-02-26 11:24:15 +0000663 void DoCacheFieldLoweringInfo();
664
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000665 const MirIFieldLoweringInfo& GetIFieldLoweringInfo(MIR* mir) const {
Vladimir Markoaf6925b2014-10-31 16:37:32 +0000666 return GetIFieldLoweringInfo(mir->meta.ifield_lowering_info);
667 }
668
669 const MirIFieldLoweringInfo& GetIFieldLoweringInfo(uint32_t lowering_info) const {
670 DCHECK_LT(lowering_info, ifield_lowering_infos_.size());
671 return ifield_lowering_infos_[lowering_info];
672 }
673
674 size_t GetIFieldLoweringInfoCount() const {
675 return ifield_lowering_infos_.size();
Vladimir Markobe0e5462014-02-26 11:24:15 +0000676 }
677
Vladimir Marko3d73ba22014-03-06 15:18:04 +0000678 const MirSFieldLoweringInfo& GetSFieldLoweringInfo(MIR* mir) const {
Vladimir Markoaf6925b2014-10-31 16:37:32 +0000679 return GetSFieldLoweringInfo(mir->meta.sfield_lowering_info);
680 }
681
682 const MirSFieldLoweringInfo& GetSFieldLoweringInfo(uint32_t lowering_info) const {
683 DCHECK_LT(lowering_info, sfield_lowering_infos_.size());
684 return sfield_lowering_infos_[lowering_info];
685 }
686
687 size_t GetSFieldLoweringInfoCount() const {
688 return sfield_lowering_infos_.size();
Vladimir Markobe0e5462014-02-26 11:24:15 +0000689 }
690
Vladimir Markof096aad2014-01-23 15:51:58 +0000691 void DoCacheMethodLoweringInfo();
692
Mathieu Chartiere5f13e52015-02-24 09:37:21 -0800693 const MirMethodLoweringInfo& GetMethodLoweringInfo(MIR* mir) const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100694 DCHECK_LT(mir->meta.method_lowering_info, method_lowering_infos_.size());
695 return method_lowering_infos_[mir->meta.method_lowering_info];
Vladimir Markof096aad2014-01-23 15:51:58 +0000696 }
697
Vladimir Marko9820b7c2014-01-02 16:40:37 +0000698 void ComputeInlineIFieldLoweringInfo(uint16_t field_idx, MIR* invoke, MIR* iget_or_iput);
699
buzbee1da1e2f2013-11-15 13:37:01 -0800700 void InitRegLocations();
701
702 void RemapRegLocations();
buzbee311ca162013-02-28 15:56:43 -0800703
Ian Rogers71fe2672013-03-19 20:45:02 -0700704 void DumpRegLocTable(RegLocation* table, int count);
buzbee311ca162013-02-28 15:56:43 -0800705
Vladimir Markoffda4992014-12-18 17:05:58 +0000706 void BasicBlockOptimizationStart();
Ian Rogers71fe2672013-03-19 20:45:02 -0700707 void BasicBlockOptimization();
Vladimir Markoffda4992014-12-18 17:05:58 +0000708 void BasicBlockOptimizationEnd();
buzbee311ca162013-02-28 15:56:43 -0800709
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100710 const ArenaVector<BasicBlockId>& GetTopologicalSortOrder() {
711 DCHECK(!topological_order_.empty());
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -0700712 return topological_order_;
713 }
714
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100715 const ArenaVector<BasicBlockId>& GetTopologicalSortOrderLoopEnds() {
716 DCHECK(!topological_order_loop_ends_.empty());
Vladimir Marko55fff042014-07-10 12:42:52 +0100717 return topological_order_loop_ends_;
718 }
719
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100720 const ArenaVector<BasicBlockId>& GetTopologicalSortOrderIndexes() {
721 DCHECK(!topological_order_indexes_.empty());
Vladimir Marko55fff042014-07-10 12:42:52 +0100722 return topological_order_indexes_;
723 }
724
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100725 ArenaVector<std::pair<uint16_t, bool>>* GetTopologicalSortOrderLoopHeadStack() {
726 DCHECK(!topological_order_.empty()); // Checking the main array, not the stack.
727 return &topological_order_loop_head_stack_;
Vladimir Marko55fff042014-07-10 12:42:52 +0100728 }
729
Vladimir Marko415ac882014-09-30 18:09:14 +0100730 size_t GetMaxNestedLoops() const {
731 return max_nested_loops_;
732 }
733
Vladimir Marko8b858e12014-11-27 14:52:37 +0000734 bool IsLoopHead(BasicBlockId bb_id) {
735 return topological_order_loop_ends_[topological_order_indexes_[bb_id]] != 0u;
736 }
737
Ian Rogers71fe2672013-03-19 20:45:02 -0700738 bool IsConst(int32_t s_reg) const {
buzbee862a7602013-04-05 10:58:54 -0700739 return is_constant_v_->IsBitSet(s_reg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700740 }
buzbee311ca162013-02-28 15:56:43 -0800741
Ian Rogers71fe2672013-03-19 20:45:02 -0700742 bool IsConst(RegLocation loc) const {
Mark Mendell5bb149e2013-12-17 13:26:54 -0800743 return loc.orig_sreg < 0 ? false : IsConst(loc.orig_sreg);
Ian Rogers71fe2672013-03-19 20:45:02 -0700744 }
buzbee311ca162013-02-28 15:56:43 -0800745
Ian Rogers71fe2672013-03-19 20:45:02 -0700746 int32_t ConstantValue(RegLocation loc) const {
747 DCHECK(IsConst(loc));
748 return constant_values_[loc.orig_sreg];
749 }
buzbee311ca162013-02-28 15:56:43 -0800750
Ian Rogers71fe2672013-03-19 20:45:02 -0700751 int32_t ConstantValue(int32_t s_reg) const {
752 DCHECK(IsConst(s_reg));
753 return constant_values_[s_reg];
754 }
buzbee311ca162013-02-28 15:56:43 -0800755
Razvan A Lupusorud04d3092014-08-04 12:30:20 -0700756 /**
757 * @brief Used to obtain 64-bit value of a pair of ssa registers.
758 * @param s_reg_low The ssa register representing the low bits.
759 * @param s_reg_high The ssa register representing the high bits.
760 * @return Retusn the 64-bit constant value.
761 */
762 int64_t ConstantValueWide(int32_t s_reg_low, int32_t s_reg_high) const {
763 DCHECK(IsConst(s_reg_low));
764 DCHECK(IsConst(s_reg_high));
765 return (static_cast<int64_t>(constant_values_[s_reg_high]) << 32) |
766 Low32Bits(static_cast<int64_t>(constant_values_[s_reg_low]));
767 }
768
Ian Rogers71fe2672013-03-19 20:45:02 -0700769 int64_t ConstantValueWide(RegLocation loc) const {
770 DCHECK(IsConst(loc));
Andreas Gampede0b9962014-08-27 14:24:42 -0700771 DCHECK(!loc.high_word); // Do not allow asking for the high partner.
772 DCHECK_LT(loc.orig_sreg + 1, GetNumSSARegs());
Ian Rogers71fe2672013-03-19 20:45:02 -0700773 return (static_cast<int64_t>(constant_values_[loc.orig_sreg + 1]) << 32) |
774 Low32Bits(static_cast<int64_t>(constant_values_[loc.orig_sreg]));
775 }
buzbee311ca162013-02-28 15:56:43 -0800776
Razvan A Lupusorud04d3092014-08-04 12:30:20 -0700777 /**
778 * @brief Used to mark ssa register as being constant.
779 * @param ssa_reg The ssa register.
780 * @param value The constant value of ssa register.
781 */
782 void SetConstant(int32_t ssa_reg, int32_t value);
783
784 /**
785 * @brief Used to mark ssa register and its wide counter-part as being constant.
786 * @param ssa_reg The ssa register.
787 * @param value The 64-bit constant value of ssa register and its pair.
788 */
789 void SetConstantWide(int32_t ssa_reg, int64_t value);
790
Ian Rogers71fe2672013-03-19 20:45:02 -0700791 bool IsConstantNullRef(RegLocation loc) const {
792 return loc.ref && loc.is_const && (ConstantValue(loc) == 0);
793 }
buzbee311ca162013-02-28 15:56:43 -0800794
Ian Rogers71fe2672013-03-19 20:45:02 -0700795 int GetNumSSARegs() const {
796 return num_ssa_regs_;
797 }
buzbee311ca162013-02-28 15:56:43 -0800798
Ian Rogers71fe2672013-03-19 20:45:02 -0700799 void SetNumSSARegs(int new_num) {
buzbee0d829482013-10-11 15:24:55 -0700800 /*
801 * TODO: It's theoretically possible to exceed 32767, though any cases which did
802 * would be filtered out with current settings. When orig_sreg field is removed
803 * from RegLocation, expand s_reg_low to handle all possible cases and remove DCHECK().
804 */
Andreas Gampe0d8ea462014-07-17 18:04:32 -0700805 CHECK_EQ(new_num, static_cast<int16_t>(new_num));
Ian Rogers71fe2672013-03-19 20:45:02 -0700806 num_ssa_regs_ = new_num;
807 }
buzbee311ca162013-02-28 15:56:43 -0800808
buzbee862a7602013-04-05 10:58:54 -0700809 unsigned int GetNumReachableBlocks() const {
Ian Rogers71fe2672013-03-19 20:45:02 -0700810 return num_reachable_blocks_;
811 }
buzbee311ca162013-02-28 15:56:43 -0800812
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100813 uint32_t GetUseCount(int sreg) const {
814 DCHECK_LT(static_cast<size_t>(sreg), use_counts_.size());
815 return use_counts_[sreg];
Ian Rogers71fe2672013-03-19 20:45:02 -0700816 }
buzbee311ca162013-02-28 15:56:43 -0800817
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100818 uint32_t GetRawUseCount(int sreg) const {
819 DCHECK_LT(static_cast<size_t>(sreg), raw_use_counts_.size());
820 return raw_use_counts_[sreg];
Ian Rogers71fe2672013-03-19 20:45:02 -0700821 }
buzbee311ca162013-02-28 15:56:43 -0800822
Ian Rogers71fe2672013-03-19 20:45:02 -0700823 int GetSSASubscript(int ssa_reg) const {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100824 DCHECK_LT(static_cast<size_t>(ssa_reg), ssa_subscripts_.size());
825 return ssa_subscripts_[ssa_reg];
Ian Rogers71fe2672013-03-19 20:45:02 -0700826 }
buzbee311ca162013-02-28 15:56:43 -0800827
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700828 RegLocation GetRawSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700829 DCHECK(num < mir->ssa_rep->num_uses);
830 RegLocation res = reg_location_[mir->ssa_rep->uses[num]];
831 return res;
832 }
833
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700834 RegLocation GetRawDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700835 DCHECK_GT(mir->ssa_rep->num_defs, 0);
836 RegLocation res = reg_location_[mir->ssa_rep->defs[0]];
837 return res;
838 }
839
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700840 RegLocation GetDest(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700841 RegLocation res = GetRawDest(mir);
842 DCHECK(!res.wide);
843 return res;
844 }
845
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700846 RegLocation GetSrc(MIR* mir, int num) {
buzbee1fd33462013-03-25 13:40:45 -0700847 RegLocation res = GetRawSrc(mir, num);
848 DCHECK(!res.wide);
849 return res;
850 }
851
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700852 RegLocation GetDestWide(MIR* mir) {
buzbee1fd33462013-03-25 13:40:45 -0700853 RegLocation res = GetRawDest(mir);
854 DCHECK(res.wide);
855 return res;
856 }
857
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700858 RegLocation GetSrcWide(MIR* mir, int low) {
buzbee1fd33462013-03-25 13:40:45 -0700859 RegLocation res = GetRawSrc(mir, low);
860 DCHECK(res.wide);
861 return res;
862 }
863
864 RegLocation GetBadLoc() {
865 return bad_loc;
866 }
867
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800868 int GetMethodSReg() const {
buzbee1fd33462013-03-25 13:40:45 -0700869 return method_sreg_;
870 }
871
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800872 /**
873 * @brief Used to obtain the number of compiler temporaries being used.
874 * @return Returns the number of compiler temporaries.
875 */
876 size_t GetNumUsedCompilerTemps() const {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700877 // Assume that the special temps will always be used.
878 return GetNumNonSpecialCompilerTemps() + max_available_special_compiler_temps_;
879 }
880
881 /**
882 * @brief Used to obtain number of bytes needed for special temps.
883 * @details This space is always needed because temps have special location on stack.
884 * @return Returns number of bytes for the special temps.
885 */
886 size_t GetNumBytesForSpecialTemps() const;
887
888 /**
889 * @brief Used by backend as a hint for maximum number of bytes for non-special temps.
890 * @details Returns 4 bytes for each temp because that is the maximum amount needed
891 * for storing each temp. The BE could be smarter though and allocate a smaller
892 * spill region.
893 * @return Returns the maximum number of bytes needed for non-special temps.
894 */
895 size_t GetMaximumBytesForNonSpecialTemps() const {
896 return GetNumNonSpecialCompilerTemps() * sizeof(uint32_t);
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800897 }
898
899 /**
900 * @brief Used to obtain the number of non-special compiler temporaries being used.
901 * @return Returns the number of non-special compiler temporaries.
902 */
903 size_t GetNumNonSpecialCompilerTemps() const {
904 return num_non_special_compiler_temps_;
905 }
906
907 /**
908 * @brief Used to set the total number of available non-special compiler temporaries.
909 * @details Can fail setting the new max if there are more temps being used than the new_max.
910 * @param new_max The new maximum number of non-special compiler temporaries.
911 * @return Returns true if the max was set and false if failed to set.
912 */
913 bool SetMaxAvailableNonSpecialCompilerTemps(size_t new_max) {
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700914 // Make sure that enough temps still exist for backend and also that the
915 // new max can still keep around all of the already requested temps.
916 if (new_max < (GetNumNonSpecialCompilerTemps() + reserved_temps_for_backend_)) {
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800917 return false;
918 } else {
919 max_available_non_special_compiler_temps_ = new_max;
920 return true;
921 }
922 }
923
924 /**
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700925 * @brief Provides the number of non-special compiler temps available for use by ME.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800926 * @details Even if this returns zero, special compiler temps are guaranteed to be available.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700927 * Additionally, this makes sure to not use any temps reserved for BE only.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800928 * @return Returns the number of available temps.
929 */
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700930 size_t GetNumAvailableVRTemps();
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800931
932 /**
933 * @brief Used to obtain the maximum number of compiler temporaries that can be requested.
934 * @return Returns the maximum number of compiler temporaries, whether used or not.
935 */
936 size_t GetMaxPossibleCompilerTemps() const {
937 return max_available_special_compiler_temps_ + max_available_non_special_compiler_temps_;
938 }
939
940 /**
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700941 * @brief Used to signal that the compiler temps have been committed.
942 * @details This should be used once the number of temps can no longer change,
943 * such as after frame size is committed and cannot be changed.
944 */
945 void CommitCompilerTemps() {
946 compiler_temps_committed_ = true;
947 }
948
949 /**
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800950 * @brief Used to obtain a new unique compiler temporary.
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -0700951 * @details Two things are done for convenience when allocating a new compiler
952 * temporary. The ssa register is automatically requested and the information
953 * about reg location is filled. This helps when the temp is requested post
954 * ssa initialization, such as when temps are requested by the backend.
955 * @warning If the temp requested will be used for ME and have multiple versions,
956 * the sreg provided by the temp will be invalidated on next ssa recalculation.
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800957 * @param ct_type Type of compiler temporary requested.
958 * @param wide Whether we should allocate a wide temporary.
959 * @return Returns the newly created compiler temporary.
960 */
961 CompilerTemp* GetNewCompilerTemp(CompilerTempType ct_type, bool wide);
962
Vladimir Markocc234812015-04-07 09:36:09 +0100963 /**
964 * @brief Used to remove last created compiler temporary when it's not needed.
965 * @param temp the temporary to remove.
966 */
967 void RemoveLastCompilerTemp(CompilerTempType ct_type, bool wide, CompilerTemp* temp);
968
buzbee1fd33462013-03-25 13:40:45 -0700969 bool MethodIsLeaf() {
970 return attributes_ & METHOD_IS_LEAF;
971 }
972
973 RegLocation GetRegLocation(int index) {
Mark Mendell67c39c42014-01-31 17:28:00 -0800974 DCHECK((index >= 0) && (index < num_ssa_regs_));
buzbee1fd33462013-03-25 13:40:45 -0700975 return reg_location_[index];
976 }
977
978 RegLocation GetMethodLoc() {
979 return reg_location_[method_sreg_];
980 }
981
Vladimir Marko8b858e12014-11-27 14:52:37 +0000982 bool IsBackEdge(BasicBlock* branch_bb, BasicBlockId target_bb_id) {
983 DCHECK_NE(target_bb_id, NullBasicBlockId);
984 DCHECK_LT(target_bb_id, topological_order_indexes_.size());
985 DCHECK_LT(branch_bb->id, topological_order_indexes_.size());
986 return topological_order_indexes_[target_bb_id] <= topological_order_indexes_[branch_bb->id];
buzbee9329e6d2013-08-19 12:55:10 -0700987 }
988
Vladimir Marko8b858e12014-11-27 14:52:37 +0000989 bool IsSuspendCheckEdge(BasicBlock* branch_bb, BasicBlockId target_bb_id) {
990 if (!IsBackEdge(branch_bb, target_bb_id)) {
991 return false;
992 }
993 if (suspend_checks_in_loops_ == nullptr) {
994 // We didn't run suspend check elimination.
995 return true;
996 }
997 uint16_t target_depth = GetBasicBlock(target_bb_id)->nesting_depth;
998 return (suspend_checks_in_loops_[branch_bb->id] & (1u << (target_depth - 1u))) == 0;
buzbee9329e6d2013-08-19 12:55:10 -0700999 }
1000
buzbee0d829482013-10-11 15:24:55 -07001001 void CountBranch(DexOffset target_offset) {
buzbeeb48819d2013-09-14 16:15:25 -07001002 if (target_offset <= current_offset_) {
1003 backward_branches_++;
1004 } else {
1005 forward_branches_++;
1006 }
1007 }
1008
1009 int GetBranchCount() {
1010 return backward_branches_ + forward_branches_;
1011 }
1012
buzbeeb1f1d642014-02-27 12:55:32 -08001013 // Is this vreg in the in set?
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07001014 bool IsInVReg(uint32_t vreg) {
1015 return (vreg >= GetFirstInVR()) && (vreg < GetFirstTempVR());
1016 }
1017
1018 uint32_t GetNumOfCodeVRs() const {
1019 return current_code_item_->registers_size_;
1020 }
1021
1022 uint32_t GetNumOfCodeAndTempVRs() const {
1023 // Include all of the possible temps so that no structures overflow when initialized.
1024 return GetNumOfCodeVRs() + GetMaxPossibleCompilerTemps();
1025 }
1026
1027 uint32_t GetNumOfLocalCodeVRs() const {
1028 // This also refers to the first "in" VR.
1029 return GetNumOfCodeVRs() - current_code_item_->ins_size_;
1030 }
1031
1032 uint32_t GetNumOfInVRs() const {
1033 return current_code_item_->ins_size_;
1034 }
1035
1036 uint32_t GetNumOfOutVRs() const {
1037 return current_code_item_->outs_size_;
1038 }
1039
1040 uint32_t GetFirstInVR() const {
1041 return GetNumOfLocalCodeVRs();
1042 }
1043
1044 uint32_t GetFirstTempVR() const {
1045 // Temp VRs immediately follow code VRs.
1046 return GetNumOfCodeVRs();
1047 }
1048
1049 uint32_t GetFirstSpecialTempVR() const {
1050 // Special temps appear first in the ordering before non special temps.
1051 return GetFirstTempVR();
1052 }
1053
1054 uint32_t GetFirstNonSpecialTempVR() const {
1055 // We always leave space for all the special temps before the non-special ones.
1056 return GetFirstSpecialTempVR() + max_available_special_compiler_temps_;
buzbeeb1f1d642014-02-27 12:55:32 -08001057 }
1058
Vladimir Marko312eb252014-10-07 15:01:57 +01001059 bool HasTryCatchBlocks() const {
1060 return current_code_item_->tries_size_ != 0;
1061 }
1062
Ian Rogers71fe2672013-03-19 20:45:02 -07001063 void DumpCheckStats();
Ian Rogers71fe2672013-03-19 20:45:02 -07001064 MIR* FindMoveResult(BasicBlock* bb, MIR* mir);
Vladimir Marko7a01dc22015-01-02 17:00:44 +00001065
1066 /* Return the base virtual register for a SSA name */
1067 int SRegToVReg(int ssa_reg) const {
1068 return ssa_base_vregs_[ssa_reg];
1069 }
1070
Ian Rogers71fe2672013-03-19 20:45:02 -07001071 void VerifyDataflow();
Ian Rogers71fe2672013-03-19 20:45:02 -07001072 void CheckForDominanceFrontier(BasicBlock* dom_bb, const BasicBlock* succ_bb);
Vladimir Marko67c72b82014-10-09 12:26:10 +01001073 bool EliminateNullChecksGate();
1074 bool EliminateNullChecks(BasicBlock* bb);
1075 void EliminateNullChecksEnd();
1076 bool InferTypes(BasicBlock* bb);
Vladimir Markobfea9c22014-01-17 17:49:33 +00001077 bool EliminateClassInitChecksGate();
1078 bool EliminateClassInitChecks(BasicBlock* bb);
1079 void EliminateClassInitChecksEnd();
Vladimir Marko95a05972014-05-30 10:01:32 +01001080 bool ApplyGlobalValueNumberingGate();
1081 bool ApplyGlobalValueNumbering(BasicBlock* bb);
1082 void ApplyGlobalValueNumberingEnd();
Vladimir Marko7a01dc22015-01-02 17:00:44 +00001083 bool EliminateDeadCodeGate();
1084 bool EliminateDeadCode(BasicBlock* bb);
1085 void EliminateDeadCodeEnd();
Vladimir Marko8b858e12014-11-27 14:52:37 +00001086 bool EliminateSuspendChecksGate();
1087 bool EliminateSuspendChecks(BasicBlock* bb);
Vladimir Markoaf6925b2014-10-31 16:37:32 +00001088
1089 uint16_t GetGvnIFieldId(MIR* mir) const {
1090 DCHECK(IsInstructionIGetOrIPut(mir->dalvikInsn.opcode));
1091 DCHECK_LT(mir->meta.ifield_lowering_info, ifield_lowering_infos_.size());
Vladimir Marko7a01dc22015-01-02 17:00:44 +00001092 DCHECK(temp_.gvn.ifield_ids != nullptr);
1093 return temp_.gvn.ifield_ids[mir->meta.ifield_lowering_info];
Vladimir Markoaf6925b2014-10-31 16:37:32 +00001094 }
1095
1096 uint16_t GetGvnSFieldId(MIR* mir) const {
1097 DCHECK(IsInstructionSGetOrSPut(mir->dalvikInsn.opcode));
1098 DCHECK_LT(mir->meta.sfield_lowering_info, sfield_lowering_infos_.size());
Vladimir Marko7a01dc22015-01-02 17:00:44 +00001099 DCHECK(temp_.gvn.sfield_ids != nullptr);
1100 return temp_.gvn.sfield_ids[mir->meta.sfield_lowering_info];
Vladimir Markoaf6925b2014-10-31 16:37:32 +00001101 }
1102
buzbee28c23002013-09-07 09:12:27 -07001103 /*
1104 * Type inference handling helpers. Because Dalvik's bytecode is not fully typed,
1105 * we have to do some work to figure out the sreg type. For some operations it is
1106 * clear based on the opcode (i.e. ADD_FLOAT v0, v1, v2), but for others (MOVE), we
1107 * may never know the "real" type.
1108 *
1109 * We perform the type inference operation by using an iterative walk over
1110 * the graph, propagating types "defined" by typed opcodes to uses and defs in
1111 * non-typed opcodes (such as MOVE). The Setxx(index) helpers are used to set defined
1112 * types on typed opcodes (such as ADD_INT). The Setxx(index, is_xx) form is used to
1113 * propagate types through non-typed opcodes such as PHI and MOVE. The is_xx flag
1114 * tells whether our guess of the type is based on a previously typed definition.
1115 * If so, the defined type takes precedence. Note that it's possible to have the same sreg
1116 * show multiple defined types because dx treats constants as untyped bit patterns.
1117 * The return value of the Setxx() helpers says whether or not the Setxx() action changed
1118 * the current guess, and is used to know when to terminate the iterative walk.
1119 */
buzbee1fd33462013-03-25 13:40:45 -07001120 bool SetFp(int index, bool is_fp);
buzbee28c23002013-09-07 09:12:27 -07001121 bool SetFp(int index);
buzbee1fd33462013-03-25 13:40:45 -07001122 bool SetCore(int index, bool is_core);
buzbee28c23002013-09-07 09:12:27 -07001123 bool SetCore(int index);
buzbee1fd33462013-03-25 13:40:45 -07001124 bool SetRef(int index, bool is_ref);
buzbee28c23002013-09-07 09:12:27 -07001125 bool SetRef(int index);
buzbee1fd33462013-03-25 13:40:45 -07001126 bool SetWide(int index, bool is_wide);
buzbee28c23002013-09-07 09:12:27 -07001127 bool SetWide(int index);
buzbee1fd33462013-03-25 13:40:45 -07001128 bool SetHigh(int index, bool is_high);
buzbee28c23002013-09-07 09:12:27 -07001129 bool SetHigh(int index);
1130
buzbee8c7a02a2014-06-14 12:33:09 -07001131 bool PuntToInterpreter() {
1132 return punt_to_interpreter_;
1133 }
1134
Vladimir Marko7a01dc22015-01-02 17:00:44 +00001135 void SetPuntToInterpreter(bool val);
buzbee8c7a02a2014-06-14 12:33:09 -07001136
Razvan A Lupusoru1500e6f2014-08-22 15:39:50 -07001137 void DisassembleExtendedInstr(const MIR* mir, std::string* decoded_mir);
buzbee1fd33462013-03-25 13:40:45 -07001138 char* GetDalvikDisassembly(const MIR* mir);
buzbee1fd33462013-03-25 13:40:45 -07001139 void ReplaceSpecialChars(std::string& str);
1140 std::string GetSSAName(int ssa_reg);
1141 std::string GetSSANameWithConst(int ssa_reg, bool singles_only);
1142 void GetBlockName(BasicBlock* bb, char* name);
Serguei Katkov717a3e42014-11-13 17:19:42 +06001143 const char* GetShortyFromMethodReference(const MethodReference& target_method);
buzbee1fd33462013-03-25 13:40:45 -07001144 void DumpMIRGraph();
1145 CallInfo* NewMemCallInfo(BasicBlock* bb, MIR* mir, InvokeType type, bool is_range);
buzbee862a7602013-04-05 10:58:54 -07001146 BasicBlock* NewMemBB(BBType block_type, int block_id);
Jean Christophe Beyler3aa57732014-04-17 12:47:24 -07001147 MIR* NewMIR();
buzbee0d829482013-10-11 15:24:55 -07001148 MIR* AdvanceMIR(BasicBlock** p_bb, MIR* mir);
1149 BasicBlock* NextDominatedBlock(BasicBlock* bb);
1150 bool LayoutBlocks(BasicBlock* bb);
Jean Christophe Beyler44e5bde2014-04-29 14:40:41 -07001151 void ComputeTopologicalSortOrder();
Jean Christophe Beyler85127582014-05-11 23:36:41 -07001152 BasicBlock* CreateNewBB(BBType block_type);
buzbee311ca162013-02-28 15:56:43 -08001153
Razvan A Lupusorucb804742014-07-09 16:42:19 -07001154 bool InlineSpecialMethodsGate();
1155 void InlineSpecialMethodsStart();
1156 void InlineSpecialMethods(BasicBlock* bb);
1157 void InlineSpecialMethodsEnd();
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001158
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001159 /**
1160 * @brief Perform the initial preparation for the Method Uses.
1161 */
1162 void InitializeMethodUses();
1163
1164 /**
1165 * @brief Perform the initial preparation for the Constant Propagation.
1166 */
1167 void InitializeConstantPropagation();
1168
1169 /**
1170 * @brief Perform the initial preparation for the SSA Transformation.
1171 */
Vladimir Markoa5b8fde2014-05-23 15:16:44 +01001172 void SSATransformationStart();
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001173
1174 /**
1175 * @brief Insert a the operands for the Phi nodes.
1176 * @param bb the considered BasicBlock.
1177 * @return true
1178 */
1179 bool InsertPhiNodeOperands(BasicBlock* bb);
1180
1181 /**
Vladimir Markoa5b8fde2014-05-23 15:16:44 +01001182 * @brief Perform the cleanup after the SSA Transformation.
1183 */
1184 void SSATransformationEnd();
1185
1186 /**
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001187 * @brief Perform constant propagation on a BasicBlock.
1188 * @param bb the considered BasicBlock.
1189 */
1190 void DoConstantPropagation(BasicBlock* bb);
1191
1192 /**
Vladimir Markocc234812015-04-07 09:36:09 +01001193 * @brief Get use count weight for a given block.
1194 * @param bb the BasicBlock.
1195 */
1196 uint32_t GetUseCountWeight(BasicBlock* bb) const;
1197
1198 /**
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001199 * @brief Count the uses in the BasicBlock
1200 * @param bb the BasicBlock
1201 */
Vladimir Marko8b858e12014-11-27 14:52:37 +00001202 void CountUses(BasicBlock* bb);
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001203
Jean Christophe Beylercc794c32014-05-02 09:34:13 -07001204 static uint64_t GetDataFlowAttributes(Instruction::Code opcode);
1205 static uint64_t GetDataFlowAttributes(MIR* mir);
1206
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001207 /**
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001208 * @brief Combine BasicBlocks
1209 * @param the BasicBlock we are considering
1210 */
1211 void CombineBlocks(BasicBlock* bb);
1212
1213 void ClearAllVisitedFlags();
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001214
1215 void AllocateSSAUseData(MIR *mir, int num_uses);
1216 void AllocateSSADefData(MIR *mir, int num_defs);
Nicolas Geoffray216eaa22015-03-17 17:09:30 +00001217 void CalculateBasicBlockInformation(const PassManager* const post_opt);
Jean Christophe Beyler2469e602014-05-06 20:36:55 -07001218 void ComputeDFSOrders();
1219 void ComputeDefBlockMatrix();
1220 void ComputeDominators();
1221 void CompilerInitializeSSAConversion();
Razvan A Lupusoru6f4dcae2014-09-29 11:59:12 -07001222 virtual void InitializeBasicBlockDataFlow();
Vladimir Marko6a8946b2015-02-09 12:35:05 +00001223 void FindPhiNodeBlocks();
Jean Christophe Beyler2469e602014-05-06 20:36:55 -07001224 void DoDFSPreOrderSSARename(BasicBlock* block);
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001225
Vladimir Marko312eb252014-10-07 15:01:57 +01001226 bool DfsOrdersUpToDate() const {
1227 return dfs_orders_up_to_date_;
1228 }
1229
Vladimir Markoffda4992014-12-18 17:05:58 +00001230 bool DominationUpToDate() const {
1231 return domination_up_to_date_;
1232 }
1233
1234 bool MirSsaRepUpToDate() const {
1235 return mir_ssa_rep_up_to_date_;
1236 }
1237
1238 bool TopologicalOrderUpToDate() const {
1239 return topological_order_up_to_date_;
1240 }
1241
Ian Rogers71fe2672013-03-19 20:45:02 -07001242 /*
1243 * IsDebugBuild sanity check: keep track of the Dex PCs for catch entries so that later on
1244 * we can verify that all catch entries have native PC entries.
1245 */
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001246 std::set<uint32_t> catches_;
buzbee311ca162013-02-28 15:56:43 -08001247
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001248 // TODO: make these private.
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001249 RegLocation* reg_location_; // Map SSA names to location.
1250 ArenaSafeMap<unsigned int, unsigned int> block_id_map_; // Block collapse lookup cache.
buzbee1fd33462013-03-25 13:40:45 -07001251
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001252 static const char* extended_mir_op_names_[kMirOpLast - kMirOpFirst];
buzbee1fd33462013-03-25 13:40:45 -07001253
Mark Mendelle87f9b52014-04-30 14:13:18 -04001254 void HandleSSADef(int* defs, int dalvik_reg, int reg_index);
1255 bool InferTypeAndSize(BasicBlock* bb, MIR* mir, bool changed);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001256
1257 protected:
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001258 int FindCommonParent(int block1, int block2);
1259 void ComputeSuccLineIn(ArenaBitVector* dest, const ArenaBitVector* src1,
1260 const ArenaBitVector* src2);
1261 void HandleLiveInUse(ArenaBitVector* use_v, ArenaBitVector* def_v,
1262 ArenaBitVector* live_in_v, int dalvik_reg_id);
1263 void HandleDef(ArenaBitVector* def_v, int dalvik_reg_id);
Udayan Banerjif2466a72014-07-09 19:14:53 -07001264 void HandleExtended(ArenaBitVector* use_v, ArenaBitVector* def_v,
1265 ArenaBitVector* live_in_v,
1266 const MIR::DecodedInstruction& d_insn);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001267 bool DoSSAConversion(BasicBlock* bb);
Ian Rogers29a26482014-05-02 15:27:29 -07001268 int ParseInsn(const uint16_t* code_ptr, MIR::DecodedInstruction* decoded_instruction);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001269 bool ContentIsInsn(const uint16_t* code_ptr);
buzbee0d829482013-10-11 15:24:55 -07001270 BasicBlock* SplitBlock(DexOffset code_offset, BasicBlock* orig_block,
Ian Rogers71fe2672013-03-19 20:45:02 -07001271 BasicBlock** immed_pred_block_p);
Chao-ying Fu72f53af2014-11-11 16:48:40 -08001272 BasicBlock* FindBlock(DexOffset code_offset, bool create, BasicBlock** immed_pred_block_p,
1273 ScopedArenaVector<uint16_t>* dex_pc_to_block_map);
1274 void ProcessTryCatchBlocks(ScopedArenaVector<uint16_t>* dex_pc_to_block_map);
Vladimir Markoe8ae8142014-07-08 18:06:45 +01001275 bool IsBadMonitorExitCatch(NarrowDexOffset monitor_exit_offset, NarrowDexOffset catch_offset);
buzbee0d829482013-10-11 15:24:55 -07001276 BasicBlock* ProcessCanBranch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Chao-ying Fu72f53af2014-11-11 16:48:40 -08001277 int flags, const uint16_t* code_ptr, const uint16_t* code_end,
1278 ScopedArenaVector<uint16_t>* dex_pc_to_block_map);
buzbee17189ac2013-11-08 11:07:02 -08001279 BasicBlock* ProcessCanSwitch(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Chao-ying Fu72f53af2014-11-11 16:48:40 -08001280 int flags,
1281 ScopedArenaVector<uint16_t>* dex_pc_to_block_map);
buzbee0d829482013-10-11 15:24:55 -07001282 BasicBlock* ProcessCanThrow(BasicBlock* cur_block, MIR* insn, DexOffset cur_offset, int width,
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001283 int flags, ArenaBitVector* try_block_addr, const uint16_t* code_ptr,
Chao-ying Fu72f53af2014-11-11 16:48:40 -08001284 const uint16_t* code_end,
1285 ScopedArenaVector<uint16_t>* dex_pc_to_block_map);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001286 int AddNewSReg(int v_reg);
1287 void HandleSSAUse(int* uses, int dalvik_reg, int reg_index);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001288 void DataFlowSSAFormat35C(MIR* mir);
1289 void DataFlowSSAFormat3RC(MIR* mir);
Udayan Banerjif2466a72014-07-09 19:14:53 -07001290 void DataFlowSSAFormatExtended(MIR* mir);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001291 bool FindLocalLiveIn(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001292 bool VerifyPredInfo(BasicBlock* bb);
1293 BasicBlock* NeedsVisit(BasicBlock* bb);
1294 BasicBlock* NextUnvisitedSuccessor(BasicBlock* bb);
1295 void MarkPreOrder(BasicBlock* bb);
1296 void RecordDFSOrders(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001297 void ComputeDomPostOrderTraversal(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001298 int GetSSAUseCount(int s_reg);
1299 bool BasicBlockOpt(BasicBlock* bb);
Ningsheng Jiana262f772014-11-25 16:48:07 +08001300 void MultiplyAddOpt(BasicBlock* bb);
1301
1302 /**
1303 * @brief Check whether the given MIR is possible to throw an exception.
1304 * @param mir The mir to check.
1305 * @return Returns 'true' if the given MIR might throw an exception.
1306 */
Vladimir Marko7a01dc22015-01-02 17:00:44 +00001307 bool CanThrow(MIR* mir) const;
1308
Ningsheng Jiana262f772014-11-25 16:48:07 +08001309 /**
1310 * @brief Combine multiply and add/sub MIRs into corresponding extended MAC MIR.
1311 * @param mul_mir The multiply MIR to be combined.
1312 * @param add_mir The add/sub MIR to be combined.
1313 * @param mul_is_first_addend 'true' if multiply product is the first addend of add operation.
1314 * @param is_wide 'true' if the operations are long type.
1315 * @param is_sub 'true' if it is a multiply-subtract operation.
1316 */
1317 void CombineMultiplyAdd(MIR* mul_mir, MIR* add_mir, bool mul_is_first_addend,
1318 bool is_wide, bool is_sub);
1319 /*
1320 * @brief Check whether the first MIR anti-depends on the second MIR.
1321 * @details To check whether one of first MIR's uses of vregs is redefined by the second MIR,
1322 * i.e. there is a write-after-read dependency.
1323 * @param first The first MIR.
1324 * @param second The second MIR.
1325 * @param Returns true if there is a write-after-read dependency.
1326 */
1327 bool HasAntiDependency(MIR* first, MIR* second);
1328
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001329 bool BuildExtendedBBList(class BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001330 bool FillDefBlockMatrix(BasicBlock* bb);
1331 void InitializeDominationInfo(BasicBlock* bb);
1332 bool ComputeblockIDom(BasicBlock* bb);
1333 bool ComputeBlockDominators(BasicBlock* bb);
1334 bool SetDominators(BasicBlock* bb);
1335 bool ComputeBlockLiveIns(BasicBlock* bb);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001336 bool ComputeDominanceFrontier(BasicBlock* bb);
Jean Christophe Beyler4e97c532014-01-07 10:07:18 -08001337
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001338 void CountChecks(BasicBlock* bb);
buzbeeee17e0a2013-07-31 10:47:37 -07001339 void AnalyzeBlock(BasicBlock* bb, struct MethodStats* stats);
Andreas Gampe060e6fe2014-06-19 11:34:06 -07001340 bool ComputeSkipCompilation(struct MethodStats* stats, bool skip_default,
1341 std::string* skip_message);
buzbee311ca162013-02-28 15:56:43 -08001342
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001343 CompilationUnit* const cu_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001344 ArenaVector<int> ssa_base_vregs_;
1345 ArenaVector<int> ssa_subscripts_;
Vladimir Marko1c6ea442014-12-19 18:11:35 +00001346 // Map original Dalvik virtual reg i to the current SSA name.
Vladimir Markoe4fcc5b2015-02-13 10:28:29 +00001347 int32_t* vreg_to_ssa_map_; // length == method->registers_size
Vladimir Marko1c6ea442014-12-19 18:11:35 +00001348 int* ssa_last_defs_; // length == method->registers_size
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001349 ArenaBitVector* is_constant_v_; // length == num_ssa_reg
1350 int* constant_values_; // length == num_ssa_reg
1351 // Use counts of ssa names.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001352 ArenaVector<uint32_t> use_counts_; // Weighted by nesting depth
1353 ArenaVector<uint32_t> raw_use_counts_; // Not weighted
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001354 unsigned int num_reachable_blocks_;
Jean Christophe Beyler4896d7b2014-05-01 15:36:22 -07001355 unsigned int max_num_reachable_blocks_;
Vladimir Marko312eb252014-10-07 15:01:57 +01001356 bool dfs_orders_up_to_date_;
Vladimir Markoffda4992014-12-18 17:05:58 +00001357 bool domination_up_to_date_;
1358 bool mir_ssa_rep_up_to_date_;
1359 bool topological_order_up_to_date_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001360 ArenaVector<BasicBlockId> dfs_order_;
1361 ArenaVector<BasicBlockId> dfs_post_order_;
1362 ArenaVector<BasicBlockId> dom_post_order_traversal_;
1363 ArenaVector<BasicBlockId> topological_order_;
Vladimir Marko55fff042014-07-10 12:42:52 +01001364 // Indexes in topological_order_ need to be only as big as the BasicBlockId.
Andreas Gampe785d2f22014-11-03 22:57:30 -08001365 static_assert(sizeof(BasicBlockId) == sizeof(uint16_t), "Assuming 16 bit BasicBlockId");
Vladimir Marko55fff042014-07-10 12:42:52 +01001366 // For each loop head, remember the past-the-end index of the end of the loop. 0 if not loop head.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001367 ArenaVector<uint16_t> topological_order_loop_ends_;
Vladimir Marko55fff042014-07-10 12:42:52 +01001368 // Map BB ids to topological_order_ indexes. 0xffff if not included (hidden or null block).
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001369 ArenaVector<uint16_t> topological_order_indexes_;
Vladimir Marko55fff042014-07-10 12:42:52 +01001370 // Stack of the loop head indexes and recalculation flags for RepeatingTopologicalSortIterator.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001371 ArenaVector<std::pair<uint16_t, bool>> topological_order_loop_head_stack_;
Vladimir Marko415ac882014-09-30 18:09:14 +01001372 size_t max_nested_loops_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001373 int* i_dom_list_;
Ian Rogers700a4022014-05-19 16:49:03 -07001374 std::unique_ptr<ScopedArenaAllocator> temp_scoped_alloc_;
Vladimir Markof585e542014-11-21 13:41:32 +00001375 // Union of temporaries used by different passes.
1376 union {
1377 // Class init check elimination.
1378 struct {
1379 size_t num_class_bits; // 2 bits per class: class initialized and class in dex cache.
1380 ArenaBitVector* work_classes_to_check;
1381 ArenaBitVector** ending_classes_to_check_matrix; // num_blocks_ x num_class_bits.
1382 uint16_t* indexes;
1383 } cice;
1384 // Null check elimination.
1385 struct {
1386 size_t num_vregs;
1387 ArenaBitVector* work_vregs_to_check;
1388 ArenaBitVector** ending_vregs_to_check_matrix; // num_blocks_ x num_vregs.
1389 } nce;
1390 // Special method inlining.
1391 struct {
1392 size_t num_indexes;
1393 ArenaBitVector* processed_indexes;
1394 uint16_t* lowering_infos;
1395 } smi;
1396 // SSA transformation.
1397 struct {
1398 size_t num_vregs;
1399 ArenaBitVector* work_live_vregs;
1400 ArenaBitVector** def_block_matrix; // num_vregs x num_blocks_.
Vladimir Marko6a8946b2015-02-09 12:35:05 +00001401 ArenaBitVector** phi_node_blocks; // num_vregs x num_blocks_.
Vladimir Markof585e542014-11-21 13:41:32 +00001402 } ssa;
1403 // Global value numbering.
1404 struct {
1405 GlobalValueNumbering* gvn;
Vladimir Marko7a01dc22015-01-02 17:00:44 +00001406 uint16_t* ifield_ids; // Part of GVN/LVN but cached here for LVN to avoid recalculation.
1407 uint16_t* sfield_ids; // Ditto.
1408 GvnDeadCodeElimination* dce;
Vladimir Markof585e542014-11-21 13:41:32 +00001409 } gvn;
1410 } temp_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001411 static const int kInvalidEntry = -1;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001412 ArenaVector<BasicBlock*> block_list_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001413 ArenaBitVector* try_block_addr_;
1414 BasicBlock* entry_block_;
1415 BasicBlock* exit_block_;
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001416 const DexFile::CodeItem* current_code_item_;
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001417 ArenaVector<DexCompilationUnit*> m_units_; // List of methods included in this graph
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001418 typedef std::pair<int, int> MIRLocation; // Insert point, (m_unit_ index, offset)
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001419 ArenaVector<MIRLocation> method_stack_; // Include stack
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001420 int current_method_;
buzbee0d829482013-10-11 15:24:55 -07001421 DexOffset current_offset_; // Offset in code units
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001422 int def_count_; // Used to estimate size of ssa name storage.
1423 int* opcode_count_; // Dex opcode coverage stats.
1424 int num_ssa_regs_; // Number of names following SSA transformation.
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001425 ArenaVector<BasicBlockId> extended_basic_blocks_; // Heads of block "traces".
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001426 int method_sreg_;
1427 unsigned int attributes_;
1428 Checkstats* checkstats_;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001429 ArenaAllocator* const arena_;
buzbeeb48819d2013-09-14 16:15:25 -07001430 int backward_branches_;
1431 int forward_branches_;
Razvan A Lupusoru8d0d03e2014-06-06 17:04:52 -07001432 size_t num_non_special_compiler_temps_; // Keeps track of allocated non-special compiler temps. These are VRs that are in compiler temp region on stack.
1433 size_t max_available_non_special_compiler_temps_; // Keeps track of maximum available non-special temps.
1434 size_t max_available_special_compiler_temps_; // Keeps track of maximum available special temps.
1435 bool requested_backend_temp_; // Keeps track whether BE temps have been requested.
1436 size_t reserved_temps_for_backend_; // Keeps track of the remaining temps that are reserved for BE.
1437 bool compiler_temps_committed_; // Keeps track whether number of temps has been frozen (for example post frame size calculation).
1438 bool punt_to_interpreter_; // Difficult or not worthwhile - just interpret.
Vladimir Marko3d73ba22014-03-06 15:18:04 +00001439 uint64_t merged_df_flags_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001440 ArenaVector<MirIFieldLoweringInfo> ifield_lowering_infos_;
1441 ArenaVector<MirSFieldLoweringInfo> sfield_lowering_infos_;
1442 ArenaVector<MirMethodLoweringInfo> method_lowering_infos_;
Vladimir Marko8b858e12014-11-27 14:52:37 +00001443
1444 // In the suspend check elimination pass we determine for each basic block and enclosing
1445 // loop whether there's guaranteed to be a suspend check on the path from the loop head
1446 // to this block. If so, we can eliminate the back-edge suspend check.
1447 // The bb->id is index into suspend_checks_in_loops_ and the loop head's depth is bit index
1448 // in a suspend_checks_in_loops_[bb->id].
1449 uint32_t* suspend_checks_in_loops_;
1450
Jean Christophe Beylercc794c32014-05-02 09:34:13 -07001451 static const uint64_t oat_data_flow_attributes_[kMirOpLast];
Vladimir Markof59f18b2014-02-17 15:53:57 +00001452
Vladimir Marko7baa6f82014-10-09 18:01:24 +01001453 friend class MirOptimizationTest;
Vladimir Markobfea9c22014-01-17 17:49:33 +00001454 friend class ClassInitCheckEliminationTest;
Vladimir Marko8b858e12014-11-27 14:52:37 +00001455 friend class SuspendCheckEliminationTest;
Vladimir Marko7baa6f82014-10-09 18:01:24 +01001456 friend class NullCheckEliminationTest;
Vladimir Marko95a05972014-05-30 10:01:32 +01001457 friend class GlobalValueNumberingTest;
Vladimir Marko7a01dc22015-01-02 17:00:44 +00001458 friend class GvnDeadCodeEliminationTest;
Vladimir Markof59f18b2014-02-17 15:53:57 +00001459 friend class LocalValueNumberingTest;
Vladimir Marko55fff042014-07-10 12:42:52 +01001460 friend class TopologicalSortOrderTest;
David Srbecky1109fb32015-04-07 20:21:06 +01001461 friend class QuickCFITest;
buzbee311ca162013-02-28 15:56:43 -08001462};
1463
1464} // namespace art
1465
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001466#endif // ART_COMPILER_DEX_MIR_GRAPH_H_