blob: 876ed21a22ed7f3a094df7c7967bf02507a034e3 [file] [log] [blame]
Artem Udovichenko4a0dad62016-01-26 12:28:31 +03001/*
2 * Copyright (C) 2015 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_OPTIMIZING_INSTRUCTION_SIMPLIFIER_SHARED_H_
18#define ART_COMPILER_OPTIMIZING_INSTRUCTION_SIMPLIFIER_SHARED_H_
19
20#include "nodes.h"
21
Vladimir Marko0a516052019-10-14 13:00:44 +000022namespace art {
Artem Udovichenko4a0dad62016-01-26 12:28:31 +030023
Anton Kirilov74234da2017-01-13 14:42:47 +000024namespace helpers {
25
26inline bool CanFitInShifterOperand(HInstruction* instruction) {
27 if (instruction->IsTypeConversion()) {
28 HTypeConversion* conversion = instruction->AsTypeConversion();
Vladimir Marko0ebe0d82017-09-21 22:50:39 +010029 DataType::Type result_type = conversion->GetResultType();
30 DataType::Type input_type = conversion->GetInputType();
Anton Kirilov74234da2017-01-13 14:42:47 +000031 // We don't expect to see the same type as input and result.
Vladimir Marko0ebe0d82017-09-21 22:50:39 +010032 return DataType::IsIntegralType(result_type) && DataType::IsIntegralType(input_type) &&
Anton Kirilov74234da2017-01-13 14:42:47 +000033 (result_type != input_type);
34 } else {
35 return (instruction->IsShl() && instruction->AsShl()->InputAt(1)->IsIntConstant()) ||
36 (instruction->IsShr() && instruction->AsShr()->InputAt(1)->IsIntConstant()) ||
37 (instruction->IsUShr() && instruction->AsUShr()->InputAt(1)->IsIntConstant());
38 }
39}
40
41inline bool HasShifterOperand(HInstruction* instr, InstructionSet isa) {
42 // On ARM64 `neg` instructions are an alias of `sub` using the zero register
43 // as the first register input.
Vladimir Marko33bff252017-11-01 14:35:42 +000044 bool res = instr->IsAdd() || instr->IsAnd() ||
45 (isa == InstructionSet::kArm64 && instr->IsNeg()) ||
Anton Kirilov74234da2017-01-13 14:42:47 +000046 instr->IsOr() || instr->IsSub() || instr->IsXor();
47 return res;
48}
49
Evgeny Astigeevich3d190c02020-06-17 15:37:02 +010050// Check the specified sub is the last operation of the sequence:
51// t1 = Shl
52// t2 = Sub(t1, *)
53// t3 = Sub(*, t2)
54inline bool IsSubRightSubLeftShl(HSub *sub) {
55 HInstruction* right = sub->GetRight();
56 return right->IsSub() && right->AsSub()->GetLeft()->IsShl();;
57}
58
Anton Kirilov74234da2017-01-13 14:42:47 +000059} // namespace helpers
60
Artem Udovichenko4a0dad62016-01-26 12:28:31 +030061bool TryCombineMultiplyAccumulate(HMul* mul, InstructionSet isa);
Artem Serov7fc63502016-02-09 17:15:29 +000062// For bitwise operations (And/Or/Xor) with a negated input, try to use
63// a negated bitwise instruction.
64bool TryMergeNegatedInput(HBinaryOperation* op);
Artem Udovichenko4a0dad62016-01-26 12:28:31 +030065
Artem Serov328429f2016-07-06 16:23:04 +010066bool TryExtractArrayAccessAddress(HInstruction* access,
67 HInstruction* array,
68 HInstruction* index,
69 size_t data_offset);
70
Artem Serove1811ed2017-04-27 16:50:47 +010071bool TryExtractVecArrayAccessAddress(HVecMemoryOperation* access, HInstruction* index);
Artem Serovf34dd202017-04-10 17:41:46 +010072
Evgeny Astigeevich3d190c02020-06-17 15:37:02 +010073// Try to replace
74// Sub(c, Sub(a, b))
75// with
76// Add(c, Sub(b, a))
77bool TryReplaceSubSubWithSubAdd(HSub* last_sub);
78
Artem Udovichenko4a0dad62016-01-26 12:28:31 +030079} // namespace art
80
81#endif // ART_COMPILER_OPTIMIZING_INSTRUCTION_SIMPLIFIER_SHARED_H_