blob: 07c6dd059ac0b042eb1f379a0cb4607ad461ea4e [file] [log] [blame]
Alexandre Rames5319def2014-10-23 10:03:10 +01001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
18#define ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
19
20#include "code_generator.h"
Serban Constantinescu02d81cc2015-01-05 16:08:49 +000021#include "dex/compiler_enums.h"
Calin Juravlecd6dffe2015-01-08 17:35:35 +000022#include "driver/compiler_options.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010023#include "nodes.h"
24#include "parallel_move_resolver.h"
25#include "utils/arm64/assembler_arm64.h"
Serban Constantinescu82e52ce2015-03-26 16:50:57 +000026#include "vixl/a64/disasm-a64.h"
27#include "vixl/a64/macro-assembler-a64.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010028#include "arch/arm64/quick_method_frame_info_arm64.h"
29
30namespace art {
31namespace arm64 {
32
33class CodeGeneratorARM64;
Andreas Gampe878d58c2015-01-15 23:24:00 -080034
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000035// Use a local definition to prevent copying mistakes.
36static constexpr size_t kArm64WordSize = kArm64PointerSize;
37
Alexandre Rames5319def2014-10-23 10:03:10 +010038static const vixl::Register kParameterCoreRegisters[] = {
39 vixl::x1, vixl::x2, vixl::x3, vixl::x4, vixl::x5, vixl::x6, vixl::x7
40};
41static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
42static const vixl::FPRegister kParameterFPRegisters[] = {
43 vixl::d0, vixl::d1, vixl::d2, vixl::d3, vixl::d4, vixl::d5, vixl::d6, vixl::d7
44};
45static constexpr size_t kParameterFPRegistersLength = arraysize(kParameterFPRegisters);
46
Andreas Gampe878d58c2015-01-15 23:24:00 -080047const vixl::Register tr = vixl::x18; // Thread Register
48static const vixl::Register kArtMethodRegister = vixl::w0; // Method register on invoke.
Alexandre Rames5319def2014-10-23 10:03:10 +010049
50const vixl::CPURegList vixl_reserved_core_registers(vixl::ip0, vixl::ip1);
Alexandre Ramesa89086e2014-11-07 17:13:25 +000051const vixl::CPURegList vixl_reserved_fp_registers(vixl::d31);
Alexandre Rames5319def2014-10-23 10:03:10 +010052
Zheng Xu69a50302015-04-14 20:04:41 +080053const vixl::CPURegList runtime_reserved_core_registers(tr, vixl::lr);
Serban Constantinescu3d087de2015-01-28 11:57:05 +000054
55// Callee-saved registers defined by AAPCS64.
56const vixl::CPURegList callee_saved_core_registers(vixl::CPURegister::kRegister,
57 vixl::kXRegSize,
58 vixl::x19.code(),
59 vixl::x30.code());
60const vixl::CPURegList callee_saved_fp_registers(vixl::CPURegister::kFPRegister,
61 vixl::kDRegSize,
62 vixl::d8.code(),
63 vixl::d15.code());
Alexandre Ramesa89086e2014-11-07 17:13:25 +000064Location ARM64ReturnLocation(Primitive::Type return_type);
65
Andreas Gampe878d58c2015-01-15 23:24:00 -080066class SlowPathCodeARM64 : public SlowPathCode {
67 public:
68 SlowPathCodeARM64() : entry_label_(), exit_label_() {}
69
70 vixl::Label* GetEntryLabel() { return &entry_label_; }
71 vixl::Label* GetExitLabel() { return &exit_label_; }
72
73 private:
74 vixl::Label entry_label_;
75 vixl::Label exit_label_;
76
77 DISALLOW_COPY_AND_ASSIGN(SlowPathCodeARM64);
78};
79
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +000080static const vixl::Register kRuntimeParameterCoreRegisters[] =
81 { vixl::x0, vixl::x1, vixl::x2, vixl::x3, vixl::x4, vixl::x5, vixl::x6, vixl::x7 };
82static constexpr size_t kRuntimeParameterCoreRegistersLength =
83 arraysize(kRuntimeParameterCoreRegisters);
84static const vixl::FPRegister kRuntimeParameterFpuRegisters[] =
85 { vixl::d0, vixl::d1, vixl::d2, vixl::d3, vixl::d4, vixl::d5, vixl::d6, vixl::d7 };
86static constexpr size_t kRuntimeParameterFpuRegistersLength =
87 arraysize(kRuntimeParameterCoreRegisters);
88
89class InvokeRuntimeCallingConvention : public CallingConvention<vixl::Register, vixl::FPRegister> {
90 public:
91 static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
92
93 InvokeRuntimeCallingConvention()
94 : CallingConvention(kRuntimeParameterCoreRegisters,
95 kRuntimeParameterCoreRegistersLength,
96 kRuntimeParameterFpuRegisters,
97 kRuntimeParameterFpuRegistersLength) {}
98
99 Location GetReturnLocation(Primitive::Type return_type);
100
101 private:
102 DISALLOW_COPY_AND_ASSIGN(InvokeRuntimeCallingConvention);
103};
104
Alexandre Rames5319def2014-10-23 10:03:10 +0100105class InvokeDexCallingConvention : public CallingConvention<vixl::Register, vixl::FPRegister> {
106 public:
107 InvokeDexCallingConvention()
108 : CallingConvention(kParameterCoreRegisters,
109 kParameterCoreRegistersLength,
110 kParameterFPRegisters,
111 kParameterFPRegistersLength) {}
112
113 Location GetReturnLocation(Primitive::Type return_type) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000114 return ARM64ReturnLocation(return_type);
Alexandre Rames5319def2014-10-23 10:03:10 +0100115 }
116
117
118 private:
119 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConvention);
120};
121
122class InvokeDexCallingConventionVisitor {
123 public:
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000124 InvokeDexCallingConventionVisitor() : gp_index_(0), fp_index_(0), stack_index_(0) {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100125
126 Location GetNextLocation(Primitive::Type type);
127 Location GetReturnLocation(Primitive::Type return_type) {
128 return calling_convention.GetReturnLocation(return_type);
129 }
130
131 private:
132 InvokeDexCallingConvention calling_convention;
133 // The current index for core registers.
134 uint32_t gp_index_;
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000135 // The current index for floating-point registers.
136 uint32_t fp_index_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100137 // The current stack index.
138 uint32_t stack_index_;
139
140 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConventionVisitor);
141};
142
143class InstructionCodeGeneratorARM64 : public HGraphVisitor {
144 public:
145 InstructionCodeGeneratorARM64(HGraph* graph, CodeGeneratorARM64* codegen);
146
147#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000148 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100149 FOR_EACH_CONCRETE_INSTRUCTION(DECLARE_VISIT_INSTRUCTION)
150#undef DECLARE_VISIT_INSTRUCTION
151
152 void LoadCurrentMethod(XRegister reg);
153
154 Arm64Assembler* GetAssembler() const { return assembler_; }
Alexandre Rames67555f72014-11-18 10:55:16 +0000155 vixl::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->vixl_masm_; }
Alexandre Rames5319def2014-10-23 10:03:10 +0100156
157 private:
Alexandre Rames67555f72014-11-18 10:55:16 +0000158 void GenerateClassInitializationCheck(SlowPathCodeARM64* slow_path, vixl::Register class_reg);
Serban Constantinescu02d81cc2015-01-05 16:08:49 +0000159 void GenerateMemoryBarrier(MemBarrierKind kind);
Serban Constantinescu02164b32014-11-13 14:05:07 +0000160 void GenerateSuspendCheck(HSuspendCheck* instruction, HBasicBlock* successor);
Alexandre Rames67555f72014-11-18 10:55:16 +0000161 void HandleBinaryOp(HBinaryOperation* instr);
Serban Constantinescu02164b32014-11-13 14:05:07 +0000162 void HandleShift(HBinaryOperation* instr);
Calin Juravlecd6dffe2015-01-08 17:35:35 +0000163 void GenerateImplicitNullCheck(HNullCheck* instruction);
164 void GenerateExplicitNullCheck(HNullCheck* instruction);
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700165 void GenerateTestAndBranch(HInstruction* instruction,
166 vixl::Label* true_target,
167 vixl::Label* false_target,
168 vixl::Label* always_true_target);
Alexandre Rames5319def2014-10-23 10:03:10 +0100169
170 Arm64Assembler* const assembler_;
171 CodeGeneratorARM64* const codegen_;
172
173 DISALLOW_COPY_AND_ASSIGN(InstructionCodeGeneratorARM64);
174};
175
176class LocationsBuilderARM64 : public HGraphVisitor {
177 public:
178 explicit LocationsBuilderARM64(HGraph* graph, CodeGeneratorARM64* codegen)
179 : HGraphVisitor(graph), codegen_(codegen) {}
180
181#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000182 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100183 FOR_EACH_CONCRETE_INSTRUCTION(DECLARE_VISIT_INSTRUCTION)
184#undef DECLARE_VISIT_INSTRUCTION
185
186 private:
Alexandre Rames67555f72014-11-18 10:55:16 +0000187 void HandleBinaryOp(HBinaryOperation* instr);
Serban Constantinescu02164b32014-11-13 14:05:07 +0000188 void HandleShift(HBinaryOperation* instr);
Alexandre Rames5319def2014-10-23 10:03:10 +0100189 void HandleInvoke(HInvoke* instr);
190
191 CodeGeneratorARM64* const codegen_;
192 InvokeDexCallingConventionVisitor parameter_visitor_;
193
194 DISALLOW_COPY_AND_ASSIGN(LocationsBuilderARM64);
195};
196
Alexandre Rames3e69f162014-12-10 10:36:50 +0000197class ParallelMoveResolverARM64 : public ParallelMoveResolver {
198 public:
199 ParallelMoveResolverARM64(ArenaAllocator* allocator, CodeGeneratorARM64* codegen)
200 : ParallelMoveResolver(allocator), codegen_(codegen) {}
201
202 void EmitMove(size_t index) OVERRIDE;
203 void EmitSwap(size_t index) OVERRIDE;
204 void RestoreScratch(int reg) OVERRIDE;
205 void SpillScratch(int reg) OVERRIDE;
206
207 private:
208 Arm64Assembler* GetAssembler() const;
209 vixl::MacroAssembler* GetVIXLAssembler() const {
210 return GetAssembler()->vixl_masm_;
211 }
212
213 CodeGeneratorARM64* const codegen_;
214
215 DISALLOW_COPY_AND_ASSIGN(ParallelMoveResolverARM64);
216};
217
Alexandre Rames5319def2014-10-23 10:03:10 +0100218class CodeGeneratorARM64 : public CodeGenerator {
219 public:
Serban Constantinescu579885a2015-02-22 20:51:33 +0000220 CodeGeneratorARM64(HGraph* graph,
221 const Arm64InstructionSetFeatures& isa_features,
222 const CompilerOptions& compiler_options);
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000223 virtual ~CodeGeneratorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100224
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000225 void GenerateFrameEntry() OVERRIDE;
226 void GenerateFrameExit() OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100227
Serban Constantinescu3d087de2015-01-28 11:57:05 +0000228 vixl::CPURegList GetFramePreservedCoreRegisters() const {
229 return vixl::CPURegList(vixl::CPURegister::kRegister, vixl::kXRegSize,
230 core_spill_mask_);
231 }
232
233 vixl::CPURegList GetFramePreservedFPRegisters() const {
234 return vixl::CPURegList(vixl::CPURegister::kFPRegister, vixl::kDRegSize,
235 fpu_spill_mask_);
Alexandre Rames5319def2014-10-23 10:03:10 +0100236 }
Alexandre Rames5319def2014-10-23 10:03:10 +0100237
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000238 void Bind(HBasicBlock* block) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100239
240 vixl::Label* GetLabelOf(HBasicBlock* block) const {
Nicolas Geoffraydc23d832015-02-16 11:15:43 +0000241 return CommonGetLabelOf<vixl::Label>(block_labels_, block);
Alexandre Rames5319def2014-10-23 10:03:10 +0100242 }
243
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000244 void Move(HInstruction* instruction, Location location, HInstruction* move_for) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100245
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000246 size_t GetWordSize() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100247 return kArm64WordSize;
248 }
249
Mark Mendellf85a9ca2015-01-13 09:20:58 -0500250 size_t GetFloatingPointSpillSlotSize() const OVERRIDE {
251 // Allocated in D registers, which are word sized.
252 return kArm64WordSize;
253 }
254
Alexandre Rames67555f72014-11-18 10:55:16 +0000255 uintptr_t GetAddressOf(HBasicBlock* block) const OVERRIDE {
256 vixl::Label* block_entry_label = GetLabelOf(block);
257 DCHECK(block_entry_label->IsBound());
258 return block_entry_label->location();
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000259 }
Alexandre Rames5319def2014-10-23 10:03:10 +0100260
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000261 HGraphVisitor* GetLocationBuilder() OVERRIDE { return &location_builder_; }
262 HGraphVisitor* GetInstructionVisitor() OVERRIDE { return &instruction_visitor_; }
263 Arm64Assembler* GetAssembler() OVERRIDE { return &assembler_; }
Alexandre Rames67555f72014-11-18 10:55:16 +0000264 vixl::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->vixl_masm_; }
Alexandre Rames5319def2014-10-23 10:03:10 +0100265
266 // Emit a write barrier.
267 void MarkGCCard(vixl::Register object, vixl::Register value);
268
269 // Register allocation.
270
Nicolas Geoffray98893962015-01-21 12:32:32 +0000271 void SetupBlockedRegisters(bool is_baseline) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100272 // AllocateFreeRegister() is only used when allocating registers locally
273 // during CompileBaseline().
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000274 Location AllocateFreeRegister(Primitive::Type type) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100275
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000276 Location GetStackLocation(HLoadLocal* load) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100277
Alexandre Rames3e69f162014-12-10 10:36:50 +0000278 size_t SaveCoreRegister(size_t stack_index, uint32_t reg_id);
279 size_t RestoreCoreRegister(size_t stack_index, uint32_t reg_id);
280 size_t SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id);
281 size_t RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id);
Alexandre Rames5319def2014-10-23 10:03:10 +0100282
283 // The number of registers that can be allocated. The register allocator may
284 // decide to reserve and not use a few of them.
285 // We do not consider registers sp, xzr, wzr. They are either not allocatable
286 // (xzr, wzr), or make for poor allocatable registers (sp alignment
287 // requirements, etc.). This also facilitates our task as all other registers
288 // can easily be mapped via to or from their type and index or code.
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000289 static const int kNumberOfAllocatableRegisters = vixl::kNumberOfRegisters - 1;
290 static const int kNumberOfAllocatableFPRegisters = vixl::kNumberOfFPRegisters;
Alexandre Rames5319def2014-10-23 10:03:10 +0100291 static constexpr int kNumberOfAllocatableRegisterPairs = 0;
292
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000293 void DumpCoreRegister(std::ostream& stream, int reg) const OVERRIDE;
294 void DumpFloatingPointRegister(std::ostream& stream, int reg) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100295
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000296 InstructionSet GetInstructionSet() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100297 return InstructionSet::kArm64;
298 }
299
Serban Constantinescu579885a2015-02-22 20:51:33 +0000300 const Arm64InstructionSetFeatures& GetInstructionSetFeatures() const {
301 return isa_features_;
302 }
303
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000304 void Initialize() OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100305 HGraph* graph = GetGraph();
306 int length = graph->GetBlocks().Size();
307 block_labels_ = graph->GetArena()->AllocArray<vixl::Label>(length);
308 for (int i = 0; i < length; ++i) {
309 new(block_labels_ + i) vixl::Label();
310 }
311 }
312
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +0000313 void Finalize(CodeAllocator* allocator) OVERRIDE;
314
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000315 // Code generation helpers.
Alexandre Rames67555f72014-11-18 10:55:16 +0000316 void MoveConstant(vixl::CPURegister destination, HConstant* constant);
Alexandre Rames3e69f162014-12-10 10:36:50 +0000317 // The type is optional. When specified it must be coherent with the
318 // locations, and is used for optimisation and debugging.
319 void MoveLocation(Location destination, Location source,
320 Primitive::Type type = Primitive::kPrimVoid);
321 void SwapLocations(Location loc_1, Location loc_2);
Alexandre Rames67555f72014-11-18 10:55:16 +0000322 void Load(Primitive::Type type, vixl::CPURegister dst, const vixl::MemOperand& src);
323 void Store(Primitive::Type type, vixl::CPURegister rt, const vixl::MemOperand& dst);
324 void LoadCurrentMethod(vixl::Register current_method);
Calin Juravle77520bc2015-01-12 18:45:46 +0000325 void LoadAcquire(HInstruction* instruction, vixl::CPURegister dst, const vixl::MemOperand& src);
Serban Constantinescu02d81cc2015-01-05 16:08:49 +0000326 void StoreRelease(Primitive::Type type, vixl::CPURegister rt, const vixl::MemOperand& dst);
Alexandre Rames67555f72014-11-18 10:55:16 +0000327
328 // Generate code to invoke a runtime entry point.
Nicolas Geoffrayeeefa122015-03-13 18:52:59 +0000329 void InvokeRuntime(int32_t offset,
330 HInstruction* instruction,
331 uint32_t dex_pc,
332 SlowPathCode* slow_path);
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000333
Alexandre Rames3e69f162014-12-10 10:36:50 +0000334 ParallelMoveResolverARM64* GetMoveResolver() { return &move_resolver_; }
Nicolas Geoffrayf0e39372014-11-12 17:50:07 +0000335
Nicolas Geoffray840e5462015-01-07 16:01:24 +0000336 bool NeedsTwoRegisters(Primitive::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
337 return false;
338 }
339
Andreas Gampe878d58c2015-01-15 23:24:00 -0800340 void GenerateStaticOrDirectCall(HInvokeStaticOrDirect* invoke, vixl::Register temp);
341
Alexandre Rames5319def2014-10-23 10:03:10 +0100342 private:
343 // Labels for each block that will be compiled.
344 vixl::Label* block_labels_;
Nicolas Geoffray1cf95282014-12-12 19:22:03 +0000345 vixl::Label frame_entry_label_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100346
347 LocationsBuilderARM64 location_builder_;
348 InstructionCodeGeneratorARM64 instruction_visitor_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000349 ParallelMoveResolverARM64 move_resolver_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100350 Arm64Assembler assembler_;
Serban Constantinescu579885a2015-02-22 20:51:33 +0000351 const Arm64InstructionSetFeatures& isa_features_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100352
353 DISALLOW_COPY_AND_ASSIGN(CodeGeneratorARM64);
354};
355
Alexandre Rames3e69f162014-12-10 10:36:50 +0000356inline Arm64Assembler* ParallelMoveResolverARM64::GetAssembler() const {
357 return codegen_->GetAssembler();
358}
359
Alexandre Rames5319def2014-10-23 10:03:10 +0100360} // namespace arm64
361} // namespace art
362
363#endif // ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_