blob: 22eaedce612fc2acb9d451fb654c2f06a6a84569 [file] [log] [blame]
Elliott Hughes2faa5f12012-01-30 14:42:07 -08001/*
2 * Copyright (C) 2011 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070016
Ian Rogers166db042013-07-26 12:05:57 -070017#ifndef ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_
18#define ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070019
Ian Rogers0d666d82011-08-14 16:03:46 -070020#include <vector>
Vladimir Marko93205e32016-04-13 11:59:46 +010021
22#include "base/arena_containers.h"
David Brazdild9c90372016-09-14 16:53:55 +010023#include "base/array_ref.h"
Vladimir Marko80afd022015-05-19 18:08:00 +010024#include "base/bit_utils.h"
Andreas Gampe3b165bc2016-08-01 22:07:04 -070025#include "base/enums.h"
Elliott Hughes76160052012-12-12 16:31:20 -080026#include "base/macros.h"
Elliott Hughes0f3c5532012-03-30 14:51:51 -070027#include "constants_x86.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070028#include "globals.h"
Andreas Gampe09659c22017-09-18 18:23:32 -070029#include "heap_poisoning.h"
Ian Rogers2c8f6532011-09-02 17:16:34 -070030#include "managed_register_x86.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070031#include "offsets.h"
Ian Rogers166db042013-07-26 12:05:57 -070032#include "utils/assembler.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070033
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070034namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070035namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070036
Ian Rogerscf7f1912014-10-22 22:06:39 -070037class Immediate : public ValueObject {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070038 public:
Andreas Gampe277ccbd2014-11-03 21:36:10 -080039 explicit Immediate(int32_t value_in) : value_(value_in) {}
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070040
41 int32_t value() const { return value_; }
42
Andreas Gampeab1eb0d2015-02-13 19:23:55 -080043 bool is_int8() const { return IsInt<8>(value_); }
44 bool is_uint8() const { return IsUint<8>(value_); }
45 bool is_int16() const { return IsInt<16>(value_); }
46 bool is_uint16() const { return IsUint<16>(value_); }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070047
48 private:
49 const int32_t value_;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070050};
51
52
Ian Rogerscf7f1912014-10-22 22:06:39 -070053class Operand : public ValueObject {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070054 public:
55 uint8_t mod() const {
56 return (encoding_at(0) >> 6) & 3;
57 }
58
59 Register rm() const {
60 return static_cast<Register>(encoding_at(0) & 7);
61 }
62
63 ScaleFactor scale() const {
64 return static_cast<ScaleFactor>((encoding_at(1) >> 6) & 3);
65 }
66
67 Register index() const {
68 return static_cast<Register>((encoding_at(1) >> 3) & 7);
69 }
70
71 Register base() const {
72 return static_cast<Register>(encoding_at(1) & 7);
73 }
74
75 int8_t disp8() const {
76 CHECK_GE(length_, 2);
77 return static_cast<int8_t>(encoding_[length_ - 1]);
78 }
79
80 int32_t disp32() const {
81 CHECK_GE(length_, 5);
82 int32_t value;
83 memcpy(&value, &encoding_[length_ - 4], sizeof(value));
84 return value;
85 }
86
87 bool IsRegister(Register reg) const {
88 return ((encoding_[0] & 0xF8) == 0xC0) // Addressing mode is register only.
89 && ((encoding_[0] & 0x07) == reg); // Register codes match.
90 }
91
92 protected:
93 // Operand can be sub classed (e.g: Address).
Mark Mendell0616ae02015-04-17 12:49:27 -040094 Operand() : length_(0), fixup_(nullptr) { }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070095
Andreas Gampe277ccbd2014-11-03 21:36:10 -080096 void SetModRM(int mod_in, Register rm_in) {
97 CHECK_EQ(mod_in & ~3, 0);
98 encoding_[0] = (mod_in << 6) | rm_in;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070099 length_ = 1;
100 }
101
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800102 void SetSIB(ScaleFactor scale_in, Register index_in, Register base_in) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700103 CHECK_EQ(length_, 1);
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800104 CHECK_EQ(scale_in & ~3, 0);
105 encoding_[1] = (scale_in << 6) | (index_in << 3) | base_in;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700106 length_ = 2;
107 }
108
109 void SetDisp8(int8_t disp) {
110 CHECK(length_ == 1 || length_ == 2);
111 encoding_[length_++] = static_cast<uint8_t>(disp);
112 }
113
114 void SetDisp32(int32_t disp) {
115 CHECK(length_ == 1 || length_ == 2);
116 int disp_size = sizeof(disp);
117 memmove(&encoding_[length_], &disp, disp_size);
118 length_ += disp_size;
119 }
120
Mark Mendell0616ae02015-04-17 12:49:27 -0400121 AssemblerFixup* GetFixup() const {
122 return fixup_;
123 }
124
125 void SetFixup(AssemblerFixup* fixup) {
126 fixup_ = fixup;
127 }
128
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700129 private:
Ian Rogers13735952014-10-08 12:43:28 -0700130 uint8_t length_;
131 uint8_t encoding_[6];
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700132
Mark Mendell0616ae02015-04-17 12:49:27 -0400133 // A fixup can be associated with the operand, in order to be applied after the
134 // code has been generated. This is used for constant area fixups.
135 AssemblerFixup* fixup_;
136
137 explicit Operand(Register reg) : fixup_(nullptr) { SetModRM(3, reg); }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700138
139 // Get the operand encoding byte at the given index.
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800140 uint8_t encoding_at(int index_in) const {
141 CHECK_GE(index_in, 0);
142 CHECK_LT(index_in, length_);
143 return encoding_[index_in];
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700144 }
145
Ian Rogers2c8f6532011-09-02 17:16:34 -0700146 friend class X86Assembler;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700147};
148
149
150class Address : public Operand {
151 public:
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800152 Address(Register base_in, int32_t disp) {
153 Init(base_in, disp);
Ian Rogersb033c752011-07-20 12:22:35 -0700154 }
155
Mark Mendell0616ae02015-04-17 12:49:27 -0400156 Address(Register base_in, int32_t disp, AssemblerFixup *fixup) {
157 Init(base_in, disp);
158 SetFixup(fixup);
159 }
160
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800161 Address(Register base_in, Offset disp) {
162 Init(base_in, disp.Int32Value());
Ian Rogersa04d3972011-08-17 11:33:44 -0700163 }
164
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800165 Address(Register base_in, FrameOffset disp) {
166 CHECK_EQ(base_in, ESP);
Ian Rogersb033c752011-07-20 12:22:35 -0700167 Init(ESP, disp.Int32Value());
168 }
169
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800170 Address(Register base_in, MemberOffset disp) {
171 Init(base_in, disp.Int32Value());
Ian Rogersb033c752011-07-20 12:22:35 -0700172 }
173
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800174 Address(Register index_in, ScaleFactor scale_in, int32_t disp) {
175 CHECK_NE(index_in, ESP); // Illegal addressing mode.
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700176 SetModRM(0, ESP);
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800177 SetSIB(scale_in, index_in, EBP);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700178 SetDisp32(disp);
179 }
180
Andreas Gampe277ccbd2014-11-03 21:36:10 -0800181 Address(Register base_in, Register index_in, ScaleFactor scale_in, int32_t disp) {
Mark Mendell805b3b52015-09-18 14:10:29 -0400182 Init(base_in, index_in, scale_in, disp);
183 }
184
185 Address(Register base_in,
186 Register index_in,
187 ScaleFactor scale_in,
188 int32_t disp, AssemblerFixup *fixup) {
189 Init(base_in, index_in, scale_in, disp);
190 SetFixup(fixup);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700191 }
192
Ian Rogers13735952014-10-08 12:43:28 -0700193 static Address Absolute(uintptr_t addr) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700194 Address result;
Ian Rogersdd7624d2014-03-14 17:43:00 -0700195 result.SetModRM(0, EBP);
196 result.SetDisp32(addr);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700197 return result;
198 }
199
Andreas Gampe542451c2016-07-26 09:02:02 -0700200 static Address Absolute(ThreadOffset32 addr) {
Ian Rogersdd7624d2014-03-14 17:43:00 -0700201 return Absolute(addr.Int32Value());
Ian Rogersb033c752011-07-20 12:22:35 -0700202 }
203
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700204 private:
205 Address() {}
Mark Mendell805b3b52015-09-18 14:10:29 -0400206
207 void Init(Register base_in, int32_t disp) {
208 if (disp == 0 && base_in != EBP) {
209 SetModRM(0, base_in);
210 if (base_in == ESP) SetSIB(TIMES_1, ESP, base_in);
211 } else if (disp >= -128 && disp <= 127) {
212 SetModRM(1, base_in);
213 if (base_in == ESP) SetSIB(TIMES_1, ESP, base_in);
214 SetDisp8(disp);
215 } else {
216 SetModRM(2, base_in);
217 if (base_in == ESP) SetSIB(TIMES_1, ESP, base_in);
218 SetDisp32(disp);
219 }
220 }
221
222 void Init(Register base_in, Register index_in, ScaleFactor scale_in, int32_t disp) {
223 CHECK_NE(index_in, ESP); // Illegal addressing mode.
224 if (disp == 0 && base_in != EBP) {
225 SetModRM(0, ESP);
226 SetSIB(scale_in, index_in, base_in);
227 } else if (disp >= -128 && disp <= 127) {
228 SetModRM(1, ESP);
229 SetSIB(scale_in, index_in, base_in);
230 SetDisp8(disp);
231 } else {
232 SetModRM(2, ESP);
233 SetSIB(scale_in, index_in, base_in);
234 SetDisp32(disp);
235 }
236 }
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700237};
238
Aart Bikcaa31e72017-09-14 17:08:50 -0700239std::ostream& operator<<(std::ostream& os, const Address& addr);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700240
Mark Mendell73f455e2015-08-21 09:30:05 -0400241// This is equivalent to the Label class, used in a slightly different context. We
242// inherit the functionality of the Label class, but prevent unintended
243// derived-to-base conversions by making the base class private.
244class NearLabel : private Label {
245 public:
246 NearLabel() : Label() {}
247
248 // Expose the Label routines that we need.
249 using Label::Position;
250 using Label::LinkPosition;
251 using Label::IsBound;
252 using Label::IsUnused;
253 using Label::IsLinked;
254
255 private:
256 using Label::BindTo;
257 using Label::LinkTo;
258
259 friend class x86::X86Assembler;
260
261 DISALLOW_COPY_AND_ASSIGN(NearLabel);
262};
263
Mark Mendell0616ae02015-04-17 12:49:27 -0400264/**
265 * Class to handle constant area values.
266 */
267class ConstantArea {
268 public:
Vladimir Markoe764d2e2017-10-05 14:35:55 +0100269 explicit ConstantArea(ArenaAllocator* allocator)
270 : buffer_(allocator->Adapter(kArenaAllocAssembler)) {}
Mark Mendell0616ae02015-04-17 12:49:27 -0400271
272 // Add a double to the constant area, returning the offset into
273 // the constant area where the literal resides.
Mark Mendell805b3b52015-09-18 14:10:29 -0400274 size_t AddDouble(double v);
Mark Mendell0616ae02015-04-17 12:49:27 -0400275
276 // Add a float to the constant area, returning the offset into
277 // the constant area where the literal resides.
Mark Mendell805b3b52015-09-18 14:10:29 -0400278 size_t AddFloat(float v);
Mark Mendell0616ae02015-04-17 12:49:27 -0400279
280 // Add an int32_t to the constant area, returning the offset into
281 // the constant area where the literal resides.
Mark Mendell805b3b52015-09-18 14:10:29 -0400282 size_t AddInt32(int32_t v);
283
284 // Add an int32_t to the end of the constant area, returning the offset into
285 // the constant area where the literal resides.
286 size_t AppendInt32(int32_t v);
Mark Mendell0616ae02015-04-17 12:49:27 -0400287
288 // Add an int64_t to the constant area, returning the offset into
289 // the constant area where the literal resides.
Mark Mendell805b3b52015-09-18 14:10:29 -0400290 size_t AddInt64(int64_t v);
Mark Mendell0616ae02015-04-17 12:49:27 -0400291
292 bool IsEmpty() const {
293 return buffer_.size() == 0;
294 }
295
Mark Mendell805b3b52015-09-18 14:10:29 -0400296 size_t GetSize() const {
297 return buffer_.size() * elem_size_;
298 }
299
Vladimir Marko93205e32016-04-13 11:59:46 +0100300 ArrayRef<const int32_t> GetBuffer() const {
301 return ArrayRef<const int32_t>(buffer_);
Mark Mendell0616ae02015-04-17 12:49:27 -0400302 }
303
Mark Mendell0616ae02015-04-17 12:49:27 -0400304 private:
Mark Mendell805b3b52015-09-18 14:10:29 -0400305 static constexpr size_t elem_size_ = sizeof(int32_t);
Vladimir Marko93205e32016-04-13 11:59:46 +0100306 ArenaVector<int32_t> buffer_;
Mark Mendell0616ae02015-04-17 12:49:27 -0400307};
Mark Mendell73f455e2015-08-21 09:30:05 -0400308
Andreas Gampe9954e3b2016-08-05 20:34:39 -0700309class X86Assembler FINAL : public Assembler {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700310 public:
Vladimir Markoe764d2e2017-10-05 14:35:55 +0100311 explicit X86Assembler(ArenaAllocator* allocator)
312 : Assembler(allocator), constant_area_(allocator) {}
Ian Rogers2c8f6532011-09-02 17:16:34 -0700313 virtual ~X86Assembler() {}
buzbeec143c552011-08-20 17:38:58 -0700314
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700315 /*
316 * Emit Machine Instructions.
317 */
318 void call(Register reg);
319 void call(const Address& address);
320 void call(Label* label);
Nicolas Geoffray8ccc3f52014-03-19 10:34:11 +0000321 void call(const ExternalLabel& label);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700322
323 void pushl(Register reg);
324 void pushl(const Address& address);
325 void pushl(const Immediate& imm);
326
327 void popl(Register reg);
328 void popl(const Address& address);
329
330 void movl(Register dst, const Immediate& src);
331 void movl(Register dst, Register src);
332
333 void movl(Register dst, const Address& src);
334 void movl(const Address& dst, Register src);
335 void movl(const Address& dst, const Immediate& imm);
Ian Rogersbdb03912011-09-14 00:55:44 -0700336 void movl(const Address& dst, Label* lbl);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700337
Mark Mendell7a08fb52015-07-15 14:09:35 -0400338 void movntl(const Address& dst, Register src);
339
Mark Mendell09ed1a32015-03-25 08:30:06 -0400340 void bswapl(Register dst);
Aart Bikc39dac12016-01-21 08:59:48 -0800341
Mark Mendellbcee0922015-09-15 21:45:01 -0400342 void bsfl(Register dst, Register src);
343 void bsfl(Register dst, const Address& src);
Mark Mendell8ae3ffb2015-08-12 21:16:41 -0400344 void bsrl(Register dst, Register src);
345 void bsrl(Register dst, const Address& src);
Mark Mendell09ed1a32015-03-25 08:30:06 -0400346
Aart Bikc39dac12016-01-21 08:59:48 -0800347 void popcntl(Register dst, Register src);
348 void popcntl(Register dst, const Address& src);
349
Mark Mendellbcee0922015-09-15 21:45:01 -0400350 void rorl(Register reg, const Immediate& imm);
351 void rorl(Register operand, Register shifter);
352 void roll(Register reg, const Immediate& imm);
353 void roll(Register operand, Register shifter);
354
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700355 void movzxb(Register dst, ByteRegister src);
356 void movzxb(Register dst, const Address& src);
357 void movsxb(Register dst, ByteRegister src);
358 void movsxb(Register dst, const Address& src);
359 void movb(Register dst, const Address& src);
360 void movb(const Address& dst, ByteRegister src);
361 void movb(const Address& dst, const Immediate& imm);
362
363 void movzxw(Register dst, Register src);
364 void movzxw(Register dst, const Address& src);
365 void movsxw(Register dst, Register src);
366 void movsxw(Register dst, const Address& src);
367 void movw(Register dst, const Address& src);
368 void movw(const Address& dst, Register src);
Nicolas Geoffray26a25ef2014-09-30 13:54:09 +0100369 void movw(const Address& dst, const Immediate& imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700370
371 void leal(Register dst, const Address& src);
372
Ian Rogersb033c752011-07-20 12:22:35 -0700373 void cmovl(Condition condition, Register dst, Register src);
Mark Mendellabdac472016-02-12 13:49:03 -0500374 void cmovl(Condition condition, Register dst, const Address& src);
Ian Rogersb033c752011-07-20 12:22:35 -0700375
Nicolas Geoffray5b4b8982014-12-18 17:45:56 +0000376 void setb(Condition condition, Register dst);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700377
Aart Bikc7782262017-01-13 16:20:08 -0800378 void movaps(XmmRegister dst, XmmRegister src); // move
379 void movaps(XmmRegister dst, const Address& src); // load aligned
380 void movups(XmmRegister dst, const Address& src); // load unaligned
381 void movaps(const Address& dst, XmmRegister src); // store aligned
382 void movups(const Address& dst, XmmRegister src); // store unaligned
383
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700384 void movss(XmmRegister dst, const Address& src);
385 void movss(const Address& dst, XmmRegister src);
386 void movss(XmmRegister dst, XmmRegister src);
387
388 void movd(XmmRegister dst, Register src);
389 void movd(Register dst, XmmRegister src);
390
391 void addss(XmmRegister dst, XmmRegister src);
392 void addss(XmmRegister dst, const Address& src);
393 void subss(XmmRegister dst, XmmRegister src);
394 void subss(XmmRegister dst, const Address& src);
395 void mulss(XmmRegister dst, XmmRegister src);
396 void mulss(XmmRegister dst, const Address& src);
397 void divss(XmmRegister dst, XmmRegister src);
398 void divss(XmmRegister dst, const Address& src);
399
Aart Bikc7782262017-01-13 16:20:08 -0800400 void addps(XmmRegister dst, XmmRegister src); // no addr variant (for now)
401 void subps(XmmRegister dst, XmmRegister src);
402 void mulps(XmmRegister dst, XmmRegister src);
403 void divps(XmmRegister dst, XmmRegister src);
404
405 void movapd(XmmRegister dst, XmmRegister src); // move
406 void movapd(XmmRegister dst, const Address& src); // load aligned
407 void movupd(XmmRegister dst, const Address& src); // load unaligned
408 void movapd(const Address& dst, XmmRegister src); // store aligned
409 void movupd(const Address& dst, XmmRegister src); // store unaligned
410
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700411 void movsd(XmmRegister dst, const Address& src);
412 void movsd(const Address& dst, XmmRegister src);
413 void movsd(XmmRegister dst, XmmRegister src);
414
Nicolas Geoffray234d69d2015-03-09 10:28:50 +0000415 void movhpd(XmmRegister dst, const Address& src);
416 void movhpd(const Address& dst, XmmRegister src);
417
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700418 void addsd(XmmRegister dst, XmmRegister src);
419 void addsd(XmmRegister dst, const Address& src);
420 void subsd(XmmRegister dst, XmmRegister src);
421 void subsd(XmmRegister dst, const Address& src);
422 void mulsd(XmmRegister dst, XmmRegister src);
423 void mulsd(XmmRegister dst, const Address& src);
424 void divsd(XmmRegister dst, XmmRegister src);
425 void divsd(XmmRegister dst, const Address& src);
426
Aart Bikc7782262017-01-13 16:20:08 -0800427 void addpd(XmmRegister dst, XmmRegister src); // no addr variant (for now)
428 void subpd(XmmRegister dst, XmmRegister src);
429 void mulpd(XmmRegister dst, XmmRegister src);
430 void divpd(XmmRegister dst, XmmRegister src);
431
Aart Bik68555e92017-02-13 14:28:45 -0800432 void movdqa(XmmRegister dst, XmmRegister src); // move
433 void movdqa(XmmRegister dst, const Address& src); // load aligned
434 void movdqu(XmmRegister dst, const Address& src); // load unaligned
435 void movdqa(const Address& dst, XmmRegister src); // store aligned
436 void movdqu(const Address& dst, XmmRegister src); // store unaligned
437
Aart Bike69d7a92017-02-17 11:48:23 -0800438 void paddb(XmmRegister dst, XmmRegister src); // no addr variant (for now)
439 void psubb(XmmRegister dst, XmmRegister src);
440
441 void paddw(XmmRegister dst, XmmRegister src);
442 void psubw(XmmRegister dst, XmmRegister src);
443 void pmullw(XmmRegister dst, XmmRegister src);
444
445 void paddd(XmmRegister dst, XmmRegister src);
Aart Bik68555e92017-02-13 14:28:45 -0800446 void psubd(XmmRegister dst, XmmRegister src);
447 void pmulld(XmmRegister dst, XmmRegister src);
448
Aart Bike69d7a92017-02-17 11:48:23 -0800449 void paddq(XmmRegister dst, XmmRegister src);
450 void psubq(XmmRegister dst, XmmRegister src);
451
Aart Bik4ca17352018-03-07 15:47:39 -0800452 void paddusb(XmmRegister dst, XmmRegister src);
453 void paddsb(XmmRegister dst, XmmRegister src);
454 void paddusw(XmmRegister dst, XmmRegister src);
455 void paddsw(XmmRegister dst, XmmRegister src);
456 void psubusb(XmmRegister dst, XmmRegister src);
457 void psubsb(XmmRegister dst, XmmRegister src);
458 void psubusw(XmmRegister dst, XmmRegister src);
459 void psubsw(XmmRegister dst, XmmRegister src);
460
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700461 void cvtsi2ss(XmmRegister dst, Register src);
462 void cvtsi2sd(XmmRegister dst, Register src);
463
464 void cvtss2si(Register dst, XmmRegister src);
465 void cvtss2sd(XmmRegister dst, XmmRegister src);
466
467 void cvtsd2si(Register dst, XmmRegister src);
468 void cvtsd2ss(XmmRegister dst, XmmRegister src);
469
470 void cvttss2si(Register dst, XmmRegister src);
471 void cvttsd2si(Register dst, XmmRegister src);
472
Aart Bik3ae3b592017-02-24 14:09:15 -0800473 void cvtdq2ps(XmmRegister dst, XmmRegister src);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700474 void cvtdq2pd(XmmRegister dst, XmmRegister src);
475
476 void comiss(XmmRegister a, XmmRegister b);
Aart Bik18ba1212016-08-01 14:11:20 -0700477 void comiss(XmmRegister a, const Address& b);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700478 void comisd(XmmRegister a, XmmRegister b);
Aart Bik18ba1212016-08-01 14:11:20 -0700479 void comisd(XmmRegister a, const Address& b);
Calin Juravleddb7df22014-11-25 20:56:51 +0000480 void ucomiss(XmmRegister a, XmmRegister b);
Mark Mendell9f51f262015-10-30 09:21:37 -0400481 void ucomiss(XmmRegister a, const Address& b);
Calin Juravleddb7df22014-11-25 20:56:51 +0000482 void ucomisd(XmmRegister a, XmmRegister b);
Mark Mendell9f51f262015-10-30 09:21:37 -0400483 void ucomisd(XmmRegister a, const Address& b);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700484
Mark Mendellfb8d2792015-03-31 22:16:59 -0400485 void roundsd(XmmRegister dst, XmmRegister src, const Immediate& imm);
486 void roundss(XmmRegister dst, XmmRegister src, const Immediate& imm);
487
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700488 void sqrtsd(XmmRegister dst, XmmRegister src);
489 void sqrtss(XmmRegister dst, XmmRegister src);
490
491 void xorpd(XmmRegister dst, const Address& src);
492 void xorpd(XmmRegister dst, XmmRegister src);
493 void xorps(XmmRegister dst, const Address& src);
494 void xorps(XmmRegister dst, XmmRegister src);
Aart Bik68555e92017-02-13 14:28:45 -0800495 void pxor(XmmRegister dst, XmmRegister src); // no addr variant (for now)
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700496
Mark Mendell09ed1a32015-03-25 08:30:06 -0400497 void andpd(XmmRegister dst, XmmRegister src);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700498 void andpd(XmmRegister dst, const Address& src);
Mark Mendell09ed1a32015-03-25 08:30:06 -0400499 void andps(XmmRegister dst, XmmRegister src);
500 void andps(XmmRegister dst, const Address& src);
Aart Bik68555e92017-02-13 14:28:45 -0800501 void pand(XmmRegister dst, XmmRegister src); // no addr variant (for now)
Mark Mendell09ed1a32015-03-25 08:30:06 -0400502
Aart Bik21c580b2017-03-13 11:52:07 -0700503 void andnpd(XmmRegister dst, XmmRegister src); // no addr variant (for now)
504 void andnps(XmmRegister dst, XmmRegister src);
505 void pandn(XmmRegister dst, XmmRegister src);
506
Aart Bik68555e92017-02-13 14:28:45 -0800507 void orpd(XmmRegister dst, XmmRegister src); // no addr variant (for now)
Mark Mendell09ed1a32015-03-25 08:30:06 -0400508 void orps(XmmRegister dst, XmmRegister src);
Aart Bik68555e92017-02-13 14:28:45 -0800509 void por(XmmRegister dst, XmmRegister src);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700510
Aart Bik67d3fd72017-03-31 15:11:53 -0700511 void pavgb(XmmRegister dst, XmmRegister src); // no addr variant (for now)
512 void pavgw(XmmRegister dst, XmmRegister src);
Aart Bik6005a872017-07-24 13:33:39 -0700513 void psadbw(XmmRegister dst, XmmRegister src);
514 void pmaddwd(XmmRegister dst, XmmRegister src);
515 void phaddw(XmmRegister dst, XmmRegister src);
516 void phaddd(XmmRegister dst, XmmRegister src);
517 void haddps(XmmRegister dst, XmmRegister src);
518 void haddpd(XmmRegister dst, XmmRegister src);
519 void phsubw(XmmRegister dst, XmmRegister src);
520 void phsubd(XmmRegister dst, XmmRegister src);
521 void hsubps(XmmRegister dst, XmmRegister src);
522 void hsubpd(XmmRegister dst, XmmRegister src);
Aart Bik67d3fd72017-03-31 15:11:53 -0700523
Aart Bikc8e93c72017-05-10 10:49:22 -0700524 void pminsb(XmmRegister dst, XmmRegister src); // no addr variant (for now)
525 void pmaxsb(XmmRegister dst, XmmRegister src);
526 void pminsw(XmmRegister dst, XmmRegister src);
527 void pmaxsw(XmmRegister dst, XmmRegister src);
528 void pminsd(XmmRegister dst, XmmRegister src);
529 void pmaxsd(XmmRegister dst, XmmRegister src);
530
531 void pminub(XmmRegister dst, XmmRegister src); // no addr variant (for now)
532 void pmaxub(XmmRegister dst, XmmRegister src);
533 void pminuw(XmmRegister dst, XmmRegister src);
534 void pmaxuw(XmmRegister dst, XmmRegister src);
535 void pminud(XmmRegister dst, XmmRegister src);
536 void pmaxud(XmmRegister dst, XmmRegister src);
537
538 void minps(XmmRegister dst, XmmRegister src); // no addr variant (for now)
539 void maxps(XmmRegister dst, XmmRegister src);
540 void minpd(XmmRegister dst, XmmRegister src);
541 void maxpd(XmmRegister dst, XmmRegister src);
542
Aart Bik4b455332017-03-15 11:19:35 -0700543 void pcmpeqb(XmmRegister dst, XmmRegister src);
544 void pcmpeqw(XmmRegister dst, XmmRegister src);
545 void pcmpeqd(XmmRegister dst, XmmRegister src);
546 void pcmpeqq(XmmRegister dst, XmmRegister src);
547
Aart Bik8939c642017-04-03 14:09:01 -0700548 void pcmpgtb(XmmRegister dst, XmmRegister src);
549 void pcmpgtw(XmmRegister dst, XmmRegister src);
550 void pcmpgtd(XmmRegister dst, XmmRegister src);
551 void pcmpgtq(XmmRegister dst, XmmRegister src); // SSE4.2
552
Aart Bik12e06ed2017-01-31 16:11:24 -0800553 void shufpd(XmmRegister dst, XmmRegister src, const Immediate& imm);
554 void shufps(XmmRegister dst, XmmRegister src, const Immediate& imm);
Aart Bik68555e92017-02-13 14:28:45 -0800555 void pshufd(XmmRegister dst, XmmRegister src, const Immediate& imm);
Aart Bik12e06ed2017-01-31 16:11:24 -0800556
Aart Bike69d7a92017-02-17 11:48:23 -0800557 void punpcklbw(XmmRegister dst, XmmRegister src);
558 void punpcklwd(XmmRegister dst, XmmRegister src);
559 void punpckldq(XmmRegister dst, XmmRegister src);
560 void punpcklqdq(XmmRegister dst, XmmRegister src);
561
Aart Bik3332db82017-08-11 15:10:30 -0700562 void punpckhbw(XmmRegister dst, XmmRegister src);
563 void punpckhwd(XmmRegister dst, XmmRegister src);
564 void punpckhdq(XmmRegister dst, XmmRegister src);
565 void punpckhqdq(XmmRegister dst, XmmRegister src);
566
Aart Bike69d7a92017-02-17 11:48:23 -0800567 void psllw(XmmRegister reg, const Immediate& shift_count);
568 void pslld(XmmRegister reg, const Immediate& shift_count);
569 void psllq(XmmRegister reg, const Immediate& shift_count);
570
571 void psraw(XmmRegister reg, const Immediate& shift_count);
572 void psrad(XmmRegister reg, const Immediate& shift_count);
573 // no psraq
574
575 void psrlw(XmmRegister reg, const Immediate& shift_count);
576 void psrld(XmmRegister reg, const Immediate& shift_count);
577 void psrlq(XmmRegister reg, const Immediate& shift_count);
578 void psrldq(XmmRegister reg, const Immediate& shift_count);
579
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700580 void flds(const Address& src);
581 void fstps(const Address& dst);
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500582 void fsts(const Address& dst);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700583
584 void fldl(const Address& src);
585 void fstpl(const Address& dst);
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500586 void fstl(const Address& dst);
587
588 void fstsw();
589
590 void fucompp();
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700591
592 void fnstcw(const Address& dst);
593 void fldcw(const Address& src);
594
595 void fistpl(const Address& dst);
596 void fistps(const Address& dst);
597 void fildl(const Address& src);
Roland Levillain0a186012015-04-13 17:00:20 +0100598 void filds(const Address& src);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700599
600 void fincstp();
601 void ffree(const Immediate& index);
602
603 void fsin();
604 void fcos();
605 void fptan();
Mark Mendell24f2dfa2015-01-14 19:51:45 -0500606 void fprem();
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700607
608 void xchgl(Register dst, Register src);
Ian Rogers7caad772012-03-30 01:07:54 -0700609 void xchgl(Register reg, const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700610
Serguei Katkov3b625932016-05-06 10:24:17 +0600611 void cmpb(const Address& address, const Immediate& imm);
Nicolas Geoffray3c049742014-09-24 18:10:46 +0100612 void cmpw(const Address& address, const Immediate& imm);
613
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700614 void cmpl(Register reg, const Immediate& imm);
615 void cmpl(Register reg0, Register reg1);
616 void cmpl(Register reg, const Address& address);
617
618 void cmpl(const Address& address, Register reg);
619 void cmpl(const Address& address, const Immediate& imm);
620
621 void testl(Register reg1, Register reg2);
622 void testl(Register reg, const Immediate& imm);
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +0100623 void testl(Register reg1, const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700624
Vladimir Marko953437b2016-08-24 08:30:46 +0000625 void testb(const Address& dst, const Immediate& imm);
626 void testl(const Address& dst, const Immediate& imm);
627
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700628 void andl(Register dst, const Immediate& imm);
629 void andl(Register dst, Register src);
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000630 void andl(Register dst, const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700631
632 void orl(Register dst, const Immediate& imm);
633 void orl(Register dst, Register src);
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000634 void orl(Register dst, const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700635
636 void xorl(Register dst, Register src);
Nicolas Geoffrayb55f8352014-04-07 15:26:35 +0100637 void xorl(Register dst, const Immediate& imm);
Nicolas Geoffray9574c4b2014-11-12 13:19:37 +0000638 void xorl(Register dst, const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700639
640 void addl(Register dst, Register src);
641 void addl(Register reg, const Immediate& imm);
642 void addl(Register reg, const Address& address);
643
644 void addl(const Address& address, Register reg);
645 void addl(const Address& address, const Immediate& imm);
Nicolas Geoffrayded55942018-01-26 16:33:41 +0000646 void addw(const Address& address, const Immediate& imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700647
648 void adcl(Register dst, Register src);
649 void adcl(Register reg, const Immediate& imm);
650 void adcl(Register dst, const Address& address);
651
652 void subl(Register dst, Register src);
653 void subl(Register reg, const Immediate& imm);
654 void subl(Register reg, const Address& address);
Mark Mendell09ed1a32015-03-25 08:30:06 -0400655 void subl(const Address& address, Register src);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700656
657 void cdq();
658
659 void idivl(Register reg);
660
661 void imull(Register dst, Register src);
662 void imull(Register reg, const Immediate& imm);
Mark Mendell4a2aa4a2015-07-27 16:13:10 -0400663 void imull(Register dst, Register src, const Immediate& imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700664 void imull(Register reg, const Address& address);
665
666 void imull(Register reg);
667 void imull(const Address& address);
668
669 void mull(Register reg);
670 void mull(const Address& address);
671
672 void sbbl(Register dst, Register src);
673 void sbbl(Register reg, const Immediate& imm);
674 void sbbl(Register reg, const Address& address);
Mark Mendell09ed1a32015-03-25 08:30:06 -0400675 void sbbl(const Address& address, Register src);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700676
677 void incl(Register reg);
678 void incl(const Address& address);
679
680 void decl(Register reg);
681 void decl(const Address& address);
682
683 void shll(Register reg, const Immediate& imm);
684 void shll(Register operand, Register shifter);
Mark P Mendell73945692015-04-29 14:56:17 +0000685 void shll(const Address& address, const Immediate& imm);
686 void shll(const Address& address, Register shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700687 void shrl(Register reg, const Immediate& imm);
688 void shrl(Register operand, Register shifter);
Mark P Mendell73945692015-04-29 14:56:17 +0000689 void shrl(const Address& address, const Immediate& imm);
690 void shrl(const Address& address, Register shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700691 void sarl(Register reg, const Immediate& imm);
692 void sarl(Register operand, Register shifter);
Mark P Mendell73945692015-04-29 14:56:17 +0000693 void sarl(const Address& address, const Immediate& imm);
694 void sarl(const Address& address, Register shifter);
Calin Juravle9aec02f2014-11-18 23:06:35 +0000695 void shld(Register dst, Register src, Register shifter);
Mark P Mendell73945692015-04-29 14:56:17 +0000696 void shld(Register dst, Register src, const Immediate& imm);
Calin Juravle9aec02f2014-11-18 23:06:35 +0000697 void shrd(Register dst, Register src, Register shifter);
Mark P Mendell73945692015-04-29 14:56:17 +0000698 void shrd(Register dst, Register src, const Immediate& imm);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700699
700 void negl(Register reg);
701 void notl(Register reg);
702
703 void enter(const Immediate& imm);
704 void leave();
705
706 void ret();
707 void ret(const Immediate& imm);
708
709 void nop();
710 void int3();
711 void hlt();
712
713 void j(Condition condition, Label* label);
Mark Mendell73f455e2015-08-21 09:30:05 -0400714 void j(Condition condition, NearLabel* label);
715 void jecxz(NearLabel* label);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700716
717 void jmp(Register reg);
Ian Rogers7caad772012-03-30 01:07:54 -0700718 void jmp(const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700719 void jmp(Label* label);
Mark Mendell73f455e2015-08-21 09:30:05 -0400720 void jmp(NearLabel* label);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700721
jessicahandojob03d6402016-09-07 12:16:53 -0700722 void repne_scasb();
Andreas Gampe21030dd2015-05-07 14:46:15 -0700723 void repne_scasw();
jessicahandojob03d6402016-09-07 12:16:53 -0700724 void repe_cmpsb();
agicsaki71311f82015-07-27 11:34:13 -0700725 void repe_cmpsw();
agicsaki970abfb2015-07-31 10:31:14 -0700726 void repe_cmpsl();
jessicahandojob03d6402016-09-07 12:16:53 -0700727 void rep_movsb();
Mark Mendellb9c4bbe2015-07-01 14:26:52 -0400728 void rep_movsw();
Andreas Gampe21030dd2015-05-07 14:46:15 -0700729
Ian Rogers2c8f6532011-09-02 17:16:34 -0700730 X86Assembler* lock();
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700731 void cmpxchgl(const Address& address, Register reg);
Mark Mendell58d25fd2015-04-03 14:52:31 -0400732 void cmpxchg8b(const Address& address);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700733
Elliott Hughes79ab9e32012-03-12 15:41:35 -0700734 void mfence();
735
Ian Rogers2c8f6532011-09-02 17:16:34 -0700736 X86Assembler* fs();
Ian Rogersbefbd572014-03-06 01:13:39 -0800737 X86Assembler* gs();
Ian Rogersb033c752011-07-20 12:22:35 -0700738
739 //
740 // Macros for High-level operations.
741 //
742
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700743 void AddImmediate(Register reg, const Immediate& imm);
744
Roland Levillain647b9ed2014-11-27 12:06:00 +0000745 void LoadLongConstant(XmmRegister dst, int64_t value);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700746 void LoadDoubleConstant(XmmRegister dst, double value);
747
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700748 void LockCmpxchgl(const Address& address, Register reg) {
Ian Rogers0d666d82011-08-14 16:03:46 -0700749 lock()->cmpxchgl(address, reg);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700750 }
751
Mark Mendell58d25fd2015-04-03 14:52:31 -0400752 void LockCmpxchg8b(const Address& address) {
753 lock()->cmpxchg8b(address);
754 }
755
Ian Rogersb033c752011-07-20 12:22:35 -0700756 //
757 // Misc. functionality
758 //
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700759 int PreferredLoopAlignment() { return 16; }
760 void Align(int alignment, int offset);
Andreas Gampe85b62f22015-09-09 13:15:38 -0700761 void Bind(Label* label) OVERRIDE;
762 void Jump(Label* label) OVERRIDE {
763 jmp(label);
764 }
Mark Mendell73f455e2015-08-21 09:30:05 -0400765 void Bind(NearLabel* label);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700766
Ian Rogers2c8f6532011-09-02 17:16:34 -0700767 //
Roland Levillain4d027112015-07-01 15:41:14 +0100768 // Heap poisoning.
769 //
770
771 // Poison a heap reference contained in `reg`.
772 void PoisonHeapReference(Register reg) { negl(reg); }
773 // Unpoison a heap reference contained in `reg`.
774 void UnpoisonHeapReference(Register reg) { negl(reg); }
Roland Levillain0b671c02016-08-19 12:02:34 +0100775 // Poison a heap reference contained in `reg` if heap poisoning is enabled.
776 void MaybePoisonHeapReference(Register reg) {
777 if (kPoisonHeapReferences) {
778 PoisonHeapReference(reg);
779 }
780 }
Roland Levillain4d027112015-07-01 15:41:14 +0100781 // Unpoison a heap reference contained in `reg` if heap poisoning is enabled.
782 void MaybeUnpoisonHeapReference(Register reg) {
783 if (kPoisonHeapReferences) {
784 UnpoisonHeapReference(reg);
785 }
786 }
787
Mark Mendell0616ae02015-04-17 12:49:27 -0400788 // Add a double to the constant area, returning the offset into
789 // the constant area where the literal resides.
Mark Mendell805b3b52015-09-18 14:10:29 -0400790 size_t AddDouble(double v) { return constant_area_.AddDouble(v); }
Mark Mendell0616ae02015-04-17 12:49:27 -0400791
792 // Add a float to the constant area, returning the offset into
793 // the constant area where the literal resides.
Mark Mendell805b3b52015-09-18 14:10:29 -0400794 size_t AddFloat(float v) { return constant_area_.AddFloat(v); }
Mark Mendell0616ae02015-04-17 12:49:27 -0400795
796 // Add an int32_t to the constant area, returning the offset into
797 // the constant area where the literal resides.
Mark Mendell805b3b52015-09-18 14:10:29 -0400798 size_t AddInt32(int32_t v) {
799 return constant_area_.AddInt32(v);
800 }
801
802 // Add an int32_t to the end of the constant area, returning the offset into
803 // the constant area where the literal resides.
804 size_t AppendInt32(int32_t v) {
805 return constant_area_.AppendInt32(v);
806 }
Mark Mendell0616ae02015-04-17 12:49:27 -0400807
808 // Add an int64_t to the constant area, returning the offset into
809 // the constant area where the literal resides.
Mark Mendell805b3b52015-09-18 14:10:29 -0400810 size_t AddInt64(int64_t v) { return constant_area_.AddInt64(v); }
Mark Mendell0616ae02015-04-17 12:49:27 -0400811
812 // Add the contents of the constant area to the assembler buffer.
813 void AddConstantArea();
814
815 // Is the constant area empty? Return true if there are no literals in the constant area.
816 bool IsConstantAreaEmpty() const { return constant_area_.IsEmpty(); }
Mark Mendell805b3b52015-09-18 14:10:29 -0400817
818 // Return the current size of the constant area.
819 size_t ConstantAreaSize() const { return constant_area_.GetSize(); }
Mark Mendell0616ae02015-04-17 12:49:27 -0400820
Ian Rogers2c8f6532011-09-02 17:16:34 -0700821 private:
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700822 inline void EmitUint8(uint8_t value);
823 inline void EmitInt32(int32_t value);
824 inline void EmitRegisterOperand(int rm, int reg);
825 inline void EmitXmmRegisterOperand(int rm, XmmRegister reg);
826 inline void EmitFixup(AssemblerFixup* fixup);
827 inline void EmitOperandSizeOverride();
828
829 void EmitOperand(int rm, const Operand& operand);
Nicolas Geoffrayded55942018-01-26 16:33:41 +0000830 void EmitImmediate(const Immediate& imm, bool is_16_op = false);
831 void EmitComplex(
832 int rm, const Operand& operand, const Immediate& immediate, bool is_16_op = false);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700833 void EmitLabel(Label* label, int instruction_size);
834 void EmitLabelLink(Label* label);
Mark Mendell73f455e2015-08-21 09:30:05 -0400835 void EmitLabelLink(NearLabel* label);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700836
Mark P Mendell73945692015-04-29 14:56:17 +0000837 void EmitGenericShift(int rm, const Operand& operand, const Immediate& imm);
838 void EmitGenericShift(int rm, const Operand& operand, Register shifter);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700839
Mark Mendell0616ae02015-04-17 12:49:27 -0400840 ConstantArea constant_area_;
841
Ian Rogers2c8f6532011-09-02 17:16:34 -0700842 DISALLOW_COPY_AND_ASSIGN(X86Assembler);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700843};
844
Ian Rogers2c8f6532011-09-02 17:16:34 -0700845inline void X86Assembler::EmitUint8(uint8_t value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700846 buffer_.Emit<uint8_t>(value);
847}
848
Ian Rogers2c8f6532011-09-02 17:16:34 -0700849inline void X86Assembler::EmitInt32(int32_t value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700850 buffer_.Emit<int32_t>(value);
851}
852
Ian Rogers2c8f6532011-09-02 17:16:34 -0700853inline void X86Assembler::EmitRegisterOperand(int rm, int reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700854 CHECK_GE(rm, 0);
855 CHECK_LT(rm, 8);
856 buffer_.Emit<uint8_t>(0xC0 + (rm << 3) + reg);
857}
858
Ian Rogers2c8f6532011-09-02 17:16:34 -0700859inline void X86Assembler::EmitXmmRegisterOperand(int rm, XmmRegister reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700860 EmitRegisterOperand(rm, static_cast<Register>(reg));
861}
862
Ian Rogers2c8f6532011-09-02 17:16:34 -0700863inline void X86Assembler::EmitFixup(AssemblerFixup* fixup) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700864 buffer_.EmitFixup(fixup);
865}
866
Ian Rogers2c8f6532011-09-02 17:16:34 -0700867inline void X86Assembler::EmitOperandSizeOverride() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700868 EmitUint8(0x66);
869}
870
Ian Rogers2c8f6532011-09-02 17:16:34 -0700871} // namespace x86
Carl Shapiro6b6b5f02011-06-21 15:05:09 -0700872} // namespace art
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700873
Ian Rogers166db042013-07-26 12:05:57 -0700874#endif // ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_