blob: 8aeea5400f23358fe665a98f6f76cd8d5ffcb629 [file] [log] [blame]
Alexandre Rames5319def2014-10-23 10:03:10 +01001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
18#define ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_
19
20#include "code_generator.h"
Serban Constantinescu02d81cc2015-01-05 16:08:49 +000021#include "dex/compiler_enums.h"
Calin Juravlecd6dffe2015-01-08 17:35:35 +000022#include "driver/compiler_options.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010023#include "nodes.h"
24#include "parallel_move_resolver.h"
25#include "utils/arm64/assembler_arm64.h"
Serban Constantinescu82e52ce2015-03-26 16:50:57 +000026#include "vixl/a64/disasm-a64.h"
27#include "vixl/a64/macro-assembler-a64.h"
Alexandre Rames5319def2014-10-23 10:03:10 +010028#include "arch/arm64/quick_method_frame_info_arm64.h"
29
30namespace art {
31namespace arm64 {
32
33class CodeGeneratorARM64;
Andreas Gampe878d58c2015-01-15 23:24:00 -080034
Nicolas Geoffray86a8d7a2014-11-19 08:47:18 +000035// Use a local definition to prevent copying mistakes.
36static constexpr size_t kArm64WordSize = kArm64PointerSize;
37
Alexandre Rames5319def2014-10-23 10:03:10 +010038static const vixl::Register kParameterCoreRegisters[] = {
39 vixl::x1, vixl::x2, vixl::x3, vixl::x4, vixl::x5, vixl::x6, vixl::x7
40};
41static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
42static const vixl::FPRegister kParameterFPRegisters[] = {
43 vixl::d0, vixl::d1, vixl::d2, vixl::d3, vixl::d4, vixl::d5, vixl::d6, vixl::d7
44};
45static constexpr size_t kParameterFPRegistersLength = arraysize(kParameterFPRegisters);
46
Andreas Gampe878d58c2015-01-15 23:24:00 -080047const vixl::Register tr = vixl::x18; // Thread Register
48static const vixl::Register kArtMethodRegister = vixl::w0; // Method register on invoke.
Alexandre Rames5319def2014-10-23 10:03:10 +010049
50const vixl::CPURegList vixl_reserved_core_registers(vixl::ip0, vixl::ip1);
Alexandre Ramesa89086e2014-11-07 17:13:25 +000051const vixl::CPURegList vixl_reserved_fp_registers(vixl::d31);
Alexandre Rames5319def2014-10-23 10:03:10 +010052
Zheng Xu69a50302015-04-14 20:04:41 +080053const vixl::CPURegList runtime_reserved_core_registers(tr, vixl::lr);
Serban Constantinescu3d087de2015-01-28 11:57:05 +000054
55// Callee-saved registers defined by AAPCS64.
56const vixl::CPURegList callee_saved_core_registers(vixl::CPURegister::kRegister,
57 vixl::kXRegSize,
58 vixl::x19.code(),
59 vixl::x30.code());
60const vixl::CPURegList callee_saved_fp_registers(vixl::CPURegister::kFPRegister,
61 vixl::kDRegSize,
62 vixl::d8.code(),
63 vixl::d15.code());
Alexandre Ramesa89086e2014-11-07 17:13:25 +000064Location ARM64ReturnLocation(Primitive::Type return_type);
65
Andreas Gampe878d58c2015-01-15 23:24:00 -080066class SlowPathCodeARM64 : public SlowPathCode {
67 public:
68 SlowPathCodeARM64() : entry_label_(), exit_label_() {}
69
70 vixl::Label* GetEntryLabel() { return &entry_label_; }
71 vixl::Label* GetExitLabel() { return &exit_label_; }
72
73 private:
74 vixl::Label entry_label_;
75 vixl::Label exit_label_;
76
77 DISALLOW_COPY_AND_ASSIGN(SlowPathCodeARM64);
78};
79
Nicolas Geoffrayd75948a2015-03-27 09:53:16 +000080static const vixl::Register kRuntimeParameterCoreRegisters[] =
81 { vixl::x0, vixl::x1, vixl::x2, vixl::x3, vixl::x4, vixl::x5, vixl::x6, vixl::x7 };
82static constexpr size_t kRuntimeParameterCoreRegistersLength =
83 arraysize(kRuntimeParameterCoreRegisters);
84static const vixl::FPRegister kRuntimeParameterFpuRegisters[] =
85 { vixl::d0, vixl::d1, vixl::d2, vixl::d3, vixl::d4, vixl::d5, vixl::d6, vixl::d7 };
86static constexpr size_t kRuntimeParameterFpuRegistersLength =
87 arraysize(kRuntimeParameterCoreRegisters);
88
89class InvokeRuntimeCallingConvention : public CallingConvention<vixl::Register, vixl::FPRegister> {
90 public:
91 static constexpr size_t kParameterCoreRegistersLength = arraysize(kParameterCoreRegisters);
92
93 InvokeRuntimeCallingConvention()
94 : CallingConvention(kRuntimeParameterCoreRegisters,
95 kRuntimeParameterCoreRegistersLength,
96 kRuntimeParameterFpuRegisters,
97 kRuntimeParameterFpuRegistersLength) {}
98
99 Location GetReturnLocation(Primitive::Type return_type);
100
101 private:
102 DISALLOW_COPY_AND_ASSIGN(InvokeRuntimeCallingConvention);
103};
104
Alexandre Rames5319def2014-10-23 10:03:10 +0100105class InvokeDexCallingConvention : public CallingConvention<vixl::Register, vixl::FPRegister> {
106 public:
107 InvokeDexCallingConvention()
108 : CallingConvention(kParameterCoreRegisters,
109 kParameterCoreRegistersLength,
110 kParameterFPRegisters,
111 kParameterFPRegistersLength) {}
112
113 Location GetReturnLocation(Primitive::Type return_type) {
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000114 return ARM64ReturnLocation(return_type);
Alexandre Rames5319def2014-10-23 10:03:10 +0100115 }
116
117
118 private:
119 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConvention);
120};
121
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100122class InvokeDexCallingConventionVisitorARM64 : public InvokeDexCallingConventionVisitor {
Alexandre Rames5319def2014-10-23 10:03:10 +0100123 public:
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100124 InvokeDexCallingConventionVisitorARM64() {}
125 virtual ~InvokeDexCallingConventionVisitorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100126
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100127 Location GetNextLocation(Primitive::Type type) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100128 Location GetReturnLocation(Primitive::Type return_type) {
129 return calling_convention.GetReturnLocation(return_type);
130 }
131
132 private:
133 InvokeDexCallingConvention calling_convention;
Alexandre Rames5319def2014-10-23 10:03:10 +0100134
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100135 DISALLOW_COPY_AND_ASSIGN(InvokeDexCallingConventionVisitorARM64);
Alexandre Rames5319def2014-10-23 10:03:10 +0100136};
137
138class InstructionCodeGeneratorARM64 : public HGraphVisitor {
139 public:
140 InstructionCodeGeneratorARM64(HGraph* graph, CodeGeneratorARM64* codegen);
141
142#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000143 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100144 FOR_EACH_CONCRETE_INSTRUCTION(DECLARE_VISIT_INSTRUCTION)
145#undef DECLARE_VISIT_INSTRUCTION
146
147 void LoadCurrentMethod(XRegister reg);
148
149 Arm64Assembler* GetAssembler() const { return assembler_; }
Alexandre Rames67555f72014-11-18 10:55:16 +0000150 vixl::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->vixl_masm_; }
Alexandre Rames5319def2014-10-23 10:03:10 +0100151
152 private:
Alexandre Rames67555f72014-11-18 10:55:16 +0000153 void GenerateClassInitializationCheck(SlowPathCodeARM64* slow_path, vixl::Register class_reg);
Serban Constantinescu02d81cc2015-01-05 16:08:49 +0000154 void GenerateMemoryBarrier(MemBarrierKind kind);
Serban Constantinescu02164b32014-11-13 14:05:07 +0000155 void GenerateSuspendCheck(HSuspendCheck* instruction, HBasicBlock* successor);
Alexandre Rames67555f72014-11-18 10:55:16 +0000156 void HandleBinaryOp(HBinaryOperation* instr);
Alexandre Rames09a99962015-04-15 11:47:56 +0100157 void HandleFieldSet(HInstruction* instruction, const FieldInfo& field_info);
158 void HandleFieldGet(HInstruction* instruction, const FieldInfo& field_info);
Serban Constantinescu02164b32014-11-13 14:05:07 +0000159 void HandleShift(HBinaryOperation* instr);
Calin Juravlecd6dffe2015-01-08 17:35:35 +0000160 void GenerateImplicitNullCheck(HNullCheck* instruction);
161 void GenerateExplicitNullCheck(HNullCheck* instruction);
Mingyao Yangd43b3ac2015-04-01 14:03:04 -0700162 void GenerateTestAndBranch(HInstruction* instruction,
163 vixl::Label* true_target,
164 vixl::Label* false_target,
165 vixl::Label* always_true_target);
Alexandre Rames5319def2014-10-23 10:03:10 +0100166
167 Arm64Assembler* const assembler_;
168 CodeGeneratorARM64* const codegen_;
169
170 DISALLOW_COPY_AND_ASSIGN(InstructionCodeGeneratorARM64);
171};
172
173class LocationsBuilderARM64 : public HGraphVisitor {
174 public:
175 explicit LocationsBuilderARM64(HGraph* graph, CodeGeneratorARM64* codegen)
176 : HGraphVisitor(graph), codegen_(codegen) {}
177
178#define DECLARE_VISIT_INSTRUCTION(name, super) \
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000179 void Visit##name(H##name* instr) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100180 FOR_EACH_CONCRETE_INSTRUCTION(DECLARE_VISIT_INSTRUCTION)
181#undef DECLARE_VISIT_INSTRUCTION
182
183 private:
Alexandre Rames67555f72014-11-18 10:55:16 +0000184 void HandleBinaryOp(HBinaryOperation* instr);
Alexandre Rames09a99962015-04-15 11:47:56 +0100185 void HandleFieldSet(HInstruction* instruction);
186 void HandleFieldGet(HInstruction* instruction);
Alexandre Rames5319def2014-10-23 10:03:10 +0100187 void HandleInvoke(HInvoke* instr);
Alexandre Rames09a99962015-04-15 11:47:56 +0100188 void HandleShift(HBinaryOperation* instr);
Alexandre Rames5319def2014-10-23 10:03:10 +0100189
190 CodeGeneratorARM64* const codegen_;
Roland Levillain2d27c8e2015-04-28 15:48:45 +0100191 InvokeDexCallingConventionVisitorARM64 parameter_visitor_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100192
193 DISALLOW_COPY_AND_ASSIGN(LocationsBuilderARM64);
194};
195
Zheng Xuad4450e2015-04-17 18:48:56 +0800196class ParallelMoveResolverARM64 : public ParallelMoveResolverNoSwap {
Alexandre Rames3e69f162014-12-10 10:36:50 +0000197 public:
198 ParallelMoveResolverARM64(ArenaAllocator* allocator, CodeGeneratorARM64* codegen)
Zheng Xuad4450e2015-04-17 18:48:56 +0800199 : ParallelMoveResolverNoSwap(allocator), codegen_(codegen), vixl_temps_() {}
Alexandre Rames3e69f162014-12-10 10:36:50 +0000200
Zheng Xuad4450e2015-04-17 18:48:56 +0800201 protected:
202 void PrepareForEmitNativeCode() OVERRIDE;
203 void FinishEmitNativeCode() OVERRIDE;
204 Location AllocateScratchLocationFor(Location::Kind kind) OVERRIDE;
205 void FreeScratchLocation(Location loc) OVERRIDE;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000206 void EmitMove(size_t index) OVERRIDE;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000207
208 private:
209 Arm64Assembler* GetAssembler() const;
210 vixl::MacroAssembler* GetVIXLAssembler() const {
211 return GetAssembler()->vixl_masm_;
212 }
213
214 CodeGeneratorARM64* const codegen_;
Zheng Xuad4450e2015-04-17 18:48:56 +0800215 vixl::UseScratchRegisterScope vixl_temps_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000216
217 DISALLOW_COPY_AND_ASSIGN(ParallelMoveResolverARM64);
218};
219
Alexandre Rames5319def2014-10-23 10:03:10 +0100220class CodeGeneratorARM64 : public CodeGenerator {
221 public:
Serban Constantinescu579885a2015-02-22 20:51:33 +0000222 CodeGeneratorARM64(HGraph* graph,
223 const Arm64InstructionSetFeatures& isa_features,
224 const CompilerOptions& compiler_options);
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000225 virtual ~CodeGeneratorARM64() {}
Alexandre Rames5319def2014-10-23 10:03:10 +0100226
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000227 void GenerateFrameEntry() OVERRIDE;
228 void GenerateFrameExit() OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100229
Serban Constantinescu3d087de2015-01-28 11:57:05 +0000230 vixl::CPURegList GetFramePreservedCoreRegisters() const {
231 return vixl::CPURegList(vixl::CPURegister::kRegister, vixl::kXRegSize,
232 core_spill_mask_);
233 }
234
235 vixl::CPURegList GetFramePreservedFPRegisters() const {
236 return vixl::CPURegList(vixl::CPURegister::kFPRegister, vixl::kDRegSize,
237 fpu_spill_mask_);
Alexandre Rames5319def2014-10-23 10:03:10 +0100238 }
Alexandre Rames5319def2014-10-23 10:03:10 +0100239
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000240 void Bind(HBasicBlock* block) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100241
242 vixl::Label* GetLabelOf(HBasicBlock* block) const {
Nicolas Geoffraydc23d832015-02-16 11:15:43 +0000243 return CommonGetLabelOf<vixl::Label>(block_labels_, block);
Alexandre Rames5319def2014-10-23 10:03:10 +0100244 }
245
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000246 void Move(HInstruction* instruction, Location location, HInstruction* move_for) OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100247
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000248 size_t GetWordSize() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100249 return kArm64WordSize;
250 }
251
Mark Mendellf85a9ca2015-01-13 09:20:58 -0500252 size_t GetFloatingPointSpillSlotSize() const OVERRIDE {
253 // Allocated in D registers, which are word sized.
254 return kArm64WordSize;
255 }
256
Alexandre Rames67555f72014-11-18 10:55:16 +0000257 uintptr_t GetAddressOf(HBasicBlock* block) const OVERRIDE {
258 vixl::Label* block_entry_label = GetLabelOf(block);
259 DCHECK(block_entry_label->IsBound());
260 return block_entry_label->location();
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000261 }
Alexandre Rames5319def2014-10-23 10:03:10 +0100262
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000263 HGraphVisitor* GetLocationBuilder() OVERRIDE { return &location_builder_; }
264 HGraphVisitor* GetInstructionVisitor() OVERRIDE { return &instruction_visitor_; }
265 Arm64Assembler* GetAssembler() OVERRIDE { return &assembler_; }
Alexandre Rames67555f72014-11-18 10:55:16 +0000266 vixl::MacroAssembler* GetVIXLAssembler() { return GetAssembler()->vixl_masm_; }
Alexandre Rames5319def2014-10-23 10:03:10 +0100267
268 // Emit a write barrier.
269 void MarkGCCard(vixl::Register object, vixl::Register value);
270
271 // Register allocation.
272
Nicolas Geoffray98893962015-01-21 12:32:32 +0000273 void SetupBlockedRegisters(bool is_baseline) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100274 // AllocateFreeRegister() is only used when allocating registers locally
275 // during CompileBaseline().
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000276 Location AllocateFreeRegister(Primitive::Type type) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100277
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000278 Location GetStackLocation(HLoadLocal* load) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100279
Alexandre Rames3e69f162014-12-10 10:36:50 +0000280 size_t SaveCoreRegister(size_t stack_index, uint32_t reg_id);
281 size_t RestoreCoreRegister(size_t stack_index, uint32_t reg_id);
282 size_t SaveFloatingPointRegister(size_t stack_index, uint32_t reg_id);
283 size_t RestoreFloatingPointRegister(size_t stack_index, uint32_t reg_id);
Alexandre Rames5319def2014-10-23 10:03:10 +0100284
285 // The number of registers that can be allocated. The register allocator may
286 // decide to reserve and not use a few of them.
287 // We do not consider registers sp, xzr, wzr. They are either not allocatable
288 // (xzr, wzr), or make for poor allocatable registers (sp alignment
289 // requirements, etc.). This also facilitates our task as all other registers
290 // can easily be mapped via to or from their type and index or code.
Alexandre Ramesa89086e2014-11-07 17:13:25 +0000291 static const int kNumberOfAllocatableRegisters = vixl::kNumberOfRegisters - 1;
292 static const int kNumberOfAllocatableFPRegisters = vixl::kNumberOfFPRegisters;
Alexandre Rames5319def2014-10-23 10:03:10 +0100293 static constexpr int kNumberOfAllocatableRegisterPairs = 0;
294
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000295 void DumpCoreRegister(std::ostream& stream, int reg) const OVERRIDE;
296 void DumpFloatingPointRegister(std::ostream& stream, int reg) const OVERRIDE;
Alexandre Rames5319def2014-10-23 10:03:10 +0100297
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000298 InstructionSet GetInstructionSet() const OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100299 return InstructionSet::kArm64;
300 }
301
Serban Constantinescu579885a2015-02-22 20:51:33 +0000302 const Arm64InstructionSetFeatures& GetInstructionSetFeatures() const {
303 return isa_features_;
304 }
305
Nicolas Geoffrayde58ab22014-11-05 12:46:03 +0000306 void Initialize() OVERRIDE {
Alexandre Rames5319def2014-10-23 10:03:10 +0100307 HGraph* graph = GetGraph();
308 int length = graph->GetBlocks().Size();
309 block_labels_ = graph->GetArena()->AllocArray<vixl::Label>(length);
310 for (int i = 0; i < length; ++i) {
311 new(block_labels_ + i) vixl::Label();
312 }
313 }
314
Serban Constantinescu32f5b4d2014-11-25 20:05:46 +0000315 void Finalize(CodeAllocator* allocator) OVERRIDE;
316
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000317 // Code generation helpers.
Alexandre Rames67555f72014-11-18 10:55:16 +0000318 void MoveConstant(vixl::CPURegister destination, HConstant* constant);
Alexandre Rames3e69f162014-12-10 10:36:50 +0000319 // The type is optional. When specified it must be coherent with the
320 // locations, and is used for optimisation and debugging.
321 void MoveLocation(Location destination, Location source,
322 Primitive::Type type = Primitive::kPrimVoid);
Alexandre Rames67555f72014-11-18 10:55:16 +0000323 void Load(Primitive::Type type, vixl::CPURegister dst, const vixl::MemOperand& src);
324 void Store(Primitive::Type type, vixl::CPURegister rt, const vixl::MemOperand& dst);
325 void LoadCurrentMethod(vixl::Register current_method);
Calin Juravle77520bc2015-01-12 18:45:46 +0000326 void LoadAcquire(HInstruction* instruction, vixl::CPURegister dst, const vixl::MemOperand& src);
Serban Constantinescu02d81cc2015-01-05 16:08:49 +0000327 void StoreRelease(Primitive::Type type, vixl::CPURegister rt, const vixl::MemOperand& dst);
Alexandre Rames67555f72014-11-18 10:55:16 +0000328
329 // Generate code to invoke a runtime entry point.
Nicolas Geoffrayeeefa122015-03-13 18:52:59 +0000330 void InvokeRuntime(int32_t offset,
331 HInstruction* instruction,
332 uint32_t dex_pc,
333 SlowPathCode* slow_path);
Alexandre Ramesfc19de82014-11-07 17:13:31 +0000334
Alexandre Rames3e69f162014-12-10 10:36:50 +0000335 ParallelMoveResolverARM64* GetMoveResolver() { return &move_resolver_; }
Nicolas Geoffrayf0e39372014-11-12 17:50:07 +0000336
Nicolas Geoffray840e5462015-01-07 16:01:24 +0000337 bool NeedsTwoRegisters(Primitive::Type type ATTRIBUTE_UNUSED) const OVERRIDE {
338 return false;
339 }
340
Andreas Gampe878d58c2015-01-15 23:24:00 -0800341 void GenerateStaticOrDirectCall(HInvokeStaticOrDirect* invoke, vixl::Register temp);
342
Alexandre Rames5319def2014-10-23 10:03:10 +0100343 private:
344 // Labels for each block that will be compiled.
345 vixl::Label* block_labels_;
Nicolas Geoffray1cf95282014-12-12 19:22:03 +0000346 vixl::Label frame_entry_label_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100347
348 LocationsBuilderARM64 location_builder_;
349 InstructionCodeGeneratorARM64 instruction_visitor_;
Alexandre Rames3e69f162014-12-10 10:36:50 +0000350 ParallelMoveResolverARM64 move_resolver_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100351 Arm64Assembler assembler_;
Serban Constantinescu579885a2015-02-22 20:51:33 +0000352 const Arm64InstructionSetFeatures& isa_features_;
Alexandre Rames5319def2014-10-23 10:03:10 +0100353
354 DISALLOW_COPY_AND_ASSIGN(CodeGeneratorARM64);
355};
356
Alexandre Rames3e69f162014-12-10 10:36:50 +0000357inline Arm64Assembler* ParallelMoveResolverARM64::GetAssembler() const {
358 return codegen_->GetAssembler();
359}
360
Alexandre Rames5319def2014-10-23 10:03:10 +0100361} // namespace arm64
362} // namespace art
363
364#endif // ART_COMPILER_OPTIMIZING_CODE_GENERATOR_ARM64_H_