blob: 02fbb4fe3745def55925437bfa37872afa58dba7 [file] [log] [blame]
Petr Mladek37ebb542014-09-19 17:32:23 +02001
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +03002/*
3 * Texas Instruments AM35x "glue layer"
4 *
5 * Copyright (c) 2010, by Texas Instruments
6 *
7 * Based on the DA8xx "glue layer" code.
8 * Copyright (c) 2008-2009, MontaVista Software, Inc. <source@mvista.com>
9 *
10 * This file is part of the Inventra Controller Driver for Linux.
11 *
12 * The Inventra Controller Driver for Linux is free software; you
13 * can redistribute it and/or modify it under the terms of the GNU
14 * General Public License version 2 as published by the Free Software
15 * Foundation.
16 *
17 * The Inventra Controller Driver for Linux is distributed in
18 * the hope that it will be useful, but WITHOUT ANY WARRANTY;
19 * without even the implied warranty of MERCHANTABILITY or
20 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
21 * License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with The Inventra Controller Driver for Linux ; if not,
25 * write to the Free Software Foundation, Inc., 59 Temple Place,
26 * Suite 330, Boston, MA 02111-1307 USA
27 *
28 */
29
Felipe Balbiab570da2011-11-10 09:58:04 +020030#include <linux/module.h>
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030031#include <linux/clk.h>
Kishon Vijay Abraham Ided017e2012-06-26 17:40:32 +053032#include <linux/err.h>
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030033#include <linux/io.h>
Felipe Balbice40c572010-12-02 09:06:51 +020034#include <linux/platform_device.h>
35#include <linux/dma-mapping.h>
Felipe Balbid7078df2014-04-16 15:28:32 -050036#include <linux/usb/usb_phy_generic.h>
Felipe Balbie8c4a7a2012-10-24 14:26:19 -070037#include <linux/platform_data/usb-omap.h>
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030038
39#include "musb_core.h"
40
41/*
42 * AM35x specific definitions
43 */
44/* USB 2.0 OTG module registers */
45#define USB_REVISION_REG 0x00
46#define USB_CTRL_REG 0x04
47#define USB_STAT_REG 0x08
48#define USB_EMULATION_REG 0x0c
49/* 0x10 Reserved */
50#define USB_AUTOREQ_REG 0x14
51#define USB_SRP_FIX_TIME_REG 0x18
52#define USB_TEARDOWN_REG 0x1c
53#define EP_INTR_SRC_REG 0x20
54#define EP_INTR_SRC_SET_REG 0x24
55#define EP_INTR_SRC_CLEAR_REG 0x28
56#define EP_INTR_MASK_REG 0x2c
57#define EP_INTR_MASK_SET_REG 0x30
58#define EP_INTR_MASK_CLEAR_REG 0x34
59#define EP_INTR_SRC_MASKED_REG 0x38
60#define CORE_INTR_SRC_REG 0x40
61#define CORE_INTR_SRC_SET_REG 0x44
62#define CORE_INTR_SRC_CLEAR_REG 0x48
63#define CORE_INTR_MASK_REG 0x4c
64#define CORE_INTR_MASK_SET_REG 0x50
65#define CORE_INTR_MASK_CLEAR_REG 0x54
66#define CORE_INTR_SRC_MASKED_REG 0x58
67/* 0x5c Reserved */
68#define USB_END_OF_INTR_REG 0x60
69
70/* Control register bits */
71#define AM35X_SOFT_RESET_MASK 1
72
73/* USB interrupt register bits */
74#define AM35X_INTR_USB_SHIFT 16
75#define AM35X_INTR_USB_MASK (0x1ff << AM35X_INTR_USB_SHIFT)
76#define AM35X_INTR_DRVVBUS 0x100
77#define AM35X_INTR_RX_SHIFT 16
78#define AM35X_INTR_TX_SHIFT 0
79#define AM35X_TX_EP_MASK 0xffff /* EP0 + 15 Tx EPs */
80#define AM35X_RX_EP_MASK 0xfffe /* 15 Rx EPs */
81#define AM35X_TX_INTR_MASK (AM35X_TX_EP_MASK << AM35X_INTR_TX_SHIFT)
82#define AM35X_RX_INTR_MASK (AM35X_RX_EP_MASK << AM35X_INTR_RX_SHIFT)
83
84#define USB_MENTOR_CORE_OFFSET 0x400
85
Felipe Balbi0919dfc2010-12-02 09:33:24 +020086struct am35x_glue {
87 struct device *dev;
88 struct platform_device *musb;
Felipe Balbi2f36ff62014-04-16 16:16:33 -050089 struct platform_device *phy;
Felipe Balbi03491762010-12-02 09:57:08 +020090 struct clk *phy_clk;
91 struct clk *clk;
Felipe Balbi0919dfc2010-12-02 09:33:24 +020092};
93
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030094/*
Felipe Balbi743411b2010-12-01 13:22:05 +020095 * am35x_musb_enable - enable interrupts
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030096 */
Felipe Balbi743411b2010-12-01 13:22:05 +020097static void am35x_musb_enable(struct musb *musb)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +030098{
99 void __iomem *reg_base = musb->ctrl_base;
100 u32 epmask;
101
102 /* Workaround: setup IRQs through both register sets. */
103 epmask = ((musb->epmask & AM35X_TX_EP_MASK) << AM35X_INTR_TX_SHIFT) |
104 ((musb->epmask & AM35X_RX_EP_MASK) << AM35X_INTR_RX_SHIFT);
105
106 musb_writel(reg_base, EP_INTR_MASK_SET_REG, epmask);
107 musb_writel(reg_base, CORE_INTR_MASK_SET_REG, AM35X_INTR_USB_MASK);
108
109 /* Force the DRVVBUS IRQ so we can start polling for ID change. */
Felipe Balbi032ec492011-11-24 15:46:26 +0200110 musb_writel(reg_base, CORE_INTR_SRC_SET_REG,
111 AM35X_INTR_DRVVBUS << AM35X_INTR_USB_SHIFT);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300112}
113
114/*
Felipe Balbi743411b2010-12-01 13:22:05 +0200115 * am35x_musb_disable - disable HDRC and flush interrupts
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300116 */
Felipe Balbi743411b2010-12-01 13:22:05 +0200117static void am35x_musb_disable(struct musb *musb)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300118{
119 void __iomem *reg_base = musb->ctrl_base;
120
121 musb_writel(reg_base, CORE_INTR_MASK_CLEAR_REG, AM35X_INTR_USB_MASK);
122 musb_writel(reg_base, EP_INTR_MASK_CLEAR_REG,
123 AM35X_TX_INTR_MASK | AM35X_RX_INTR_MASK);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300124 musb_writel(reg_base, USB_END_OF_INTR_REG, 0);
125}
126
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300127#define portstate(stmt) stmt
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300128
Felipe Balbi743411b2010-12-01 13:22:05 +0200129static void am35x_musb_set_vbus(struct musb *musb, int is_on)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300130{
131 WARN_ON(is_on && is_peripheral_active(musb));
132}
133
134#define POLL_SECONDS 2
135
136static struct timer_list otg_workaround;
137
138static void otg_timer(unsigned long _musb)
139{
140 struct musb *musb = (void *)_musb;
141 void __iomem *mregs = musb->mregs;
142 u8 devctl;
143 unsigned long flags;
144
145 /*
146 * We poll because AM35x's won't expose several OTG-critical
147 * status change events (from the transceiver) otherwise.
148 */
149 devctl = musb_readb(mregs, MUSB_DEVCTL);
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300150 dev_dbg(musb->controller, "Poll devctl %02x (%s)\n", devctl,
Antoine Tenarte47d9252014-10-30 18:41:13 +0100151 usb_otg_state_string(musb->xceiv->otg->state));
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300152
153 spin_lock_irqsave(&musb->lock, flags);
Antoine Tenarte47d9252014-10-30 18:41:13 +0100154 switch (musb->xceiv->otg->state) {
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300155 case OTG_STATE_A_WAIT_BCON:
156 devctl &= ~MUSB_DEVCTL_SESSION;
157 musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
158
159 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
160 if (devctl & MUSB_DEVCTL_BDEVICE) {
Antoine Tenarte47d9252014-10-30 18:41:13 +0100161 musb->xceiv->otg->state = OTG_STATE_B_IDLE;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300162 MUSB_DEV_MODE(musb);
163 } else {
Antoine Tenarte47d9252014-10-30 18:41:13 +0100164 musb->xceiv->otg->state = OTG_STATE_A_IDLE;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300165 MUSB_HST_MODE(musb);
166 }
167 break;
168 case OTG_STATE_A_WAIT_VFALL:
Antoine Tenarte47d9252014-10-30 18:41:13 +0100169 musb->xceiv->otg->state = OTG_STATE_A_WAIT_VRISE;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300170 musb_writel(musb->ctrl_base, CORE_INTR_SRC_SET_REG,
171 MUSB_INTR_VBUSERROR << AM35X_INTR_USB_SHIFT);
172 break;
173 case OTG_STATE_B_IDLE:
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300174 devctl = musb_readb(mregs, MUSB_DEVCTL);
175 if (devctl & MUSB_DEVCTL_BDEVICE)
176 mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
177 else
Antoine Tenarte47d9252014-10-30 18:41:13 +0100178 musb->xceiv->otg->state = OTG_STATE_A_IDLE;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300179 break;
180 default:
181 break;
182 }
183 spin_unlock_irqrestore(&musb->lock, flags);
184}
185
Felipe Balbi743411b2010-12-01 13:22:05 +0200186static void am35x_musb_try_idle(struct musb *musb, unsigned long timeout)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300187{
188 static unsigned long last_timer;
189
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300190 if (timeout == 0)
191 timeout = jiffies + msecs_to_jiffies(3);
192
193 /* Never idle if active, or when VBUS timeout is not set as host */
194 if (musb->is_active || (musb->a_wait_bcon == 0 &&
Antoine Tenarte47d9252014-10-30 18:41:13 +0100195 musb->xceiv->otg->state == OTG_STATE_A_WAIT_BCON)) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300196 dev_dbg(musb->controller, "%s active, deleting timer\n",
Antoine Tenarte47d9252014-10-30 18:41:13 +0100197 usb_otg_state_string(musb->xceiv->otg->state));
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300198 del_timer(&otg_workaround);
199 last_timer = jiffies;
200 return;
201 }
202
203 if (time_after(last_timer, timeout) && timer_pending(&otg_workaround)) {
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300204 dev_dbg(musb->controller, "Longer idle timer already pending, ignoring...\n");
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300205 return;
206 }
207 last_timer = timeout;
208
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300209 dev_dbg(musb->controller, "%s inactive, starting idle timer for %u ms\n",
Antoine Tenarte47d9252014-10-30 18:41:13 +0100210 usb_otg_state_string(musb->xceiv->otg->state),
Anatolij Gustschin3df00452011-05-05 12:11:21 +0200211 jiffies_to_msecs(timeout - jiffies));
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300212 mod_timer(&otg_workaround, timeout);
213}
214
Felipe Balbi743411b2010-12-01 13:22:05 +0200215static irqreturn_t am35x_musb_interrupt(int irq, void *hci)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300216{
217 struct musb *musb = hci;
218 void __iomem *reg_base = musb->ctrl_base;
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530219 struct device *dev = musb->controller;
Jingoo Hanc1a7d672013-07-30 17:03:12 +0900220 struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530221 struct omap_musb_board_data *data = plat->board_data;
Heikki Krogerusd445b6d2012-02-13 13:24:15 +0200222 struct usb_otg *otg = musb->xceiv->otg;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300223 unsigned long flags;
224 irqreturn_t ret = IRQ_NONE;
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530225 u32 epintr, usbintr;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300226
227 spin_lock_irqsave(&musb->lock, flags);
228
229 /* Get endpoint interrupts */
230 epintr = musb_readl(reg_base, EP_INTR_SRC_MASKED_REG);
231
232 if (epintr) {
233 musb_writel(reg_base, EP_INTR_SRC_CLEAR_REG, epintr);
234
235 musb->int_rx =
236 (epintr & AM35X_RX_INTR_MASK) >> AM35X_INTR_RX_SHIFT;
237 musb->int_tx =
238 (epintr & AM35X_TX_INTR_MASK) >> AM35X_INTR_TX_SHIFT;
239 }
240
241 /* Get usb core interrupts */
242 usbintr = musb_readl(reg_base, CORE_INTR_SRC_MASKED_REG);
243 if (!usbintr && !epintr)
244 goto eoi;
245
246 if (usbintr) {
247 musb_writel(reg_base, CORE_INTR_SRC_CLEAR_REG, usbintr);
248
249 musb->int_usb =
250 (usbintr & AM35X_INTR_USB_MASK) >> AM35X_INTR_USB_SHIFT;
251 }
252 /*
253 * DRVVBUS IRQs are the only proxy we have (a very poor one!) for
254 * AM35x's missing ID change IRQ. We need an ID change IRQ to
255 * switch appropriately between halves of the OTG state machine.
256 * Managing DEVCTL.SESSION per Mentor docs requires that we know its
257 * value but DEVCTL.BDEVICE is invalid without DEVCTL.SESSION set.
258 * Also, DRVVBUS pulses for SRP (but not at 5V) ...
259 */
260 if (usbintr & (AM35X_INTR_DRVVBUS << AM35X_INTR_USB_SHIFT)) {
261 int drvvbus = musb_readl(reg_base, USB_STAT_REG);
262 void __iomem *mregs = musb->mregs;
263 u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
264 int err;
265
Felipe Balbi032ec492011-11-24 15:46:26 +0200266 err = musb->int_usb & MUSB_INTR_VBUSERROR;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300267 if (err) {
268 /*
269 * The Mentor core doesn't debounce VBUS as needed
270 * to cope with device connect current spikes. This
271 * means it's not uncommon for bus-powered devices
272 * to get VBUS errors during enumeration.
273 *
274 * This is a workaround, but newer RTL from Mentor
275 * seems to allow a better one: "re"-starting sessions
276 * without waiting for VBUS to stop registering in
277 * devctl.
278 */
279 musb->int_usb &= ~MUSB_INTR_VBUSERROR;
Antoine Tenarte47d9252014-10-30 18:41:13 +0100280 musb->xceiv->otg->state = OTG_STATE_A_WAIT_VFALL;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300281 mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
282 WARNING("VBUS error workaround (delay coming)\n");
Felipe Balbi032ec492011-11-24 15:46:26 +0200283 } else if (drvvbus) {
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300284 MUSB_HST_MODE(musb);
Heikki Krogerusd445b6d2012-02-13 13:24:15 +0200285 otg->default_a = 1;
Antoine Tenarte47d9252014-10-30 18:41:13 +0100286 musb->xceiv->otg->state = OTG_STATE_A_WAIT_VRISE;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300287 portstate(musb->port1_status |= USB_PORT_STAT_POWER);
288 del_timer(&otg_workaround);
289 } else {
290 musb->is_active = 0;
291 MUSB_DEV_MODE(musb);
Heikki Krogerusd445b6d2012-02-13 13:24:15 +0200292 otg->default_a = 0;
Antoine Tenarte47d9252014-10-30 18:41:13 +0100293 musb->xceiv->otg->state = OTG_STATE_B_IDLE;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300294 portstate(musb->port1_status &= ~USB_PORT_STAT_POWER);
295 }
296
297 /* NOTE: this must complete power-on within 100 ms. */
Felipe Balbi5c8a86e2011-05-11 12:44:08 +0300298 dev_dbg(musb->controller, "VBUS %s (%s)%s, devctl %02x\n",
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300299 drvvbus ? "on" : "off",
Antoine Tenarte47d9252014-10-30 18:41:13 +0100300 usb_otg_state_string(musb->xceiv->otg->state),
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300301 err ? " ERROR" : "",
302 devctl);
303 ret = IRQ_HANDLED;
304 }
305
Stefano Babic6ff1f3d2012-10-15 11:20:22 +0200306 /* Drop spurious RX and TX if device is disconnected */
307 if (musb->int_usb & MUSB_INTR_DISCONNECT) {
308 musb->int_tx = 0;
309 musb->int_rx = 0;
310 }
311
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300312 if (musb->int_tx || musb->int_rx || musb->int_usb)
313 ret |= musb_interrupt(musb);
314
315eoi:
316 /* EOI needs to be written for the IRQ to be re-asserted. */
317 if (ret == IRQ_HANDLED || epintr || usbintr) {
318 /* clear level interrupt */
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530319 if (data->clear_irq)
320 data->clear_irq();
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300321 /* write EOI */
322 musb_writel(reg_base, USB_END_OF_INTR_REG, 0);
323 }
324
325 /* Poll for ID change */
Antoine Tenarte47d9252014-10-30 18:41:13 +0100326 if (musb->xceiv->otg->state == OTG_STATE_B_IDLE)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300327 mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
328
329 spin_unlock_irqrestore(&musb->lock, flags);
330
331 return ret;
332}
333
Felipe Balbi743411b2010-12-01 13:22:05 +0200334static int am35x_musb_set_mode(struct musb *musb, u8 musb_mode)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300335{
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530336 struct device *dev = musb->controller;
Jingoo Hanc1a7d672013-07-30 17:03:12 +0900337 struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530338 struct omap_musb_board_data *data = plat->board_data;
339 int retval = 0;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300340
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530341 if (data->set_mode)
342 data->set_mode(musb_mode);
343 else
344 retval = -EIO;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300345
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530346 return retval;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300347}
348
Felipe Balbi743411b2010-12-01 13:22:05 +0200349static int am35x_musb_init(struct musb *musb)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300350{
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530351 struct device *dev = musb->controller;
Jingoo Hanc1a7d672013-07-30 17:03:12 +0900352 struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530353 struct omap_musb_board_data *data = plat->board_data;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300354 void __iomem *reg_base = musb->ctrl_base;
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530355 u32 rev;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300356
357 musb->mregs += USB_MENTOR_CORE_OFFSET;
358
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300359 /* Returns zero if e.g. not clocked */
360 rev = musb_readl(reg_base, USB_REVISION_REG);
Felipe Balbi03491762010-12-02 09:57:08 +0200361 if (!rev)
362 return -ENODEV;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300363
Kishon Vijay Abraham I662dca52012-06-22 17:02:46 +0530364 musb->xceiv = usb_get_phy(USB_PHY_TYPE_USB2);
Kishon Vijay Abraham Ided017e2012-06-26 17:40:32 +0530365 if (IS_ERR_OR_NULL(musb->xceiv))
Ming Lei25736e02013-01-04 23:13:58 +0800366 return -EPROBE_DEFER;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300367
Felipe Balbi032ec492011-11-24 15:46:26 +0200368 setup_timer(&otg_workaround, otg_timer, (unsigned long) musb);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300369
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530370 /* Reset the musb */
371 if (data->reset)
372 data->reset();
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300373
374 /* Reset the controller */
375 musb_writel(reg_base, USB_CTRL_REG, AM35X_SOFT_RESET_MASK);
376
377 /* Start the on-chip PHY and its PLL. */
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530378 if (data->set_phy_power)
379 data->set_phy_power(1);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300380
381 msleep(5);
382
Felipe Balbi743411b2010-12-01 13:22:05 +0200383 musb->isr = am35x_musb_interrupt;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300384
385 /* clear level interrupt */
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530386 if (data->clear_irq)
387 data->clear_irq();
Felipe Balbi03491762010-12-02 09:57:08 +0200388
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300389 return 0;
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300390}
391
Felipe Balbi743411b2010-12-01 13:22:05 +0200392static int am35x_musb_exit(struct musb *musb)
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300393{
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530394 struct device *dev = musb->controller;
Jingoo Hanc1a7d672013-07-30 17:03:12 +0900395 struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530396 struct omap_musb_board_data *data = plat->board_data;
397
Felipe Balbi032ec492011-11-24 15:46:26 +0200398 del_timer_sync(&otg_workaround);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300399
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530400 /* Shutdown the on-chip PHY and its PLL. */
401 if (data->set_phy_power)
402 data->set_phy_power(0);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300403
Kishon Vijay Abraham I721002e2012-06-22 17:02:45 +0530404 usb_put_phy(musb->xceiv);
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300405
Ajay Kumar Guptaeb830922010-10-19 10:08:12 +0300406 return 0;
407}
408
Ajay Kumar Gupta843bb1d2010-10-19 10:08:13 +0300409/* AM35x supports only 32bit read operation */
Tony Lindgren1b40fc52014-11-24 11:05:02 -0800410static void am35x_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
Ajay Kumar Gupta843bb1d2010-10-19 10:08:13 +0300411{
412 void __iomem *fifo = hw_ep->fifo;
413 u32 val;
414 int i;
415
416 /* Read for 32bit-aligned destination address */
417 if (likely((0x03 & (unsigned long) dst) == 0) && len >= 4) {
418 readsl(fifo, dst, len >> 2);
419 dst += len & ~0x03;
420 len &= 0x03;
421 }
422 /*
423 * Now read the remaining 1 to 3 byte or complete length if
424 * unaligned address.
425 */
426 if (len > 4) {
427 for (i = 0; i < (len >> 2); i++) {
428 *(u32 *) dst = musb_readl(fifo, 0);
429 dst += 4;
430 }
431 len &= 0x03;
432 }
433 if (len > 0) {
434 val = musb_readl(fifo, 0);
435 memcpy(dst, &val, len);
436 }
437}
Felipe Balbi743411b2010-12-01 13:22:05 +0200438
Felipe Balbif7ec9432010-12-02 09:48:58 +0200439static const struct musb_platform_ops am35x_ops = {
Tony Lindgrenf8e9f34f2015-05-01 12:29:27 -0700440 .quirks = MUSB_DMA_INVENTRA | MUSB_INDEXED_EP,
Felipe Balbi743411b2010-12-01 13:22:05 +0200441 .init = am35x_musb_init,
442 .exit = am35x_musb_exit,
443
Tony Lindgren1b40fc52014-11-24 11:05:02 -0800444 .read_fifo = am35x_read_fifo,
Tony Lindgren7f6283e2015-05-01 12:29:28 -0700445#ifdef CONFIG_USB_INVENTRA_DMA
446 .dma_init = musbhs_dma_controller_create,
447 .dma_exit = musbhs_dma_controller_destroy,
448#endif
Felipe Balbi743411b2010-12-01 13:22:05 +0200449 .enable = am35x_musb_enable,
450 .disable = am35x_musb_disable,
451
452 .set_mode = am35x_musb_set_mode,
453 .try_idle = am35x_musb_try_idle,
454
455 .set_vbus = am35x_musb_set_vbus,
456};
Felipe Balbice40c572010-12-02 09:06:51 +0200457
Russell Kingaf384872013-09-20 00:14:38 +0100458static const struct platform_device_info am35x_dev_info = {
459 .name = "musb-hdrc",
460 .id = PLATFORM_DEVID_AUTO,
461 .dma_mask = DMA_BIT_MASK(32),
462};
Felipe Balbice40c572010-12-02 09:06:51 +0200463
Bill Pemberton41ac7b32012-11-19 13:21:48 -0500464static int am35x_probe(struct platform_device *pdev)
Felipe Balbice40c572010-12-02 09:06:51 +0200465{
Jingoo Hanc1a7d672013-07-30 17:03:12 +0900466 struct musb_hdrc_platform_data *pdata = dev_get_platdata(&pdev->dev);
Felipe Balbice40c572010-12-02 09:06:51 +0200467 struct platform_device *musb;
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200468 struct am35x_glue *glue;
Russell Kingaf384872013-09-20 00:14:38 +0100469 struct platform_device_info pinfo;
Felipe Balbi03491762010-12-02 09:57:08 +0200470 struct clk *phy_clk;
471 struct clk *clk;
472
Felipe Balbice40c572010-12-02 09:06:51 +0200473 int ret = -ENOMEM;
474
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200475 glue = kzalloc(sizeof(*glue), GFP_KERNEL);
Wolfram Sang906f5dc2016-08-25 19:39:26 +0200476 if (!glue)
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200477 goto err0;
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200478
Felipe Balbi03491762010-12-02 09:57:08 +0200479 phy_clk = clk_get(&pdev->dev, "fck");
480 if (IS_ERR(phy_clk)) {
481 dev_err(&pdev->dev, "failed to get PHY clock\n");
482 ret = PTR_ERR(phy_clk);
B, Ravi65b3d522012-08-31 11:09:49 +0000483 goto err3;
Felipe Balbi03491762010-12-02 09:57:08 +0200484 }
485
486 clk = clk_get(&pdev->dev, "ick");
487 if (IS_ERR(clk)) {
488 dev_err(&pdev->dev, "failed to get clock\n");
489 ret = PTR_ERR(clk);
B, Ravi65b3d522012-08-31 11:09:49 +0000490 goto err4;
Felipe Balbi03491762010-12-02 09:57:08 +0200491 }
492
493 ret = clk_enable(phy_clk);
494 if (ret) {
495 dev_err(&pdev->dev, "failed to enable PHY clock\n");
B, Ravi65b3d522012-08-31 11:09:49 +0000496 goto err5;
Felipe Balbi03491762010-12-02 09:57:08 +0200497 }
498
499 ret = clk_enable(clk);
500 if (ret) {
501 dev_err(&pdev->dev, "failed to enable clock\n");
B, Ravi65b3d522012-08-31 11:09:49 +0000502 goto err6;
Felipe Balbi03491762010-12-02 09:57:08 +0200503 }
504
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200505 glue->dev = &pdev->dev;
Felipe Balbi03491762010-12-02 09:57:08 +0200506 glue->phy_clk = phy_clk;
507 glue->clk = clk;
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200508
Felipe Balbif7ec9432010-12-02 09:48:58 +0200509 pdata->platform_ops = &am35x_ops;
510
Felipe Balbi2f36ff62014-04-16 16:16:33 -0500511 glue->phy = usb_phy_generic_register();
Wei Yongjun48fed032016-09-12 21:48:35 -0500512 if (IS_ERR(glue->phy)) {
513 ret = PTR_ERR(glue->phy);
Felipe Balbi2f36ff62014-04-16 16:16:33 -0500514 goto err7;
Wei Yongjun48fed032016-09-12 21:48:35 -0500515 }
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200516 platform_set_drvdata(pdev, glue);
Felipe Balbice40c572010-12-02 09:06:51 +0200517
Russell Kingaf384872013-09-20 00:14:38 +0100518 pinfo = am35x_dev_info;
519 pinfo.parent = &pdev->dev;
520 pinfo.res = pdev->resource;
521 pinfo.num_res = pdev->num_resources;
522 pinfo.data = pdata;
523 pinfo.size_data = sizeof(*pdata);
Felipe Balbice40c572010-12-02 09:06:51 +0200524
Russell Kingaf384872013-09-20 00:14:38 +0100525 glue->musb = musb = platform_device_register_full(&pinfo);
526 if (IS_ERR(musb)) {
527 ret = PTR_ERR(musb);
528 dev_err(&pdev->dev, "failed to register musb device: %d\n", ret);
Felipe Balbi2f36ff62014-04-16 16:16:33 -0500529 goto err8;
Felipe Balbice40c572010-12-02 09:06:51 +0200530 }
531
532 return 0;
533
Felipe Balbi2f36ff62014-04-16 16:16:33 -0500534err8:
535 usb_phy_generic_unregister(glue->phy);
536
B, Ravi65b3d522012-08-31 11:09:49 +0000537err7:
Felipe Balbi03491762010-12-02 09:57:08 +0200538 clk_disable(clk);
539
B, Ravi65b3d522012-08-31 11:09:49 +0000540err6:
Felipe Balbi03491762010-12-02 09:57:08 +0200541 clk_disable(phy_clk);
542
B, Ravi65b3d522012-08-31 11:09:49 +0000543err5:
Felipe Balbi03491762010-12-02 09:57:08 +0200544 clk_put(clk);
545
B, Ravi65b3d522012-08-31 11:09:49 +0000546err4:
Felipe Balbi03491762010-12-02 09:57:08 +0200547 clk_put(phy_clk);
548
B, Ravi65b3d522012-08-31 11:09:49 +0000549err3:
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200550 kfree(glue);
551
Felipe Balbice40c572010-12-02 09:06:51 +0200552err0:
553 return ret;
554}
555
Bill Pembertonfb4e98a2012-11-19 13:26:20 -0500556static int am35x_remove(struct platform_device *pdev)
Felipe Balbice40c572010-12-02 09:06:51 +0200557{
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200558 struct am35x_glue *glue = platform_get_drvdata(pdev);
Felipe Balbice40c572010-12-02 09:06:51 +0200559
Wei Yongjun56291512012-10-23 13:24:51 +0800560 platform_device_unregister(glue->musb);
Felipe Balbi2f36ff62014-04-16 16:16:33 -0500561 usb_phy_generic_unregister(glue->phy);
Felipe Balbi03491762010-12-02 09:57:08 +0200562 clk_disable(glue->clk);
563 clk_disable(glue->phy_clk);
564 clk_put(glue->clk);
565 clk_put(glue->phy_clk);
Felipe Balbi0919dfc2010-12-02 09:33:24 +0200566 kfree(glue);
Felipe Balbice40c572010-12-02 09:06:51 +0200567
568 return 0;
569}
570
Felipe Balbifea2fc62015-05-27 12:24:23 -0500571#ifdef CONFIG_PM_SLEEP
Felipe Balbi6f783e22010-12-02 12:53:22 +0200572static int am35x_suspend(struct device *dev)
573{
574 struct am35x_glue *glue = dev_get_drvdata(dev);
Jingoo Hanc1a7d672013-07-30 17:03:12 +0900575 struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530576 struct omap_musb_board_data *data = plat->board_data;
Felipe Balbi6f783e22010-12-02 12:53:22 +0200577
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530578 /* Shutdown the on-chip PHY and its PLL. */
579 if (data->set_phy_power)
580 data->set_phy_power(0);
581
Felipe Balbi6f783e22010-12-02 12:53:22 +0200582 clk_disable(glue->phy_clk);
583 clk_disable(glue->clk);
584
585 return 0;
586}
587
588static int am35x_resume(struct device *dev)
589{
590 struct am35x_glue *glue = dev_get_drvdata(dev);
Jingoo Hanc1a7d672013-07-30 17:03:12 +0900591 struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530592 struct omap_musb_board_data *data = plat->board_data;
Felipe Balbi6f783e22010-12-02 12:53:22 +0200593 int ret;
594
Ajay Kumar Guptaa9c03782010-12-07 18:57:45 +0530595 /* Start the on-chip PHY and its PLL. */
596 if (data->set_phy_power)
597 data->set_phy_power(1);
598
Felipe Balbi6f783e22010-12-02 12:53:22 +0200599 ret = clk_enable(glue->phy_clk);
600 if (ret) {
601 dev_err(dev, "failed to enable PHY clock\n");
602 return ret;
603 }
604
605 ret = clk_enable(glue->clk);
606 if (ret) {
607 dev_err(dev, "failed to enable clock\n");
608 return ret;
609 }
610
611 return 0;
612}
Felipe Balbi6f783e22010-12-02 12:53:22 +0200613#endif
614
Daniel Macka49be8f2013-09-30 21:02:07 +0200615static SIMPLE_DEV_PM_OPS(am35x_pm_ops, am35x_suspend, am35x_resume);
616
Felipe Balbice40c572010-12-02 09:06:51 +0200617static struct platform_driver am35x_driver = {
Felipe Balbie9e8c852012-01-26 12:40:23 +0200618 .probe = am35x_probe,
Bill Pemberton76904172012-11-19 13:21:08 -0500619 .remove = am35x_remove,
Felipe Balbice40c572010-12-02 09:06:51 +0200620 .driver = {
621 .name = "musb-am35x",
Daniel Macka49be8f2013-09-30 21:02:07 +0200622 .pm = &am35x_pm_ops,
Felipe Balbice40c572010-12-02 09:06:51 +0200623 },
624};
625
626MODULE_DESCRIPTION("AM35x MUSB Glue Layer");
627MODULE_AUTHOR("Ajay Kumar Gupta <ajay.gupta@ti.com>");
628MODULE_LICENSE("GPL v2");
Srinivas Kandagatlaa0a83eb2012-10-10 19:36:46 +0100629module_platform_driver(am35x_driver);