blob: c8936331fbac2935fae0a53285961834995f39db [file] [log] [blame]
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -07001// Copyright 2011 Google Inc. All Rights Reserved.
2
3#ifndef ART_SRC_ASSEMBLER_X86_H_
4#define ART_SRC_ASSEMBLER_X86_H_
5
Ian Rogers0d666d82011-08-14 16:03:46 -07006#include <vector>
Brian Carlstrom578bbdc2011-07-21 14:07:47 -07007#include "assembler.h"
8#include "constants.h"
9#include "globals.h"
Ian Rogers2c8f6532011-09-02 17:16:34 -070010#include "managed_register_x86.h"
Brian Carlstrom578bbdc2011-07-21 14:07:47 -070011#include "macros.h"
12#include "offsets.h"
13#include "utils.h"
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070014
Carl Shapiro6b6b5f02011-06-21 15:05:09 -070015namespace art {
Ian Rogers2c8f6532011-09-02 17:16:34 -070016namespace x86 {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -070017
18class Immediate {
19 public:
20 explicit Immediate(int32_t value) : value_(value) {}
21
22 int32_t value() const { return value_; }
23
24 bool is_int8() const { return IsInt(8, value_); }
25 bool is_uint8() const { return IsUint(8, value_); }
26 bool is_uint16() const { return IsUint(16, value_); }
27
28 private:
29 const int32_t value_;
30
31 DISALLOW_COPY_AND_ASSIGN(Immediate);
32};
33
34
35class Operand {
36 public:
37 uint8_t mod() const {
38 return (encoding_at(0) >> 6) & 3;
39 }
40
41 Register rm() const {
42 return static_cast<Register>(encoding_at(0) & 7);
43 }
44
45 ScaleFactor scale() const {
46 return static_cast<ScaleFactor>((encoding_at(1) >> 6) & 3);
47 }
48
49 Register index() const {
50 return static_cast<Register>((encoding_at(1) >> 3) & 7);
51 }
52
53 Register base() const {
54 return static_cast<Register>(encoding_at(1) & 7);
55 }
56
57 int8_t disp8() const {
58 CHECK_GE(length_, 2);
59 return static_cast<int8_t>(encoding_[length_ - 1]);
60 }
61
62 int32_t disp32() const {
63 CHECK_GE(length_, 5);
64 int32_t value;
65 memcpy(&value, &encoding_[length_ - 4], sizeof(value));
66 return value;
67 }
68
69 bool IsRegister(Register reg) const {
70 return ((encoding_[0] & 0xF8) == 0xC0) // Addressing mode is register only.
71 && ((encoding_[0] & 0x07) == reg); // Register codes match.
72 }
73
74 protected:
75 // Operand can be sub classed (e.g: Address).
76 Operand() : length_(0) { }
77
78 void SetModRM(int mod, Register rm) {
79 CHECK_EQ(mod & ~3, 0);
80 encoding_[0] = (mod << 6) | rm;
81 length_ = 1;
82 }
83
84 void SetSIB(ScaleFactor scale, Register index, Register base) {
85 CHECK_EQ(length_, 1);
86 CHECK_EQ(scale & ~3, 0);
87 encoding_[1] = (scale << 6) | (index << 3) | base;
88 length_ = 2;
89 }
90
91 void SetDisp8(int8_t disp) {
92 CHECK(length_ == 1 || length_ == 2);
93 encoding_[length_++] = static_cast<uint8_t>(disp);
94 }
95
96 void SetDisp32(int32_t disp) {
97 CHECK(length_ == 1 || length_ == 2);
98 int disp_size = sizeof(disp);
99 memmove(&encoding_[length_], &disp, disp_size);
100 length_ += disp_size;
101 }
102
103 private:
104 byte length_;
105 byte encoding_[6];
106 byte padding_;
107
108 explicit Operand(Register reg) { SetModRM(3, reg); }
109
110 // Get the operand encoding byte at the given index.
111 uint8_t encoding_at(int index) const {
112 CHECK_GE(index, 0);
113 CHECK_LT(index, length_);
114 return encoding_[index];
115 }
116
Ian Rogers2c8f6532011-09-02 17:16:34 -0700117 friend class X86Assembler;
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700118
119 DISALLOW_COPY_AND_ASSIGN(Operand);
120};
121
122
123class Address : public Operand {
124 public:
125 Address(Register base, int32_t disp) {
Ian Rogersb033c752011-07-20 12:22:35 -0700126 Init(base, disp);
127 }
128
Ian Rogersa04d3972011-08-17 11:33:44 -0700129 Address(Register base, Offset disp) {
130 Init(base, disp.Int32Value());
131 }
132
Ian Rogersb033c752011-07-20 12:22:35 -0700133 Address(Register base, FrameOffset disp) {
134 CHECK_EQ(base, ESP);
135 Init(ESP, disp.Int32Value());
136 }
137
138 Address(Register base, MemberOffset disp) {
139 Init(base, disp.Int32Value());
140 }
141
142 void Init(Register base, int32_t disp) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700143 if (disp == 0 && base != EBP) {
144 SetModRM(0, base);
145 if (base == ESP) SetSIB(TIMES_1, ESP, base);
146 } else if (disp >= -128 && disp <= 127) {
147 SetModRM(1, base);
148 if (base == ESP) SetSIB(TIMES_1, ESP, base);
149 SetDisp8(disp);
150 } else {
151 SetModRM(2, base);
152 if (base == ESP) SetSIB(TIMES_1, ESP, base);
153 SetDisp32(disp);
154 }
155 }
156
Ian Rogersb033c752011-07-20 12:22:35 -0700157
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700158 Address(Register index, ScaleFactor scale, int32_t disp) {
159 CHECK_NE(index, ESP); // Illegal addressing mode.
160 SetModRM(0, ESP);
161 SetSIB(scale, index, EBP);
162 SetDisp32(disp);
163 }
164
165 Address(Register base, Register index, ScaleFactor scale, int32_t disp) {
166 CHECK_NE(index, ESP); // Illegal addressing mode.
167 if (disp == 0 && base != EBP) {
168 SetModRM(0, ESP);
169 SetSIB(scale, index, base);
170 } else if (disp >= -128 && disp <= 127) {
171 SetModRM(1, ESP);
172 SetSIB(scale, index, base);
173 SetDisp8(disp);
174 } else {
175 SetModRM(2, ESP);
176 SetSIB(scale, index, base);
177 SetDisp32(disp);
178 }
179 }
180
Carl Shapiro69759ea2011-07-21 18:13:35 -0700181 static Address Absolute(uword addr) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700182 Address result;
183 result.SetModRM(0, EBP);
184 result.SetDisp32(addr);
185 return result;
186 }
187
Ian Rogersb033c752011-07-20 12:22:35 -0700188 static Address Absolute(ThreadOffset addr) {
189 return Absolute(addr.Int32Value());
190 }
191
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700192 private:
193 Address() {}
194
195 DISALLOW_COPY_AND_ASSIGN(Address);
196};
197
198
Ian Rogers2c8f6532011-09-02 17:16:34 -0700199class X86Assembler : public Assembler {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700200 public:
Ian Rogers2c8f6532011-09-02 17:16:34 -0700201 X86Assembler() {}
202 virtual ~X86Assembler() {}
buzbeec143c552011-08-20 17:38:58 -0700203
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700204 /*
205 * Emit Machine Instructions.
206 */
207 void call(Register reg);
208 void call(const Address& address);
209 void call(Label* label);
210
211 void pushl(Register reg);
212 void pushl(const Address& address);
213 void pushl(const Immediate& imm);
214
215 void popl(Register reg);
216 void popl(const Address& address);
217
218 void movl(Register dst, const Immediate& src);
219 void movl(Register dst, Register src);
220
221 void movl(Register dst, const Address& src);
222 void movl(const Address& dst, Register src);
223 void movl(const Address& dst, const Immediate& imm);
224
225 void movzxb(Register dst, ByteRegister src);
226 void movzxb(Register dst, const Address& src);
227 void movsxb(Register dst, ByteRegister src);
228 void movsxb(Register dst, const Address& src);
229 void movb(Register dst, const Address& src);
230 void movb(const Address& dst, ByteRegister src);
231 void movb(const Address& dst, const Immediate& imm);
232
233 void movzxw(Register dst, Register src);
234 void movzxw(Register dst, const Address& src);
235 void movsxw(Register dst, Register src);
236 void movsxw(Register dst, const Address& src);
237 void movw(Register dst, const Address& src);
238 void movw(const Address& dst, Register src);
239
240 void leal(Register dst, const Address& src);
241
Ian Rogersb033c752011-07-20 12:22:35 -0700242 void cmovl(Condition condition, Register dst, Register src);
243
244 void setb(Condition condition, Register dst);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700245
246 void movss(XmmRegister dst, const Address& src);
247 void movss(const Address& dst, XmmRegister src);
248 void movss(XmmRegister dst, XmmRegister src);
249
250 void movd(XmmRegister dst, Register src);
251 void movd(Register dst, XmmRegister src);
252
253 void addss(XmmRegister dst, XmmRegister src);
254 void addss(XmmRegister dst, const Address& src);
255 void subss(XmmRegister dst, XmmRegister src);
256 void subss(XmmRegister dst, const Address& src);
257 void mulss(XmmRegister dst, XmmRegister src);
258 void mulss(XmmRegister dst, const Address& src);
259 void divss(XmmRegister dst, XmmRegister src);
260 void divss(XmmRegister dst, const Address& src);
261
262 void movsd(XmmRegister dst, const Address& src);
263 void movsd(const Address& dst, XmmRegister src);
264 void movsd(XmmRegister dst, XmmRegister src);
265
266 void addsd(XmmRegister dst, XmmRegister src);
267 void addsd(XmmRegister dst, const Address& src);
268 void subsd(XmmRegister dst, XmmRegister src);
269 void subsd(XmmRegister dst, const Address& src);
270 void mulsd(XmmRegister dst, XmmRegister src);
271 void mulsd(XmmRegister dst, const Address& src);
272 void divsd(XmmRegister dst, XmmRegister src);
273 void divsd(XmmRegister dst, const Address& src);
274
275 void cvtsi2ss(XmmRegister dst, Register src);
276 void cvtsi2sd(XmmRegister dst, Register src);
277
278 void cvtss2si(Register dst, XmmRegister src);
279 void cvtss2sd(XmmRegister dst, XmmRegister src);
280
281 void cvtsd2si(Register dst, XmmRegister src);
282 void cvtsd2ss(XmmRegister dst, XmmRegister src);
283
284 void cvttss2si(Register dst, XmmRegister src);
285 void cvttsd2si(Register dst, XmmRegister src);
286
287 void cvtdq2pd(XmmRegister dst, XmmRegister src);
288
289 void comiss(XmmRegister a, XmmRegister b);
290 void comisd(XmmRegister a, XmmRegister b);
291
292 void sqrtsd(XmmRegister dst, XmmRegister src);
293 void sqrtss(XmmRegister dst, XmmRegister src);
294
295 void xorpd(XmmRegister dst, const Address& src);
296 void xorpd(XmmRegister dst, XmmRegister src);
297 void xorps(XmmRegister dst, const Address& src);
298 void xorps(XmmRegister dst, XmmRegister src);
299
300 void andpd(XmmRegister dst, const Address& src);
301
302 void flds(const Address& src);
303 void fstps(const Address& dst);
304
305 void fldl(const Address& src);
306 void fstpl(const Address& dst);
307
308 void fnstcw(const Address& dst);
309 void fldcw(const Address& src);
310
311 void fistpl(const Address& dst);
312 void fistps(const Address& dst);
313 void fildl(const Address& src);
314
315 void fincstp();
316 void ffree(const Immediate& index);
317
318 void fsin();
319 void fcos();
320 void fptan();
321
322 void xchgl(Register dst, Register src);
323
324 void cmpl(Register reg, const Immediate& imm);
325 void cmpl(Register reg0, Register reg1);
326 void cmpl(Register reg, const Address& address);
327
328 void cmpl(const Address& address, Register reg);
329 void cmpl(const Address& address, const Immediate& imm);
330
331 void testl(Register reg1, Register reg2);
332 void testl(Register reg, const Immediate& imm);
333
334 void andl(Register dst, const Immediate& imm);
335 void andl(Register dst, Register src);
336
337 void orl(Register dst, const Immediate& imm);
338 void orl(Register dst, Register src);
339
340 void xorl(Register dst, Register src);
341
342 void addl(Register dst, Register src);
343 void addl(Register reg, const Immediate& imm);
344 void addl(Register reg, const Address& address);
345
346 void addl(const Address& address, Register reg);
347 void addl(const Address& address, const Immediate& imm);
348
349 void adcl(Register dst, Register src);
350 void adcl(Register reg, const Immediate& imm);
351 void adcl(Register dst, const Address& address);
352
353 void subl(Register dst, Register src);
354 void subl(Register reg, const Immediate& imm);
355 void subl(Register reg, const Address& address);
356
357 void cdq();
358
359 void idivl(Register reg);
360
361 void imull(Register dst, Register src);
362 void imull(Register reg, const Immediate& imm);
363 void imull(Register reg, const Address& address);
364
365 void imull(Register reg);
366 void imull(const Address& address);
367
368 void mull(Register reg);
369 void mull(const Address& address);
370
371 void sbbl(Register dst, Register src);
372 void sbbl(Register reg, const Immediate& imm);
373 void sbbl(Register reg, const Address& address);
374
375 void incl(Register reg);
376 void incl(const Address& address);
377
378 void decl(Register reg);
379 void decl(const Address& address);
380
381 void shll(Register reg, const Immediate& imm);
382 void shll(Register operand, Register shifter);
383 void shrl(Register reg, const Immediate& imm);
384 void shrl(Register operand, Register shifter);
385 void sarl(Register reg, const Immediate& imm);
386 void sarl(Register operand, Register shifter);
387 void shld(Register dst, Register src);
388
389 void negl(Register reg);
390 void notl(Register reg);
391
392 void enter(const Immediate& imm);
393 void leave();
394
395 void ret();
396 void ret(const Immediate& imm);
397
398 void nop();
399 void int3();
400 void hlt();
401
402 void j(Condition condition, Label* label);
403
404 void jmp(Register reg);
405 void jmp(Label* label);
406
Ian Rogers2c8f6532011-09-02 17:16:34 -0700407 X86Assembler* lock();
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700408 void cmpxchgl(const Address& address, Register reg);
409
Ian Rogers2c8f6532011-09-02 17:16:34 -0700410 X86Assembler* fs();
Ian Rogersb033c752011-07-20 12:22:35 -0700411
412 //
413 // Macros for High-level operations.
414 //
415
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700416 void AddImmediate(Register reg, const Immediate& imm);
417
418 void LoadDoubleConstant(XmmRegister dst, double value);
419
420 void DoubleNegate(XmmRegister d);
421 void FloatNegate(XmmRegister f);
422
423 void DoubleAbs(XmmRegister reg);
424
425 void LockCmpxchgl(const Address& address, Register reg) {
Ian Rogers0d666d82011-08-14 16:03:46 -0700426 lock()->cmpxchgl(address, reg);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700427 }
428
Ian Rogersb033c752011-07-20 12:22:35 -0700429 //
430 // Misc. functionality
431 //
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700432 int PreferredLoopAlignment() { return 16; }
433 void Align(int alignment, int offset);
434 void Bind(Label* label);
435
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700436 // Debugging and bringup support.
437 void Stop(const char* message);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700438
439 static void InitializeMemoryWithBreakpoints(byte* data, size_t length);
440
Ian Rogers2c8f6532011-09-02 17:16:34 -0700441 //
442 // Overridden common assembler high-level functionality
443 //
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700444
Ian Rogers2c8f6532011-09-02 17:16:34 -0700445 // Emit code that will create an activation on the stack
446 virtual void BuildFrame(size_t frame_size, ManagedRegister method_reg,
447 const std::vector<ManagedRegister>& spill_regs);
448
449 // Emit code that will remove an activation from the stack
450 virtual void RemoveFrame(size_t frame_size,
451 const std::vector<ManagedRegister>& spill_regs);
452
453 // Fill list of registers from spill area
454 virtual void FillFromSpillArea(const std::vector<ManagedRegister>& spill_regs,
455 size_t displacement);
456
457 virtual void IncreaseFrameSize(size_t adjust);
458 virtual void DecreaseFrameSize(size_t adjust);
459
460 // Store routines
461 virtual void Store(FrameOffset offs, ManagedRegister src, size_t size);
462 virtual void StoreRef(FrameOffset dest, ManagedRegister src);
463 virtual void StoreRawPtr(FrameOffset dest, ManagedRegister src);
464
465 virtual void StoreImmediateToFrame(FrameOffset dest, uint32_t imm,
466 ManagedRegister scratch);
467
468 virtual void StoreImmediateToThread(ThreadOffset dest, uint32_t imm,
469 ManagedRegister scratch);
470
471 virtual void StoreStackOffsetToThread(ThreadOffset thr_offs,
472 FrameOffset fr_offs,
473 ManagedRegister scratch);
474
475 virtual void StoreStackPointerToThread(ThreadOffset thr_offs);
476
477 virtual void StoreSpanning(FrameOffset dest, ManagedRegister src,
478 FrameOffset in_off, ManagedRegister scratch);
479
480 // Load routines
481 virtual void Load(ManagedRegister dest, FrameOffset src, size_t size);
482
483 virtual void LoadRef(ManagedRegister dest, FrameOffset src);
484
485 virtual void LoadRef(ManagedRegister dest, ManagedRegister base,
486 MemberOffset offs);
487
488 virtual void LoadRawPtr(ManagedRegister dest, ManagedRegister base,
489 Offset offs);
490
491 virtual void LoadRawPtrFromThread(ManagedRegister dest,
492 ThreadOffset offs);
493
494 // Copying routines
495 virtual void Move(ManagedRegister dest, ManagedRegister src);
496
497 virtual void CopyRawPtrFromThread(FrameOffset fr_offs, ThreadOffset thr_offs,
498 ManagedRegister scratch);
499
500 virtual void CopyRawPtrToThread(ThreadOffset thr_offs, FrameOffset fr_offs,
501 ManagedRegister scratch);
502
503 virtual void CopyRef(FrameOffset dest, FrameOffset src,
504 ManagedRegister scratch);
505
506 virtual void Copy(FrameOffset dest, FrameOffset src, ManagedRegister scratch,
507 size_t size);
508
509 // Exploit fast access in managed code to Thread::Current()
510 virtual void GetCurrentThread(ManagedRegister tr);
511 virtual void GetCurrentThread(FrameOffset dest_offset,
512 ManagedRegister scratch);
513
514 // Set up out_reg to hold a Object** into the SIRT, or to be NULL if the
515 // value is null and null_allowed. in_reg holds a possibly stale reference
516 // that can be used to avoid loading the SIRT entry to see if the value is
517 // NULL.
518 virtual void CreateSirtEntry(ManagedRegister out_reg, FrameOffset sirt_offset,
519 ManagedRegister in_reg, bool null_allowed);
520
521 // Set up out_off to hold a Object** into the SIRT, or to be NULL if the
522 // value is null and null_allowed.
523 virtual void CreateSirtEntry(FrameOffset out_off, FrameOffset sirt_offset,
524 ManagedRegister scratch, bool null_allowed);
525
526 // src holds a SIRT entry (Object**) load this into dst
527 virtual void LoadReferenceFromSirt(ManagedRegister dst,
528 ManagedRegister src);
529
530 // Heap::VerifyObject on src. In some cases (such as a reference to this) we
531 // know that src may not be null.
532 virtual void VerifyObject(ManagedRegister src, bool could_be_null);
533 virtual void VerifyObject(FrameOffset src, bool could_be_null);
534
535 // Call to address held at [base+offset]
536 virtual void Call(ManagedRegister base, Offset offset,
537 ManagedRegister scratch);
538 virtual void Call(FrameOffset base, Offset offset,
539 ManagedRegister scratch);
540 virtual void Call(uintptr_t addr, ManagedRegister scratch);
541
542 // Generate code to check if Thread::Current()->suspend_count_ is non-zero
543 // and branch to a SuspendSlowPath if it is. The SuspendSlowPath will continue
544 // at the next instruction.
545 virtual void SuspendPoll(ManagedRegister scratch, ManagedRegister return_reg,
546 FrameOffset return_save_location,
547 size_t return_size);
548
549 // Generate code to check if Thread::Current()->exception_ is non-null
550 // and branch to a ExceptionSlowPath if it is.
551 virtual void ExceptionPoll(ManagedRegister scratch);
552
553 private:
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700554 inline void EmitUint8(uint8_t value);
555 inline void EmitInt32(int32_t value);
556 inline void EmitRegisterOperand(int rm, int reg);
557 inline void EmitXmmRegisterOperand(int rm, XmmRegister reg);
558 inline void EmitFixup(AssemblerFixup* fixup);
559 inline void EmitOperandSizeOverride();
560
561 void EmitOperand(int rm, const Operand& operand);
562 void EmitImmediate(const Immediate& imm);
563 void EmitComplex(int rm, const Operand& operand, const Immediate& immediate);
564 void EmitLabel(Label* label, int instruction_size);
565 void EmitLabelLink(Label* label);
566 void EmitNearLabelLink(Label* label);
567
568 void EmitGenericShift(int rm, Register reg, const Immediate& imm);
569 void EmitGenericShift(int rm, Register operand, Register shifter);
570
Ian Rogers2c8f6532011-09-02 17:16:34 -0700571 DISALLOW_COPY_AND_ASSIGN(X86Assembler);
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700572};
573
Ian Rogers2c8f6532011-09-02 17:16:34 -0700574inline void X86Assembler::EmitUint8(uint8_t value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700575 buffer_.Emit<uint8_t>(value);
576}
577
Ian Rogers2c8f6532011-09-02 17:16:34 -0700578inline void X86Assembler::EmitInt32(int32_t value) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700579 buffer_.Emit<int32_t>(value);
580}
581
Ian Rogers2c8f6532011-09-02 17:16:34 -0700582inline void X86Assembler::EmitRegisterOperand(int rm, int reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700583 CHECK_GE(rm, 0);
584 CHECK_LT(rm, 8);
585 buffer_.Emit<uint8_t>(0xC0 + (rm << 3) + reg);
586}
587
Ian Rogers2c8f6532011-09-02 17:16:34 -0700588inline void X86Assembler::EmitXmmRegisterOperand(int rm, XmmRegister reg) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700589 EmitRegisterOperand(rm, static_cast<Register>(reg));
590}
591
Ian Rogers2c8f6532011-09-02 17:16:34 -0700592inline void X86Assembler::EmitFixup(AssemblerFixup* fixup) {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700593 buffer_.EmitFixup(fixup);
594}
595
Ian Rogers2c8f6532011-09-02 17:16:34 -0700596inline void X86Assembler::EmitOperandSizeOverride() {
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700597 EmitUint8(0x66);
598}
599
Ian Rogers2c8f6532011-09-02 17:16:34 -0700600// Slowpath entered when Thread::Current()->_exception is non-null
601class X86ExceptionSlowPath : public SlowPath {
602 public:
603 X86ExceptionSlowPath() {}
604 virtual void Emit(Assembler *sp_asm);
605};
606
607// Slowpath entered when Thread::Current()->_suspend_count is non-zero
608class X86SuspendCountSlowPath : public SlowPath {
609 public:
610 X86SuspendCountSlowPath(X86ManagedRegister return_reg,
611 FrameOffset return_save_location,
612 size_t return_size) :
613 return_register_(return_reg), return_save_location_(return_save_location),
614 return_size_(return_size) {}
615 virtual void Emit(Assembler *sp_asm);
616
617 private:
618 // Remember how to save the return value
619 const X86ManagedRegister return_register_;
620 const FrameOffset return_save_location_;
621 const size_t return_size_;
622};
623
624} // namespace x86
Carl Shapiro6b6b5f02011-06-21 15:05:09 -0700625} // namespace art
Carl Shapiroa5d5cfd2011-06-21 12:46:59 -0700626
627#endif // ART_SRC_ASSEMBLER_X86_H_