blob: 2ae88413e7bdb0f9691ab19f2a20206ad181dd5a [file] [log] [blame]
Dave Allison65fcc2c2014-04-28 13:45:27 -07001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Nicolas Geoffray96f89a22014-07-11 10:57:49 +010017#include <dirent.h>
Andreas Gampefd114702015-05-13 17:00:41 -070018#include <errno.h>
Dave Allison65fcc2c2014-04-28 13:45:27 -070019#include <fstream>
Nicolas Geoffray96f89a22014-07-11 10:57:49 +010020#include <map>
Andreas Gampefd114702015-05-13 17:00:41 -070021#include <string.h>
22#include <sys/types.h>
Dave Allison65fcc2c2014-04-28 13:45:27 -070023
24#include "gtest/gtest.h"
25#include "utils/arm/assembler_thumb2.h"
26#include "base/hex_dump.h"
27#include "common_runtime_test.h"
28
29namespace art {
30namespace arm {
31
32// Include results file (generated manually)
33#include "assembler_thumb_test_expected.cc.inc"
34
Andreas Gampec60e1b72015-07-30 08:57:50 -070035#ifndef __ANDROID__
Dave Allison45fdb932014-06-25 12:37:10 -070036// This controls whether the results are printed to the
37// screen or compared against the expected output.
38// To generate new expected output, set this to true and
39// copy the output into the .cc.inc file in the form
40// of the other results.
41//
42// When this is false, the results are not printed to the
43// output, but are compared against the expected results
44// in the .cc.inc file.
Dave Allison65fcc2c2014-04-28 13:45:27 -070045static constexpr bool kPrintResults = false;
Dave Allisond20ddb22014-06-05 14:16:30 -070046#endif
Dave Allison65fcc2c2014-04-28 13:45:27 -070047
48void SetAndroidData() {
49 const char* data = getenv("ANDROID_DATA");
50 if (data == nullptr) {
51 setenv("ANDROID_DATA", "/tmp", 1);
52 }
53}
54
Dave Allison45fdb932014-06-25 12:37:10 -070055int CompareIgnoringSpace(const char* s1, const char* s2) {
56 while (*s1 != '\0') {
57 while (isspace(*s1)) ++s1;
58 while (isspace(*s2)) ++s2;
59 if (*s1 == '\0' || *s1 != *s2) {
60 break;
61 }
62 ++s1;
63 ++s2;
64 }
65 return *s1 - *s2;
66}
67
Vladimir Markocf93a5c2015-06-16 11:33:24 +000068void InitResults() {
69 if (test_results.empty()) {
70 setup_results();
71 }
72}
73
74std::string GetToolsDir() {
Andreas Gampec60e1b72015-07-30 08:57:50 -070075#ifndef __ANDROID__
Vladimir Markocf93a5c2015-06-16 11:33:24 +000076 // This will only work on the host. There is no as, objcopy or objdump on the device.
Dave Allison65fcc2c2014-04-28 13:45:27 -070077 static std::string toolsdir;
78
Vladimir Markocf93a5c2015-06-16 11:33:24 +000079 if (toolsdir.empty()) {
Dave Allison65fcc2c2014-04-28 13:45:27 -070080 setup_results();
David Srbecky3e52aa42015-04-12 07:45:18 +010081 toolsdir = CommonRuntimeTest::GetAndroidTargetToolsDir(kThumb2);
Dave Allison65fcc2c2014-04-28 13:45:27 -070082 SetAndroidData();
Dave Allison65fcc2c2014-04-28 13:45:27 -070083 }
84
Vladimir Markocf93a5c2015-06-16 11:33:24 +000085 return toolsdir;
86#else
87 return std::string();
88#endif
89}
90
91void DumpAndCheck(std::vector<uint8_t>& code, const char* testname, const char* const* results) {
Andreas Gampec60e1b72015-07-30 08:57:50 -070092#ifndef __ANDROID__
Vladimir Markocf93a5c2015-06-16 11:33:24 +000093 static std::string toolsdir = GetToolsDir();
94
Dave Allison65fcc2c2014-04-28 13:45:27 -070095 ScratchFile file;
96
97 const char* filename = file.GetFilename().c_str();
98
99 std::ofstream out(filename);
100 if (out) {
101 out << ".section \".text\"\n";
102 out << ".syntax unified\n";
103 out << ".arch armv7-a\n";
104 out << ".thumb\n";
105 out << ".thumb_func\n";
106 out << ".type " << testname << ", #function\n";
107 out << ".global " << testname << "\n";
108 out << testname << ":\n";
109 out << ".fnstart\n";
110
111 for (uint32_t i = 0 ; i < code.size(); ++i) {
112 out << ".byte " << (static_cast<int>(code[i]) & 0xff) << "\n";
113 }
114 out << ".fnend\n";
115 out << ".size " << testname << ", .-" << testname << "\n";
116 }
117 out.close();
118
Andreas Gampe4470c1d2014-07-21 18:32:59 -0700119 char cmd[1024];
Dave Allison65fcc2c2014-04-28 13:45:27 -0700120
121 // Assemble the .S
David Srbecky3e52aa42015-04-12 07:45:18 +0100122 snprintf(cmd, sizeof(cmd), "%sas %s -o %s.o", toolsdir.c_str(), filename, filename);
Andreas Gampefd114702015-05-13 17:00:41 -0700123 int cmd_result = system(cmd);
124 ASSERT_EQ(cmd_result, 0) << strerror(errno);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700125
126 // Remove the $d symbols to prevent the disassembler dumping the instructions
127 // as .word
David Srbecky3e52aa42015-04-12 07:45:18 +0100128 snprintf(cmd, sizeof(cmd), "%sobjcopy -N '$d' %s.o %s.oo", toolsdir.c_str(), filename, filename);
Andreas Gampefd114702015-05-13 17:00:41 -0700129 int cmd_result2 = system(cmd);
130 ASSERT_EQ(cmd_result2, 0) << strerror(errno);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700131
132 // Disassemble.
133
David Srbecky3e52aa42015-04-12 07:45:18 +0100134 snprintf(cmd, sizeof(cmd), "%sobjdump -d %s.oo | grep '^ *[0-9a-f][0-9a-f]*:'",
135 toolsdir.c_str(), filename);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700136 if (kPrintResults) {
137 // Print the results only, don't check. This is used to generate new output for inserting
138 // into the .inc file.
Andreas Gampefd114702015-05-13 17:00:41 -0700139 int cmd_result3 = system(cmd);
140 ASSERT_EQ(cmd_result3, 0) << strerror(errno);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700141 } else {
142 // Check the results match the appropriate results in the .inc file.
143 FILE *fp = popen(cmd, "r");
144 ASSERT_TRUE(fp != nullptr);
145
Dave Allison65fcc2c2014-04-28 13:45:27 -0700146 uint32_t lineindex = 0;
147
148 while (!feof(fp)) {
149 char testline[256];
150 char *s = fgets(testline, sizeof(testline), fp);
151 if (s == nullptr) {
152 break;
153 }
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000154 if (CompareIgnoringSpace(results[lineindex], testline) != 0) {
Dave Allison45fdb932014-06-25 12:37:10 -0700155 LOG(FATAL) << "Output is not as expected at line: " << lineindex
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000156 << results[lineindex] << "/" << testline;
Dave Allison45fdb932014-06-25 12:37:10 -0700157 }
Dave Allison65fcc2c2014-04-28 13:45:27 -0700158 ++lineindex;
159 }
160 // Check that we are at the end.
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000161 ASSERT_TRUE(results[lineindex] == nullptr);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700162 fclose(fp);
163 }
164
165 char buf[FILENAME_MAX];
166 snprintf(buf, sizeof(buf), "%s.o", filename);
167 unlink(buf);
168
169 snprintf(buf, sizeof(buf), "%s.oo", filename);
170 unlink(buf);
171#endif
172}
173
174#define __ assembler->
175
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000176void EmitAndCheck(arm::Thumb2Assembler* assembler, const char* testname,
177 const char* const* results) {
178 __ FinalizeCode();
179 size_t cs = __ CodeSize();
180 std::vector<uint8_t> managed_code(cs);
181 MemoryRegion code(&managed_code[0], managed_code.size());
182 __ FinalizeInstructions(code);
183
184 DumpAndCheck(managed_code, testname, results);
185}
186
187void EmitAndCheck(arm::Thumb2Assembler* assembler, const char* testname) {
188 InitResults();
189 std::map<std::string, const char* const*>::iterator results = test_results.find(testname);
190 ASSERT_NE(results, test_results.end());
191
192 EmitAndCheck(assembler, testname, results->second);
193}
194
195#undef __
196
197#define __ assembler.
198
Dave Allison65fcc2c2014-04-28 13:45:27 -0700199TEST(Thumb2AssemblerTest, SimpleMov) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000200 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700201
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100202 __ movs(R0, ShifterOperand(R1));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700203 __ mov(R0, ShifterOperand(R1));
204 __ mov(R8, ShifterOperand(R9));
205
206 __ mov(R0, ShifterOperand(1));
207 __ mov(R8, ShifterOperand(9));
208
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000209 EmitAndCheck(&assembler, "SimpleMov");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700210}
211
212TEST(Thumb2AssemblerTest, SimpleMov32) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000213 arm::Thumb2Assembler assembler;
214 __ Force32Bit();
Dave Allison65fcc2c2014-04-28 13:45:27 -0700215
216 __ mov(R0, ShifterOperand(R1));
217 __ mov(R8, ShifterOperand(R9));
218
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000219 EmitAndCheck(&assembler, "SimpleMov32");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700220}
221
222TEST(Thumb2AssemblerTest, SimpleMovAdd) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000223 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700224
225 __ mov(R0, ShifterOperand(R1));
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100226 __ adds(R0, R1, ShifterOperand(R2));
227 __ add(R0, R1, ShifterOperand(0));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700228
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000229 EmitAndCheck(&assembler, "SimpleMovAdd");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700230}
231
232TEST(Thumb2AssemblerTest, DataProcessingRegister) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000233 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700234
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100235 // 32 bit variants using low registers.
236 __ mvn(R0, ShifterOperand(R1), AL, kCcKeep);
237 __ add(R0, R1, ShifterOperand(R2), AL, kCcKeep);
238 __ sub(R0, R1, ShifterOperand(R2), AL, kCcKeep);
239 __ and_(R0, R1, ShifterOperand(R2), AL, kCcKeep);
240 __ orr(R0, R1, ShifterOperand(R2), AL, kCcKeep);
Vladimir Markod2b4ca22015-09-14 15:13:26 +0100241 __ orn(R0, R1, ShifterOperand(R2), AL, kCcKeep);
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100242 __ eor(R0, R1, ShifterOperand(R2), AL, kCcKeep);
243 __ bic(R0, R1, ShifterOperand(R2), AL, kCcKeep);
244 __ adc(R0, R1, ShifterOperand(R2), AL, kCcKeep);
245 __ sbc(R0, R1, ShifterOperand(R2), AL, kCcKeep);
246 __ rsb(R0, R1, ShifterOperand(R2), AL, kCcKeep);
247 __ teq(R0, ShifterOperand(R1));
248
249 // 16 bit variants using low registers.
250 __ movs(R0, ShifterOperand(R1));
251 __ mov(R0, ShifterOperand(R1), AL, kCcKeep);
252 __ mvns(R0, ShifterOperand(R1));
253 __ add(R0, R0, ShifterOperand(R1), AL, kCcKeep);
254 __ adds(R0, R1, ShifterOperand(R2));
255 __ subs(R0, R1, ShifterOperand(R2));
256 __ adcs(R0, R0, ShifterOperand(R1));
257 __ sbcs(R0, R0, ShifterOperand(R1));
258 __ ands(R0, R0, ShifterOperand(R1));
259 __ orrs(R0, R0, ShifterOperand(R1));
260 __ eors(R0, R0, ShifterOperand(R1));
261 __ bics(R0, R0, ShifterOperand(R1));
262 __ tst(R0, ShifterOperand(R1));
263 __ cmp(R0, ShifterOperand(R1));
264 __ cmn(R0, ShifterOperand(R1));
265
266 // 16-bit variants using high registers.
267 __ mov(R1, ShifterOperand(R8), AL, kCcKeep);
268 __ mov(R9, ShifterOperand(R0), AL, kCcKeep);
269 __ mov(R8, ShifterOperand(R9), AL, kCcKeep);
270 __ add(R1, R1, ShifterOperand(R8), AL, kCcKeep);
271 __ add(R9, R9, ShifterOperand(R0), AL, kCcKeep);
272 __ add(R8, R8, ShifterOperand(R9), AL, kCcKeep);
273 __ cmp(R0, ShifterOperand(R9));
274 __ cmp(R8, ShifterOperand(R1));
275 __ cmp(R9, ShifterOperand(R8));
276
277 // The 16-bit RSBS Rd, Rn, #0, also known as NEGS Rd, Rn is specified using
278 // an immediate (0) but emitted without any, so we test it here.
279 __ rsbs(R0, R1, ShifterOperand(0));
280 __ rsbs(R0, R0, ShifterOperand(0)); // Check Rd == Rn code path.
281
282 // 32 bit variants using high registers that would be 16-bit if using low registers.
283 __ movs(R0, ShifterOperand(R8));
284 __ mvns(R0, ShifterOperand(R8));
285 __ add(R0, R1, ShifterOperand(R8), AL, kCcKeep);
286 __ adds(R0, R1, ShifterOperand(R8));
287 __ subs(R0, R1, ShifterOperand(R8));
288 __ adcs(R0, R0, ShifterOperand(R8));
289 __ sbcs(R0, R0, ShifterOperand(R8));
290 __ ands(R0, R0, ShifterOperand(R8));
291 __ orrs(R0, R0, ShifterOperand(R8));
292 __ eors(R0, R0, ShifterOperand(R8));
293 __ bics(R0, R0, ShifterOperand(R8));
294 __ tst(R0, ShifterOperand(R8));
295 __ cmn(R0, ShifterOperand(R8));
296 __ rsbs(R0, R8, ShifterOperand(0)); // Check that this is not emitted as 16-bit.
297 __ rsbs(R8, R8, ShifterOperand(0)); // Check that this is not emitted as 16-bit (Rd == Rn).
298
299 // 32-bit variants of instructions that would be 16-bit outside IT block.
300 __ it(arm::EQ);
301 __ mvns(R0, ShifterOperand(R1), arm::EQ);
302 __ it(arm::EQ);
303 __ adds(R0, R1, ShifterOperand(R2), arm::EQ);
304 __ it(arm::EQ);
305 __ subs(R0, R1, ShifterOperand(R2), arm::EQ);
306 __ it(arm::EQ);
307 __ adcs(R0, R0, ShifterOperand(R1), arm::EQ);
308 __ it(arm::EQ);
309 __ sbcs(R0, R0, ShifterOperand(R1), arm::EQ);
310 __ it(arm::EQ);
311 __ ands(R0, R0, ShifterOperand(R1), arm::EQ);
312 __ it(arm::EQ);
313 __ orrs(R0, R0, ShifterOperand(R1), arm::EQ);
314 __ it(arm::EQ);
315 __ eors(R0, R0, ShifterOperand(R1), arm::EQ);
316 __ it(arm::EQ);
317 __ bics(R0, R0, ShifterOperand(R1), arm::EQ);
318
319 // 16-bit variants of instructions that would be 32-bit outside IT block.
320 __ it(arm::EQ);
321 __ mvn(R0, ShifterOperand(R1), arm::EQ, kCcKeep);
322 __ it(arm::EQ);
323 __ add(R0, R1, ShifterOperand(R2), arm::EQ, kCcKeep);
324 __ it(arm::EQ);
325 __ sub(R0, R1, ShifterOperand(R2), arm::EQ, kCcKeep);
326 __ it(arm::EQ);
327 __ adc(R0, R0, ShifterOperand(R1), arm::EQ, kCcKeep);
328 __ it(arm::EQ);
329 __ sbc(R0, R0, ShifterOperand(R1), arm::EQ, kCcKeep);
330 __ it(arm::EQ);
331 __ and_(R0, R0, ShifterOperand(R1), arm::EQ, kCcKeep);
332 __ it(arm::EQ);
333 __ orr(R0, R0, ShifterOperand(R1), arm::EQ, kCcKeep);
334 __ it(arm::EQ);
335 __ eor(R0, R0, ShifterOperand(R1), arm::EQ, kCcKeep);
336 __ it(arm::EQ);
337 __ bic(R0, R0, ShifterOperand(R1), arm::EQ, kCcKeep);
338
339 // 16 bit variants selected for the default kCcDontCare.
Dave Allison65fcc2c2014-04-28 13:45:27 -0700340 __ mov(R0, ShifterOperand(R1));
341 __ mvn(R0, ShifterOperand(R1));
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100342 __ add(R0, R0, ShifterOperand(R1));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700343 __ add(R0, R1, ShifterOperand(R2));
344 __ sub(R0, R1, ShifterOperand(R2));
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100345 __ adc(R0, R0, ShifterOperand(R1));
346 __ sbc(R0, R0, ShifterOperand(R1));
Andreas Gampe7b7e5242015-02-02 19:17:11 -0800347 __ and_(R0, R0, ShifterOperand(R1));
348 __ orr(R0, R0, ShifterOperand(R1));
349 __ eor(R0, R0, ShifterOperand(R1));
350 __ bic(R0, R0, ShifterOperand(R1));
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100351 __ mov(R1, ShifterOperand(R8));
352 __ mov(R9, ShifterOperand(R0));
353 __ mov(R8, ShifterOperand(R9));
354 __ add(R1, R1, ShifterOperand(R8));
355 __ add(R9, R9, ShifterOperand(R0));
356 __ add(R8, R8, ShifterOperand(R9));
357 __ rsb(R0, R1, ShifterOperand(0));
358 __ rsb(R0, R0, ShifterOperand(0));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700359
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100360 // And an arbitrary 32-bit instruction using IP.
361 __ add(R12, R1, ShifterOperand(R0), AL, kCcKeep);
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +0100362
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000363 EmitAndCheck(&assembler, "DataProcessingRegister");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700364}
365
366TEST(Thumb2AssemblerTest, DataProcessingImmediate) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000367 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700368
369 __ mov(R0, ShifterOperand(0x55));
370 __ mvn(R0, ShifterOperand(0x55));
371 __ add(R0, R1, ShifterOperand(0x55));
372 __ sub(R0, R1, ShifterOperand(0x55));
373 __ and_(R0, R1, ShifterOperand(0x55));
374 __ orr(R0, R1, ShifterOperand(0x55));
Vladimir Markod2b4ca22015-09-14 15:13:26 +0100375 __ orn(R0, R1, ShifterOperand(0x55));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700376 __ eor(R0, R1, ShifterOperand(0x55));
377 __ bic(R0, R1, ShifterOperand(0x55));
378 __ adc(R0, R1, ShifterOperand(0x55));
379 __ sbc(R0, R1, ShifterOperand(0x55));
380 __ rsb(R0, R1, ShifterOperand(0x55));
381
382 __ tst(R0, ShifterOperand(0x55));
383 __ teq(R0, ShifterOperand(0x55));
384 __ cmp(R0, ShifterOperand(0x55));
385 __ cmn(R0, ShifterOperand(0x55));
386
387 __ add(R0, R1, ShifterOperand(5));
388 __ sub(R0, R1, ShifterOperand(5));
389
390 __ movs(R0, ShifterOperand(0x55));
391 __ mvns(R0, ShifterOperand(0x55));
392
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100393 __ adds(R0, R1, ShifterOperand(5));
394 __ subs(R0, R1, ShifterOperand(5));
395
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000396 EmitAndCheck(&assembler, "DataProcessingImmediate");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700397}
398
399TEST(Thumb2AssemblerTest, DataProcessingModifiedImmediate) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000400 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700401
402 __ mov(R0, ShifterOperand(0x550055));
403 __ mvn(R0, ShifterOperand(0x550055));
404 __ add(R0, R1, ShifterOperand(0x550055));
405 __ sub(R0, R1, ShifterOperand(0x550055));
406 __ and_(R0, R1, ShifterOperand(0x550055));
407 __ orr(R0, R1, ShifterOperand(0x550055));
Vladimir Markod2b4ca22015-09-14 15:13:26 +0100408 __ orn(R0, R1, ShifterOperand(0x550055));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700409 __ eor(R0, R1, ShifterOperand(0x550055));
410 __ bic(R0, R1, ShifterOperand(0x550055));
411 __ adc(R0, R1, ShifterOperand(0x550055));
412 __ sbc(R0, R1, ShifterOperand(0x550055));
413 __ rsb(R0, R1, ShifterOperand(0x550055));
414
415 __ tst(R0, ShifterOperand(0x550055));
416 __ teq(R0, ShifterOperand(0x550055));
417 __ cmp(R0, ShifterOperand(0x550055));
418 __ cmn(R0, ShifterOperand(0x550055));
419
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000420 EmitAndCheck(&assembler, "DataProcessingModifiedImmediate");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700421}
422
423
424TEST(Thumb2AssemblerTest, DataProcessingModifiedImmediates) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000425 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700426
427 __ mov(R0, ShifterOperand(0x550055));
428 __ mov(R0, ShifterOperand(0x55005500));
429 __ mov(R0, ShifterOperand(0x55555555));
430 __ mov(R0, ShifterOperand(0xd5000000)); // rotated to first position
431 __ mov(R0, ShifterOperand(0x6a000000)); // rotated to second position
432 __ mov(R0, ShifterOperand(0x350)); // rotated to 2nd last position
433 __ mov(R0, ShifterOperand(0x1a8)); // rotated to last position
434
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000435 EmitAndCheck(&assembler, "DataProcessingModifiedImmediates");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700436}
437
438TEST(Thumb2AssemblerTest, DataProcessingShiftedRegister) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000439 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700440
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100441 // 16-bit variants.
442 __ movs(R3, ShifterOperand(R4, LSL, 4));
443 __ movs(R3, ShifterOperand(R4, LSR, 5));
444 __ movs(R3, ShifterOperand(R4, ASR, 6));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700445
Vladimir Marko73cf0fb2015-07-30 15:07:22 +0100446 // 32-bit ROR because ROR immediate doesn't have the same 16-bit version as other shifts.
447 __ movs(R3, ShifterOperand(R4, ROR, 7));
448
449 // 32-bit RRX because RRX has no 16-bit version.
450 __ movs(R3, ShifterOperand(R4, RRX));
451
452 // 32 bit variants (not setting condition codes).
453 __ mov(R3, ShifterOperand(R4, LSL, 4), AL, kCcKeep);
454 __ mov(R3, ShifterOperand(R4, LSR, 5), AL, kCcKeep);
455 __ mov(R3, ShifterOperand(R4, ASR, 6), AL, kCcKeep);
456 __ mov(R3, ShifterOperand(R4, ROR, 7), AL, kCcKeep);
457 __ mov(R3, ShifterOperand(R4, RRX), AL, kCcKeep);
458
459 // 32 bit variants (high registers).
460 __ movs(R8, ShifterOperand(R4, LSL, 4));
461 __ movs(R8, ShifterOperand(R4, LSR, 5));
462 __ movs(R8, ShifterOperand(R4, ASR, 6));
463 __ movs(R8, ShifterOperand(R4, ROR, 7));
464 __ movs(R8, ShifterOperand(R4, RRX));
Dave Allison65fcc2c2014-04-28 13:45:27 -0700465
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000466 EmitAndCheck(&assembler, "DataProcessingShiftedRegister");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700467}
468
469
470TEST(Thumb2AssemblerTest, BasicLoad) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000471 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700472
473 __ ldr(R3, Address(R4, 24));
474 __ ldrb(R3, Address(R4, 24));
475 __ ldrh(R3, Address(R4, 24));
476 __ ldrsb(R3, Address(R4, 24));
477 __ ldrsh(R3, Address(R4, 24));
478
479 __ ldr(R3, Address(SP, 24));
480
481 // 32 bit variants
482 __ ldr(R8, Address(R4, 24));
483 __ ldrb(R8, Address(R4, 24));
484 __ ldrh(R8, Address(R4, 24));
485 __ ldrsb(R8, Address(R4, 24));
486 __ ldrsh(R8, Address(R4, 24));
487
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000488 EmitAndCheck(&assembler, "BasicLoad");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700489}
490
491
492TEST(Thumb2AssemblerTest, BasicStore) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000493 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700494
495 __ str(R3, Address(R4, 24));
496 __ strb(R3, Address(R4, 24));
497 __ strh(R3, Address(R4, 24));
498
499 __ str(R3, Address(SP, 24));
500
501 // 32 bit variants.
502 __ str(R8, Address(R4, 24));
503 __ strb(R8, Address(R4, 24));
504 __ strh(R8, Address(R4, 24));
505
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000506 EmitAndCheck(&assembler, "BasicStore");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700507}
508
509TEST(Thumb2AssemblerTest, ComplexLoad) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000510 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700511
512 __ ldr(R3, Address(R4, 24, Address::Mode::Offset));
513 __ ldr(R3, Address(R4, 24, Address::Mode::PreIndex));
514 __ ldr(R3, Address(R4, 24, Address::Mode::PostIndex));
515 __ ldr(R3, Address(R4, 24, Address::Mode::NegOffset));
516 __ ldr(R3, Address(R4, 24, Address::Mode::NegPreIndex));
517 __ ldr(R3, Address(R4, 24, Address::Mode::NegPostIndex));
518
519 __ ldrb(R3, Address(R4, 24, Address::Mode::Offset));
520 __ ldrb(R3, Address(R4, 24, Address::Mode::PreIndex));
521 __ ldrb(R3, Address(R4, 24, Address::Mode::PostIndex));
522 __ ldrb(R3, Address(R4, 24, Address::Mode::NegOffset));
523 __ ldrb(R3, Address(R4, 24, Address::Mode::NegPreIndex));
524 __ ldrb(R3, Address(R4, 24, Address::Mode::NegPostIndex));
525
526 __ ldrh(R3, Address(R4, 24, Address::Mode::Offset));
527 __ ldrh(R3, Address(R4, 24, Address::Mode::PreIndex));
528 __ ldrh(R3, Address(R4, 24, Address::Mode::PostIndex));
529 __ ldrh(R3, Address(R4, 24, Address::Mode::NegOffset));
530 __ ldrh(R3, Address(R4, 24, Address::Mode::NegPreIndex));
531 __ ldrh(R3, Address(R4, 24, Address::Mode::NegPostIndex));
532
533 __ ldrsb(R3, Address(R4, 24, Address::Mode::Offset));
534 __ ldrsb(R3, Address(R4, 24, Address::Mode::PreIndex));
535 __ ldrsb(R3, Address(R4, 24, Address::Mode::PostIndex));
536 __ ldrsb(R3, Address(R4, 24, Address::Mode::NegOffset));
537 __ ldrsb(R3, Address(R4, 24, Address::Mode::NegPreIndex));
538 __ ldrsb(R3, Address(R4, 24, Address::Mode::NegPostIndex));
539
540 __ ldrsh(R3, Address(R4, 24, Address::Mode::Offset));
541 __ ldrsh(R3, Address(R4, 24, Address::Mode::PreIndex));
542 __ ldrsh(R3, Address(R4, 24, Address::Mode::PostIndex));
543 __ ldrsh(R3, Address(R4, 24, Address::Mode::NegOffset));
544 __ ldrsh(R3, Address(R4, 24, Address::Mode::NegPreIndex));
545 __ ldrsh(R3, Address(R4, 24, Address::Mode::NegPostIndex));
546
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000547 EmitAndCheck(&assembler, "ComplexLoad");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700548}
549
550
551TEST(Thumb2AssemblerTest, ComplexStore) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000552 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700553
554 __ str(R3, Address(R4, 24, Address::Mode::Offset));
555 __ str(R3, Address(R4, 24, Address::Mode::PreIndex));
556 __ str(R3, Address(R4, 24, Address::Mode::PostIndex));
557 __ str(R3, Address(R4, 24, Address::Mode::NegOffset));
558 __ str(R3, Address(R4, 24, Address::Mode::NegPreIndex));
559 __ str(R3, Address(R4, 24, Address::Mode::NegPostIndex));
560
561 __ strb(R3, Address(R4, 24, Address::Mode::Offset));
562 __ strb(R3, Address(R4, 24, Address::Mode::PreIndex));
563 __ strb(R3, Address(R4, 24, Address::Mode::PostIndex));
564 __ strb(R3, Address(R4, 24, Address::Mode::NegOffset));
565 __ strb(R3, Address(R4, 24, Address::Mode::NegPreIndex));
566 __ strb(R3, Address(R4, 24, Address::Mode::NegPostIndex));
567
568 __ strh(R3, Address(R4, 24, Address::Mode::Offset));
569 __ strh(R3, Address(R4, 24, Address::Mode::PreIndex));
570 __ strh(R3, Address(R4, 24, Address::Mode::PostIndex));
571 __ strh(R3, Address(R4, 24, Address::Mode::NegOffset));
572 __ strh(R3, Address(R4, 24, Address::Mode::NegPreIndex));
573 __ strh(R3, Address(R4, 24, Address::Mode::NegPostIndex));
574
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000575 EmitAndCheck(&assembler, "ComplexStore");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700576}
577
578TEST(Thumb2AssemblerTest, NegativeLoadStore) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000579 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700580
581 __ ldr(R3, Address(R4, -24, Address::Mode::Offset));
582 __ ldr(R3, Address(R4, -24, Address::Mode::PreIndex));
583 __ ldr(R3, Address(R4, -24, Address::Mode::PostIndex));
584 __ ldr(R3, Address(R4, -24, Address::Mode::NegOffset));
585 __ ldr(R3, Address(R4, -24, Address::Mode::NegPreIndex));
586 __ ldr(R3, Address(R4, -24, Address::Mode::NegPostIndex));
587
588 __ ldrb(R3, Address(R4, -24, Address::Mode::Offset));
589 __ ldrb(R3, Address(R4, -24, Address::Mode::PreIndex));
590 __ ldrb(R3, Address(R4, -24, Address::Mode::PostIndex));
591 __ ldrb(R3, Address(R4, -24, Address::Mode::NegOffset));
592 __ ldrb(R3, Address(R4, -24, Address::Mode::NegPreIndex));
593 __ ldrb(R3, Address(R4, -24, Address::Mode::NegPostIndex));
594
595 __ ldrh(R3, Address(R4, -24, Address::Mode::Offset));
596 __ ldrh(R3, Address(R4, -24, Address::Mode::PreIndex));
597 __ ldrh(R3, Address(R4, -24, Address::Mode::PostIndex));
598 __ ldrh(R3, Address(R4, -24, Address::Mode::NegOffset));
599 __ ldrh(R3, Address(R4, -24, Address::Mode::NegPreIndex));
600 __ ldrh(R3, Address(R4, -24, Address::Mode::NegPostIndex));
601
602 __ ldrsb(R3, Address(R4, -24, Address::Mode::Offset));
603 __ ldrsb(R3, Address(R4, -24, Address::Mode::PreIndex));
604 __ ldrsb(R3, Address(R4, -24, Address::Mode::PostIndex));
605 __ ldrsb(R3, Address(R4, -24, Address::Mode::NegOffset));
606 __ ldrsb(R3, Address(R4, -24, Address::Mode::NegPreIndex));
607 __ ldrsb(R3, Address(R4, -24, Address::Mode::NegPostIndex));
608
609 __ ldrsh(R3, Address(R4, -24, Address::Mode::Offset));
610 __ ldrsh(R3, Address(R4, -24, Address::Mode::PreIndex));
611 __ ldrsh(R3, Address(R4, -24, Address::Mode::PostIndex));
612 __ ldrsh(R3, Address(R4, -24, Address::Mode::NegOffset));
613 __ ldrsh(R3, Address(R4, -24, Address::Mode::NegPreIndex));
614 __ ldrsh(R3, Address(R4, -24, Address::Mode::NegPostIndex));
615
616 __ str(R3, Address(R4, -24, Address::Mode::Offset));
617 __ str(R3, Address(R4, -24, Address::Mode::PreIndex));
618 __ str(R3, Address(R4, -24, Address::Mode::PostIndex));
619 __ str(R3, Address(R4, -24, Address::Mode::NegOffset));
620 __ str(R3, Address(R4, -24, Address::Mode::NegPreIndex));
621 __ str(R3, Address(R4, -24, Address::Mode::NegPostIndex));
622
623 __ strb(R3, Address(R4, -24, Address::Mode::Offset));
624 __ strb(R3, Address(R4, -24, Address::Mode::PreIndex));
625 __ strb(R3, Address(R4, -24, Address::Mode::PostIndex));
626 __ strb(R3, Address(R4, -24, Address::Mode::NegOffset));
627 __ strb(R3, Address(R4, -24, Address::Mode::NegPreIndex));
628 __ strb(R3, Address(R4, -24, Address::Mode::NegPostIndex));
629
630 __ strh(R3, Address(R4, -24, Address::Mode::Offset));
631 __ strh(R3, Address(R4, -24, Address::Mode::PreIndex));
632 __ strh(R3, Address(R4, -24, Address::Mode::PostIndex));
633 __ strh(R3, Address(R4, -24, Address::Mode::NegOffset));
634 __ strh(R3, Address(R4, -24, Address::Mode::NegPreIndex));
635 __ strh(R3, Address(R4, -24, Address::Mode::NegPostIndex));
636
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000637 EmitAndCheck(&assembler, "NegativeLoadStore");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700638}
639
640TEST(Thumb2AssemblerTest, SimpleLoadStoreDual) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000641 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700642
643 __ strd(R2, Address(R0, 24, Address::Mode::Offset));
644 __ ldrd(R2, Address(R0, 24, Address::Mode::Offset));
645
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000646 EmitAndCheck(&assembler, "SimpleLoadStoreDual");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700647}
648
649TEST(Thumb2AssemblerTest, ComplexLoadStoreDual) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000650 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700651
652 __ strd(R2, Address(R0, 24, Address::Mode::Offset));
653 __ strd(R2, Address(R0, 24, Address::Mode::PreIndex));
654 __ strd(R2, Address(R0, 24, Address::Mode::PostIndex));
655 __ strd(R2, Address(R0, 24, Address::Mode::NegOffset));
656 __ strd(R2, Address(R0, 24, Address::Mode::NegPreIndex));
657 __ strd(R2, Address(R0, 24, Address::Mode::NegPostIndex));
658
659 __ ldrd(R2, Address(R0, 24, Address::Mode::Offset));
660 __ ldrd(R2, Address(R0, 24, Address::Mode::PreIndex));
661 __ ldrd(R2, Address(R0, 24, Address::Mode::PostIndex));
662 __ ldrd(R2, Address(R0, 24, Address::Mode::NegOffset));
663 __ ldrd(R2, Address(R0, 24, Address::Mode::NegPreIndex));
664 __ ldrd(R2, Address(R0, 24, Address::Mode::NegPostIndex));
665
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000666 EmitAndCheck(&assembler, "ComplexLoadStoreDual");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700667}
668
669TEST(Thumb2AssemblerTest, NegativeLoadStoreDual) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000670 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700671
672 __ strd(R2, Address(R0, -24, Address::Mode::Offset));
673 __ strd(R2, Address(R0, -24, Address::Mode::PreIndex));
674 __ strd(R2, Address(R0, -24, Address::Mode::PostIndex));
675 __ strd(R2, Address(R0, -24, Address::Mode::NegOffset));
676 __ strd(R2, Address(R0, -24, Address::Mode::NegPreIndex));
677 __ strd(R2, Address(R0, -24, Address::Mode::NegPostIndex));
678
679 __ ldrd(R2, Address(R0, -24, Address::Mode::Offset));
680 __ ldrd(R2, Address(R0, -24, Address::Mode::PreIndex));
681 __ ldrd(R2, Address(R0, -24, Address::Mode::PostIndex));
682 __ ldrd(R2, Address(R0, -24, Address::Mode::NegOffset));
683 __ ldrd(R2, Address(R0, -24, Address::Mode::NegPreIndex));
684 __ ldrd(R2, Address(R0, -24, Address::Mode::NegPostIndex));
685
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000686 EmitAndCheck(&assembler, "NegativeLoadStoreDual");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700687}
688
689TEST(Thumb2AssemblerTest, SimpleBranch) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000690 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700691
692 Label l1;
693 __ mov(R0, ShifterOperand(2));
694 __ Bind(&l1);
695 __ mov(R1, ShifterOperand(1));
696 __ b(&l1);
697 Label l2;
698 __ b(&l2);
699 __ mov(R1, ShifterOperand(2));
700 __ Bind(&l2);
701 __ mov(R0, ShifterOperand(3));
702
703 Label l3;
704 __ mov(R0, ShifterOperand(2));
705 __ Bind(&l3);
706 __ mov(R1, ShifterOperand(1));
707 __ b(&l3, EQ);
708
709 Label l4;
710 __ b(&l4, EQ);
711 __ mov(R1, ShifterOperand(2));
712 __ Bind(&l4);
713 __ mov(R0, ShifterOperand(3));
714
715 // 2 linked labels.
716 Label l5;
717 __ b(&l5);
718 __ mov(R1, ShifterOperand(4));
719 __ b(&l5);
720 __ mov(R1, ShifterOperand(5));
721 __ Bind(&l5);
722 __ mov(R0, ShifterOperand(6));
723
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000724 EmitAndCheck(&assembler, "SimpleBranch");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700725}
726
727TEST(Thumb2AssemblerTest, LongBranch) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000728 arm::Thumb2Assembler assembler;
729 __ Force32Bit();
Dave Allison65fcc2c2014-04-28 13:45:27 -0700730 // 32 bit branches.
731 Label l1;
732 __ mov(R0, ShifterOperand(2));
733 __ Bind(&l1);
734 __ mov(R1, ShifterOperand(1));
735 __ b(&l1);
736
737 Label l2;
738 __ b(&l2);
739 __ mov(R1, ShifterOperand(2));
740 __ Bind(&l2);
741 __ mov(R0, ShifterOperand(3));
742
743 Label l3;
744 __ mov(R0, ShifterOperand(2));
745 __ Bind(&l3);
746 __ mov(R1, ShifterOperand(1));
747 __ b(&l3, EQ);
748
749 Label l4;
750 __ b(&l4, EQ);
751 __ mov(R1, ShifterOperand(2));
752 __ Bind(&l4);
753 __ mov(R0, ShifterOperand(3));
754
755 // 2 linked labels.
756 Label l5;
757 __ b(&l5);
758 __ mov(R1, ShifterOperand(4));
759 __ b(&l5);
760 __ mov(R1, ShifterOperand(5));
761 __ Bind(&l5);
762 __ mov(R0, ShifterOperand(6));
763
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000764 EmitAndCheck(&assembler, "LongBranch");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700765}
766
767TEST(Thumb2AssemblerTest, LoadMultiple) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000768 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700769
770 // 16 bit.
771 __ ldm(DB_W, R4, (1 << R0 | 1 << R3));
772
773 // 32 bit.
774 __ ldm(DB_W, R4, (1 << LR | 1 << R11));
775 __ ldm(DB, R4, (1 << LR | 1 << R11));
776
777 // Single reg is converted to ldr
778 __ ldm(DB_W, R4, (1 << R5));
779
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000780 EmitAndCheck(&assembler, "LoadMultiple");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700781}
782
783TEST(Thumb2AssemblerTest, StoreMultiple) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000784 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700785
786 // 16 bit.
787 __ stm(IA_W, R4, (1 << R0 | 1 << R3));
788
789 // 32 bit.
790 __ stm(IA_W, R4, (1 << LR | 1 << R11));
791 __ stm(IA, R4, (1 << LR | 1 << R11));
792
793 // Single reg is converted to str
794 __ stm(IA_W, R4, (1 << R5));
795 __ stm(IA, R4, (1 << R5));
796
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000797 EmitAndCheck(&assembler, "StoreMultiple");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700798}
799
800TEST(Thumb2AssemblerTest, MovWMovT) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000801 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700802
803 __ movw(R4, 0); // 16 bit.
804 __ movw(R4, 0x34); // 16 bit.
805 __ movw(R9, 0x34); // 32 bit due to high register.
806 __ movw(R3, 0x1234); // 32 bit due to large value.
807 __ movw(R9, 0xffff); // 32 bit due to large value and high register.
808
809 // Always 32 bit.
810 __ movt(R0, 0);
811 __ movt(R0, 0x1234);
812 __ movt(R1, 0xffff);
813
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000814 EmitAndCheck(&assembler, "MovWMovT");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700815}
816
817TEST(Thumb2AssemblerTest, SpecialAddSub) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000818 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700819
820 __ add(R2, SP, ShifterOperand(0x50)); // 16 bit.
821 __ add(SP, SP, ShifterOperand(0x50)); // 16 bit.
822 __ add(R8, SP, ShifterOperand(0x50)); // 32 bit.
823
824 __ add(R2, SP, ShifterOperand(0xf00)); // 32 bit due to imm size.
825 __ add(SP, SP, ShifterOperand(0xf00)); // 32 bit due to imm size.
826
827 __ sub(SP, SP, ShifterOperand(0x50)); // 16 bit
828 __ sub(R0, SP, ShifterOperand(0x50)); // 32 bit
829 __ sub(R8, SP, ShifterOperand(0x50)); // 32 bit.
830
831 __ sub(SP, SP, ShifterOperand(0xf00)); // 32 bit due to imm size
832
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000833 EmitAndCheck(&assembler, "SpecialAddSub");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700834}
835
836TEST(Thumb2AssemblerTest, StoreToOffset) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000837 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700838
839 __ StoreToOffset(kStoreWord, R2, R4, 12); // Simple
840 __ StoreToOffset(kStoreWord, R2, R4, 0x2000); // Offset too big.
Nicolas Geoffray3c7bb982014-07-23 16:04:16 +0100841 __ StoreToOffset(kStoreWord, R0, R12, 12);
842 __ StoreToOffset(kStoreHalfword, R0, R12, 12);
843 __ StoreToOffset(kStoreByte, R2, R12, 12);
Dave Allison65fcc2c2014-04-28 13:45:27 -0700844
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000845 EmitAndCheck(&assembler, "StoreToOffset");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700846}
847
848
849TEST(Thumb2AssemblerTest, IfThen) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000850 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700851
852 __ it(EQ);
853 __ mov(R1, ShifterOperand(1), EQ);
854
855 __ it(EQ, kItThen);
856 __ mov(R1, ShifterOperand(1), EQ);
857 __ mov(R2, ShifterOperand(2), EQ);
858
859 __ it(EQ, kItElse);
860 __ mov(R1, ShifterOperand(1), EQ);
861 __ mov(R2, ShifterOperand(2), NE);
862
863 __ it(EQ, kItThen, kItElse);
864 __ mov(R1, ShifterOperand(1), EQ);
865 __ mov(R2, ShifterOperand(2), EQ);
866 __ mov(R3, ShifterOperand(3), NE);
867
868 __ it(EQ, kItElse, kItElse);
869 __ mov(R1, ShifterOperand(1), EQ);
870 __ mov(R2, ShifterOperand(2), NE);
871 __ mov(R3, ShifterOperand(3), NE);
872
873 __ it(EQ, kItThen, kItThen, kItElse);
874 __ mov(R1, ShifterOperand(1), EQ);
875 __ mov(R2, ShifterOperand(2), EQ);
876 __ mov(R3, ShifterOperand(3), EQ);
877 __ mov(R4, ShifterOperand(4), NE);
878
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000879 EmitAndCheck(&assembler, "IfThen");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700880}
881
882TEST(Thumb2AssemblerTest, CbzCbnz) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000883 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700884
885 Label l1;
886 __ cbz(R2, &l1);
887 __ mov(R1, ShifterOperand(3));
888 __ mov(R2, ShifterOperand(3));
889 __ Bind(&l1);
890 __ mov(R2, ShifterOperand(4));
891
892 Label l2;
893 __ cbnz(R2, &l2);
894 __ mov(R8, ShifterOperand(3));
895 __ mov(R2, ShifterOperand(3));
896 __ Bind(&l2);
897 __ mov(R2, ShifterOperand(4));
898
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000899 EmitAndCheck(&assembler, "CbzCbnz");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700900}
901
902TEST(Thumb2AssemblerTest, Multiply) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000903 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700904
905 __ mul(R0, R1, R0);
906 __ mul(R0, R1, R2);
907 __ mul(R8, R9, R8);
908 __ mul(R8, R9, R10);
909
910 __ mla(R0, R1, R2, R3);
911 __ mla(R8, R9, R8, R9);
912
913 __ mls(R0, R1, R2, R3);
914 __ mls(R8, R9, R8, R9);
915
916 __ umull(R0, R1, R2, R3);
917 __ umull(R8, R9, R10, R11);
918
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000919 EmitAndCheck(&assembler, "Multiply");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700920}
921
922TEST(Thumb2AssemblerTest, Divide) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000923 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700924
925 __ sdiv(R0, R1, R2);
926 __ sdiv(R8, R9, R10);
927
928 __ udiv(R0, R1, R2);
929 __ udiv(R8, R9, R10);
930
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000931 EmitAndCheck(&assembler, "Divide");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700932}
933
934TEST(Thumb2AssemblerTest, VMov) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000935 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700936
937 __ vmovs(S1, 1.0);
938 __ vmovd(D1, 1.0);
939
940 __ vmovs(S1, S2);
941 __ vmovd(D1, D2);
942
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000943 EmitAndCheck(&assembler, "VMov");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700944}
945
946
947TEST(Thumb2AssemblerTest, BasicFloatingPoint) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000948 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700949
950 __ vadds(S0, S1, S2);
951 __ vsubs(S0, S1, S2);
952 __ vmuls(S0, S1, S2);
953 __ vmlas(S0, S1, S2);
954 __ vmlss(S0, S1, S2);
955 __ vdivs(S0, S1, S2);
956 __ vabss(S0, S1);
957 __ vnegs(S0, S1);
958 __ vsqrts(S0, S1);
959
960 __ vaddd(D0, D1, D2);
961 __ vsubd(D0, D1, D2);
962 __ vmuld(D0, D1, D2);
963 __ vmlad(D0, D1, D2);
964 __ vmlsd(D0, D1, D2);
965 __ vdivd(D0, D1, D2);
966 __ vabsd(D0, D1);
967 __ vnegd(D0, D1);
968 __ vsqrtd(D0, D1);
969
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000970 EmitAndCheck(&assembler, "BasicFloatingPoint");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700971}
972
973TEST(Thumb2AssemblerTest, FloatingPointConversions) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000974 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700975
976 __ vcvtsd(S2, D2);
977 __ vcvtds(D2, S2);
978
979 __ vcvtis(S1, S2);
980 __ vcvtsi(S1, S2);
981
982 __ vcvtid(S1, D2);
983 __ vcvtdi(D1, S2);
984
985 __ vcvtus(S1, S2);
986 __ vcvtsu(S1, S2);
987
988 __ vcvtud(S1, D2);
989 __ vcvtdu(D1, S2);
990
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000991 EmitAndCheck(&assembler, "FloatingPointConversions");
Dave Allison65fcc2c2014-04-28 13:45:27 -0700992}
993
994TEST(Thumb2AssemblerTest, FloatingPointComparisons) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +0000995 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -0700996
997 __ vcmps(S0, S1);
998 __ vcmpd(D0, D1);
999
1000 __ vcmpsz(S2);
1001 __ vcmpdz(D2);
1002
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001003 EmitAndCheck(&assembler, "FloatingPointComparisons");
Dave Allison65fcc2c2014-04-28 13:45:27 -07001004}
1005
1006TEST(Thumb2AssemblerTest, Calls) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001007 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001008
1009 __ blx(LR);
1010 __ bx(LR);
1011
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001012 EmitAndCheck(&assembler, "Calls");
Dave Allison65fcc2c2014-04-28 13:45:27 -07001013}
1014
1015TEST(Thumb2AssemblerTest, Breakpoint) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001016 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001017
1018 __ bkpt(0);
1019
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001020 EmitAndCheck(&assembler, "Breakpoint");
Dave Allison65fcc2c2014-04-28 13:45:27 -07001021}
1022
1023TEST(Thumb2AssemblerTest, StrR1) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001024 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001025
1026 __ str(R1, Address(SP, 68));
1027 __ str(R1, Address(SP, 1068));
1028
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001029 EmitAndCheck(&assembler, "StrR1");
Dave Allison65fcc2c2014-04-28 13:45:27 -07001030}
1031
1032TEST(Thumb2AssemblerTest, VPushPop) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001033 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001034
1035 __ vpushs(S2, 4);
1036 __ vpushd(D2, 4);
1037
1038 __ vpops(S2, 4);
1039 __ vpopd(D2, 4);
1040
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001041 EmitAndCheck(&assembler, "VPushPop");
Dave Allison65fcc2c2014-04-28 13:45:27 -07001042}
1043
1044TEST(Thumb2AssemblerTest, Max16BitBranch) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001045 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001046
1047 Label l1;
1048 __ b(&l1);
1049 for (int i = 0 ; i < (1 << 11) ; i += 2) {
1050 __ mov(R3, ShifterOperand(i & 0xff));
1051 }
1052 __ Bind(&l1);
1053 __ mov(R1, ShifterOperand(R2));
1054
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001055 EmitAndCheck(&assembler, "Max16BitBranch");
Dave Allison65fcc2c2014-04-28 13:45:27 -07001056}
1057
1058TEST(Thumb2AssemblerTest, Branch32) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001059 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001060
1061 Label l1;
1062 __ b(&l1);
1063 for (int i = 0 ; i < (1 << 11) + 2 ; i += 2) {
1064 __ mov(R3, ShifterOperand(i & 0xff));
1065 }
1066 __ Bind(&l1);
1067 __ mov(R1, ShifterOperand(R2));
1068
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001069 EmitAndCheck(&assembler, "Branch32");
Dave Allison65fcc2c2014-04-28 13:45:27 -07001070}
1071
1072TEST(Thumb2AssemblerTest, CompareAndBranchMax) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001073 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001074
1075 Label l1;
1076 __ cbz(R4, &l1);
1077 for (int i = 0 ; i < (1 << 7) ; i += 2) {
1078 __ mov(R3, ShifterOperand(i & 0xff));
1079 }
1080 __ Bind(&l1);
1081 __ mov(R1, ShifterOperand(R2));
1082
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001083 EmitAndCheck(&assembler, "CompareAndBranchMax");
Dave Allison65fcc2c2014-04-28 13:45:27 -07001084}
1085
1086TEST(Thumb2AssemblerTest, CompareAndBranchRelocation16) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001087 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001088
1089 Label l1;
1090 __ cbz(R4, &l1);
1091 for (int i = 0 ; i < (1 << 7) + 2 ; i += 2) {
1092 __ mov(R3, ShifterOperand(i & 0xff));
1093 }
1094 __ Bind(&l1);
1095 __ mov(R1, ShifterOperand(R2));
1096
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001097 EmitAndCheck(&assembler, "CompareAndBranchRelocation16");
Dave Allison65fcc2c2014-04-28 13:45:27 -07001098}
1099
1100TEST(Thumb2AssemblerTest, CompareAndBranchRelocation32) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001101 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001102
1103 Label l1;
1104 __ cbz(R4, &l1);
1105 for (int i = 0 ; i < (1 << 11) + 2 ; i += 2) {
1106 __ mov(R3, ShifterOperand(i & 0xff));
1107 }
1108 __ Bind(&l1);
1109 __ mov(R1, ShifterOperand(R2));
1110
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001111 EmitAndCheck(&assembler, "CompareAndBranchRelocation32");
Dave Allison65fcc2c2014-04-28 13:45:27 -07001112}
1113
1114TEST(Thumb2AssemblerTest, MixedBranch32) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001115 arm::Thumb2Assembler assembler;
Dave Allison65fcc2c2014-04-28 13:45:27 -07001116
1117 Label l1;
1118 Label l2;
1119 __ b(&l1); // Forwards.
1120 __ Bind(&l2);
1121
1122 // Space to force relocation.
1123 for (int i = 0 ; i < (1 << 11) + 2 ; i += 2) {
1124 __ mov(R3, ShifterOperand(i & 0xff));
1125 }
1126 __ b(&l2); // Backwards.
1127 __ Bind(&l1);
1128 __ mov(R1, ShifterOperand(R2));
1129
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001130 EmitAndCheck(&assembler, "MixedBranch32");
Dave Allison65fcc2c2014-04-28 13:45:27 -07001131}
1132
Dave Allison45fdb932014-06-25 12:37:10 -07001133TEST(Thumb2AssemblerTest, Shifts) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001134 arm::Thumb2Assembler assembler;
Dave Allison45fdb932014-06-25 12:37:10 -07001135
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001136 // 16 bit selected for CcDontCare.
Dave Allison45fdb932014-06-25 12:37:10 -07001137 __ Lsl(R0, R1, 5);
1138 __ Lsr(R0, R1, 5);
1139 __ Asr(R0, R1, 5);
1140
1141 __ Lsl(R0, R0, R1);
1142 __ Lsr(R0, R0, R1);
1143 __ Asr(R0, R0, R1);
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001144 __ Ror(R0, R0, R1);
1145
1146 // 16 bit with kCcSet.
1147 __ Lsls(R0, R1, 5);
1148 __ Lsrs(R0, R1, 5);
1149 __ Asrs(R0, R1, 5);
1150
1151 __ Lsls(R0, R0, R1);
1152 __ Lsrs(R0, R0, R1);
1153 __ Asrs(R0, R0, R1);
1154 __ Rors(R0, R0, R1);
1155
1156 // 32-bit with kCcKeep.
1157 __ Lsl(R0, R1, 5, AL, kCcKeep);
1158 __ Lsr(R0, R1, 5, AL, kCcKeep);
1159 __ Asr(R0, R1, 5, AL, kCcKeep);
1160
1161 __ Lsl(R0, R0, R1, AL, kCcKeep);
1162 __ Lsr(R0, R0, R1, AL, kCcKeep);
1163 __ Asr(R0, R0, R1, AL, kCcKeep);
1164 __ Ror(R0, R0, R1, AL, kCcKeep);
1165
1166 // 32-bit because ROR immediate doesn't have a 16-bit version like the other shifts.
1167 __ Ror(R0, R1, 5);
1168 __ Rors(R0, R1, 5);
1169 __ Ror(R0, R1, 5, AL, kCcKeep);
Dave Allison45fdb932014-06-25 12:37:10 -07001170
1171 // 32 bit due to high registers.
1172 __ Lsl(R8, R1, 5);
1173 __ Lsr(R0, R8, 5);
1174 __ Asr(R8, R1, 5);
1175 __ Ror(R0, R8, 5);
1176
1177 // 32 bit due to different Rd and Rn.
1178 __ Lsl(R0, R1, R2);
1179 __ Lsr(R0, R1, R2);
1180 __ Asr(R0, R1, R2);
1181 __ Ror(R0, R1, R2);
1182
1183 // 32 bit due to use of high registers.
1184 __ Lsl(R8, R1, R2);
1185 __ Lsr(R0, R8, R2);
1186 __ Asr(R0, R1, R8);
1187
1188 // S bit (all 32 bit)
1189
1190 // 32 bit due to high registers.
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001191 __ Lsls(R8, R1, 5);
1192 __ Lsrs(R0, R8, 5);
1193 __ Asrs(R8, R1, 5);
1194 __ Rors(R0, R8, 5);
Dave Allison45fdb932014-06-25 12:37:10 -07001195
1196 // 32 bit due to different Rd and Rn.
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001197 __ Lsls(R0, R1, R2);
1198 __ Lsrs(R0, R1, R2);
1199 __ Asrs(R0, R1, R2);
1200 __ Rors(R0, R1, R2);
Dave Allison45fdb932014-06-25 12:37:10 -07001201
1202 // 32 bit due to use of high registers.
Vladimir Marko73cf0fb2015-07-30 15:07:22 +01001203 __ Lsls(R8, R1, R2);
1204 __ Lsrs(R0, R8, R2);
1205 __ Asrs(R0, R1, R8);
Dave Allison45fdb932014-06-25 12:37:10 -07001206
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001207 EmitAndCheck(&assembler, "Shifts");
Dave Allison45fdb932014-06-25 12:37:10 -07001208}
1209
1210TEST(Thumb2AssemblerTest, LoadStoreRegOffset) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001211 arm::Thumb2Assembler assembler;
Dave Allison45fdb932014-06-25 12:37:10 -07001212
1213 // 16 bit.
1214 __ ldr(R0, Address(R1, R2));
1215 __ str(R0, Address(R1, R2));
1216
1217 // 32 bit due to shift.
1218 __ ldr(R0, Address(R1, R2, LSL, 1));
1219 __ str(R0, Address(R1, R2, LSL, 1));
1220
1221 __ ldr(R0, Address(R1, R2, LSL, 3));
1222 __ str(R0, Address(R1, R2, LSL, 3));
1223
1224 // 32 bit due to high register use.
1225 __ ldr(R8, Address(R1, R2));
1226 __ str(R8, Address(R1, R2));
1227
1228 __ ldr(R1, Address(R8, R2));
1229 __ str(R2, Address(R8, R2));
1230
1231 __ ldr(R0, Address(R1, R8));
1232 __ str(R0, Address(R1, R8));
1233
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001234 EmitAndCheck(&assembler, "LoadStoreRegOffset");
Dave Allison45fdb932014-06-25 12:37:10 -07001235}
1236
1237TEST(Thumb2AssemblerTest, LoadStoreLiteral) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001238 arm::Thumb2Assembler assembler;
Dave Allison45fdb932014-06-25 12:37:10 -07001239
1240 __ ldr(R0, Address(4));
1241 __ str(R0, Address(4));
1242
1243 __ ldr(R0, Address(-8));
1244 __ str(R0, Address(-8));
1245
1246 // Limits.
1247 __ ldr(R0, Address(0x3ff)); // 10 bits (16 bit).
1248 __ ldr(R0, Address(0x7ff)); // 11 bits (32 bit).
1249 __ str(R0, Address(0x3ff)); // 32 bit (no 16 bit str(literal)).
1250 __ str(R0, Address(0x7ff)); // 11 bits (32 bit).
1251
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001252 EmitAndCheck(&assembler, "LoadStoreLiteral");
Dave Allison45fdb932014-06-25 12:37:10 -07001253}
1254
Dave Allison0bb9ade2014-06-26 17:57:36 -07001255TEST(Thumb2AssemblerTest, LoadStoreLimits) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001256 arm::Thumb2Assembler assembler;
Dave Allison0bb9ade2014-06-26 17:57:36 -07001257
1258 __ ldr(R0, Address(R4, 124)); // 16 bit.
1259 __ ldr(R0, Address(R4, 128)); // 32 bit.
1260
1261 __ ldrb(R0, Address(R4, 31)); // 16 bit.
1262 __ ldrb(R0, Address(R4, 32)); // 32 bit.
1263
1264 __ ldrh(R0, Address(R4, 62)); // 16 bit.
1265 __ ldrh(R0, Address(R4, 64)); // 32 bit.
1266
1267 __ ldrsb(R0, Address(R4, 31)); // 32 bit.
1268 __ ldrsb(R0, Address(R4, 32)); // 32 bit.
1269
1270 __ ldrsh(R0, Address(R4, 62)); // 32 bit.
1271 __ ldrsh(R0, Address(R4, 64)); // 32 bit.
1272
1273 __ str(R0, Address(R4, 124)); // 16 bit.
1274 __ str(R0, Address(R4, 128)); // 32 bit.
1275
1276 __ strb(R0, Address(R4, 31)); // 16 bit.
1277 __ strb(R0, Address(R4, 32)); // 32 bit.
1278
1279 __ strh(R0, Address(R4, 62)); // 16 bit.
1280 __ strh(R0, Address(R4, 64)); // 32 bit.
1281
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001282 EmitAndCheck(&assembler, "LoadStoreLimits");
Dave Allison0bb9ade2014-06-26 17:57:36 -07001283}
1284
Nicolas Geoffrayd56376c2015-05-21 12:32:34 +00001285TEST(Thumb2AssemblerTest, CompareAndBranch) {
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001286 arm::Thumb2Assembler assembler;
Nicolas Geoffrayd56376c2015-05-21 12:32:34 +00001287
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001288 Label label;
Nicolas Geoffrayd56376c2015-05-21 12:32:34 +00001289 __ CompareAndBranchIfZero(arm::R0, &label);
1290 __ CompareAndBranchIfZero(arm::R11, &label);
1291 __ CompareAndBranchIfNonZero(arm::R0, &label);
1292 __ CompareAndBranchIfNonZero(arm::R11, &label);
1293 __ Bind(&label);
1294
Vladimir Markocf93a5c2015-06-16 11:33:24 +00001295 EmitAndCheck(&assembler, "CompareAndBranch");
Nicolas Geoffrayd56376c2015-05-21 12:32:34 +00001296}
1297
Dave Allison65fcc2c2014-04-28 13:45:27 -07001298#undef __
1299} // namespace arm
1300} // namespace art