Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2016 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| 17 | #include "assembler_mips.h" |
| 18 | |
| 19 | #include <map> |
| 20 | |
| 21 | #include "base/stl_util.h" |
| 22 | #include "utils/assembler_test.h" |
| 23 | |
| 24 | #define __ GetAssembler()-> |
| 25 | |
| 26 | namespace art { |
| 27 | |
| 28 | struct MIPSCpuRegisterCompare { |
| 29 | bool operator()(const mips::Register& a, const mips::Register& b) const { |
| 30 | return a < b; |
| 31 | } |
| 32 | }; |
| 33 | |
| 34 | class AssemblerMIPS32r6Test : public AssemblerTest<mips::MipsAssembler, |
| 35 | mips::Register, |
| 36 | mips::FRegister, |
Lena Djokic | 0758ae7 | 2017-05-23 11:06:23 +0200 | [diff] [blame] | 37 | uint32_t, |
| 38 | mips::VectorRegister> { |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 39 | public: |
Lena Djokic | 0758ae7 | 2017-05-23 11:06:23 +0200 | [diff] [blame] | 40 | typedef AssemblerTest<mips::MipsAssembler, |
| 41 | mips::Register, |
| 42 | mips::FRegister, |
| 43 | uint32_t, |
| 44 | mips::VectorRegister> Base; |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 45 | |
| 46 | AssemblerMIPS32r6Test() : |
| 47 | instruction_set_features_(MipsInstructionSetFeatures::FromVariant("mips32r6", nullptr)) { |
| 48 | } |
| 49 | |
| 50 | protected: |
| 51 | // Get the typically used name for this architecture, e.g., aarch64, x86-64, ... |
| 52 | std::string GetArchitectureString() OVERRIDE { |
| 53 | return "mips"; |
| 54 | } |
| 55 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 56 | std::string GetAssemblerCmdName() OVERRIDE { |
| 57 | // We assemble and link for MIPS32R6. See GetAssemblerParameters() for details. |
| 58 | return "gcc"; |
| 59 | } |
| 60 | |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 61 | std::string GetAssemblerParameters() OVERRIDE { |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 62 | // We assemble and link for MIPS32R6. The reason is that object files produced for MIPS32R6 |
| 63 | // (and MIPS64R6) with the GNU assembler don't have correct final offsets in PC-relative |
| 64 | // branches in the .text section and so they require a relocation pass (there's a relocation |
| 65 | // section, .rela.text, that has the needed info to fix up the branches). |
| 66 | // We use "-modd-spreg" so we can use odd-numbered single precision FPU registers. |
| 67 | // We put the code at address 0x1000000 (instead of 0) to avoid overlapping with the |
| 68 | // .MIPS.abiflags section (there doesn't seem to be a way to suppress its generation easily). |
Lena Djokic | 0758ae7 | 2017-05-23 11:06:23 +0200 | [diff] [blame] | 69 | return " -march=mips32r6 -mmsa -modd-spreg -Wa,--no-warn" |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 70 | " -Wl,-Ttext=0x1000000 -Wl,-e0x1000000 -nostdlib"; |
| 71 | } |
| 72 | |
| 73 | void Pad(std::vector<uint8_t>& data) OVERRIDE { |
| 74 | // The GNU linker unconditionally pads the code segment with NOPs to a size that is a multiple |
| 75 | // of 16 and there doesn't appear to be a way to suppress this padding. Our assembler doesn't |
| 76 | // pad, so, in order for two assembler outputs to match, we need to match the padding as well. |
| 77 | // NOP is encoded as four zero bytes on MIPS. |
| 78 | size_t pad_size = RoundUp(data.size(), 16u) - data.size(); |
| 79 | data.insert(data.end(), pad_size, 0); |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 80 | } |
| 81 | |
| 82 | std::string GetDisassembleParameters() OVERRIDE { |
| 83 | return " -D -bbinary -mmips:isa32r6"; |
| 84 | } |
| 85 | |
| 86 | mips::MipsAssembler* CreateAssembler(ArenaAllocator* arena) OVERRIDE { |
| 87 | return new (arena) mips::MipsAssembler(arena, instruction_set_features_.get()); |
| 88 | } |
| 89 | |
| 90 | void SetUpHelpers() OVERRIDE { |
| 91 | if (registers_.size() == 0) { |
| 92 | registers_.push_back(new mips::Register(mips::ZERO)); |
| 93 | registers_.push_back(new mips::Register(mips::AT)); |
| 94 | registers_.push_back(new mips::Register(mips::V0)); |
| 95 | registers_.push_back(new mips::Register(mips::V1)); |
| 96 | registers_.push_back(new mips::Register(mips::A0)); |
| 97 | registers_.push_back(new mips::Register(mips::A1)); |
| 98 | registers_.push_back(new mips::Register(mips::A2)); |
| 99 | registers_.push_back(new mips::Register(mips::A3)); |
| 100 | registers_.push_back(new mips::Register(mips::T0)); |
| 101 | registers_.push_back(new mips::Register(mips::T1)); |
| 102 | registers_.push_back(new mips::Register(mips::T2)); |
| 103 | registers_.push_back(new mips::Register(mips::T3)); |
| 104 | registers_.push_back(new mips::Register(mips::T4)); |
| 105 | registers_.push_back(new mips::Register(mips::T5)); |
| 106 | registers_.push_back(new mips::Register(mips::T6)); |
| 107 | registers_.push_back(new mips::Register(mips::T7)); |
| 108 | registers_.push_back(new mips::Register(mips::S0)); |
| 109 | registers_.push_back(new mips::Register(mips::S1)); |
| 110 | registers_.push_back(new mips::Register(mips::S2)); |
| 111 | registers_.push_back(new mips::Register(mips::S3)); |
| 112 | registers_.push_back(new mips::Register(mips::S4)); |
| 113 | registers_.push_back(new mips::Register(mips::S5)); |
| 114 | registers_.push_back(new mips::Register(mips::S6)); |
| 115 | registers_.push_back(new mips::Register(mips::S7)); |
| 116 | registers_.push_back(new mips::Register(mips::T8)); |
| 117 | registers_.push_back(new mips::Register(mips::T9)); |
| 118 | registers_.push_back(new mips::Register(mips::K0)); |
| 119 | registers_.push_back(new mips::Register(mips::K1)); |
| 120 | registers_.push_back(new mips::Register(mips::GP)); |
| 121 | registers_.push_back(new mips::Register(mips::SP)); |
| 122 | registers_.push_back(new mips::Register(mips::FP)); |
| 123 | registers_.push_back(new mips::Register(mips::RA)); |
| 124 | |
| 125 | secondary_register_names_.emplace(mips::Register(mips::ZERO), "zero"); |
| 126 | secondary_register_names_.emplace(mips::Register(mips::AT), "at"); |
| 127 | secondary_register_names_.emplace(mips::Register(mips::V0), "v0"); |
| 128 | secondary_register_names_.emplace(mips::Register(mips::V1), "v1"); |
| 129 | secondary_register_names_.emplace(mips::Register(mips::A0), "a0"); |
| 130 | secondary_register_names_.emplace(mips::Register(mips::A1), "a1"); |
| 131 | secondary_register_names_.emplace(mips::Register(mips::A2), "a2"); |
| 132 | secondary_register_names_.emplace(mips::Register(mips::A3), "a3"); |
| 133 | secondary_register_names_.emplace(mips::Register(mips::T0), "t0"); |
| 134 | secondary_register_names_.emplace(mips::Register(mips::T1), "t1"); |
| 135 | secondary_register_names_.emplace(mips::Register(mips::T2), "t2"); |
| 136 | secondary_register_names_.emplace(mips::Register(mips::T3), "t3"); |
| 137 | secondary_register_names_.emplace(mips::Register(mips::T4), "t4"); |
| 138 | secondary_register_names_.emplace(mips::Register(mips::T5), "t5"); |
| 139 | secondary_register_names_.emplace(mips::Register(mips::T6), "t6"); |
| 140 | secondary_register_names_.emplace(mips::Register(mips::T7), "t7"); |
| 141 | secondary_register_names_.emplace(mips::Register(mips::S0), "s0"); |
| 142 | secondary_register_names_.emplace(mips::Register(mips::S1), "s1"); |
| 143 | secondary_register_names_.emplace(mips::Register(mips::S2), "s2"); |
| 144 | secondary_register_names_.emplace(mips::Register(mips::S3), "s3"); |
| 145 | secondary_register_names_.emplace(mips::Register(mips::S4), "s4"); |
| 146 | secondary_register_names_.emplace(mips::Register(mips::S5), "s5"); |
| 147 | secondary_register_names_.emplace(mips::Register(mips::S6), "s6"); |
| 148 | secondary_register_names_.emplace(mips::Register(mips::S7), "s7"); |
| 149 | secondary_register_names_.emplace(mips::Register(mips::T8), "t8"); |
| 150 | secondary_register_names_.emplace(mips::Register(mips::T9), "t9"); |
| 151 | secondary_register_names_.emplace(mips::Register(mips::K0), "k0"); |
| 152 | secondary_register_names_.emplace(mips::Register(mips::K1), "k1"); |
| 153 | secondary_register_names_.emplace(mips::Register(mips::GP), "gp"); |
| 154 | secondary_register_names_.emplace(mips::Register(mips::SP), "sp"); |
| 155 | secondary_register_names_.emplace(mips::Register(mips::FP), "fp"); |
| 156 | secondary_register_names_.emplace(mips::Register(mips::RA), "ra"); |
| 157 | |
| 158 | fp_registers_.push_back(new mips::FRegister(mips::F0)); |
| 159 | fp_registers_.push_back(new mips::FRegister(mips::F1)); |
| 160 | fp_registers_.push_back(new mips::FRegister(mips::F2)); |
| 161 | fp_registers_.push_back(new mips::FRegister(mips::F3)); |
| 162 | fp_registers_.push_back(new mips::FRegister(mips::F4)); |
| 163 | fp_registers_.push_back(new mips::FRegister(mips::F5)); |
| 164 | fp_registers_.push_back(new mips::FRegister(mips::F6)); |
| 165 | fp_registers_.push_back(new mips::FRegister(mips::F7)); |
| 166 | fp_registers_.push_back(new mips::FRegister(mips::F8)); |
| 167 | fp_registers_.push_back(new mips::FRegister(mips::F9)); |
| 168 | fp_registers_.push_back(new mips::FRegister(mips::F10)); |
| 169 | fp_registers_.push_back(new mips::FRegister(mips::F11)); |
| 170 | fp_registers_.push_back(new mips::FRegister(mips::F12)); |
| 171 | fp_registers_.push_back(new mips::FRegister(mips::F13)); |
| 172 | fp_registers_.push_back(new mips::FRegister(mips::F14)); |
| 173 | fp_registers_.push_back(new mips::FRegister(mips::F15)); |
| 174 | fp_registers_.push_back(new mips::FRegister(mips::F16)); |
| 175 | fp_registers_.push_back(new mips::FRegister(mips::F17)); |
| 176 | fp_registers_.push_back(new mips::FRegister(mips::F18)); |
| 177 | fp_registers_.push_back(new mips::FRegister(mips::F19)); |
| 178 | fp_registers_.push_back(new mips::FRegister(mips::F20)); |
| 179 | fp_registers_.push_back(new mips::FRegister(mips::F21)); |
| 180 | fp_registers_.push_back(new mips::FRegister(mips::F22)); |
| 181 | fp_registers_.push_back(new mips::FRegister(mips::F23)); |
| 182 | fp_registers_.push_back(new mips::FRegister(mips::F24)); |
| 183 | fp_registers_.push_back(new mips::FRegister(mips::F25)); |
| 184 | fp_registers_.push_back(new mips::FRegister(mips::F26)); |
| 185 | fp_registers_.push_back(new mips::FRegister(mips::F27)); |
| 186 | fp_registers_.push_back(new mips::FRegister(mips::F28)); |
| 187 | fp_registers_.push_back(new mips::FRegister(mips::F29)); |
| 188 | fp_registers_.push_back(new mips::FRegister(mips::F30)); |
| 189 | fp_registers_.push_back(new mips::FRegister(mips::F31)); |
Lena Djokic | 0758ae7 | 2017-05-23 11:06:23 +0200 | [diff] [blame] | 190 | |
| 191 | vec_registers_.push_back(new mips::VectorRegister(mips::W0)); |
| 192 | vec_registers_.push_back(new mips::VectorRegister(mips::W1)); |
| 193 | vec_registers_.push_back(new mips::VectorRegister(mips::W2)); |
| 194 | vec_registers_.push_back(new mips::VectorRegister(mips::W3)); |
| 195 | vec_registers_.push_back(new mips::VectorRegister(mips::W4)); |
| 196 | vec_registers_.push_back(new mips::VectorRegister(mips::W5)); |
| 197 | vec_registers_.push_back(new mips::VectorRegister(mips::W6)); |
| 198 | vec_registers_.push_back(new mips::VectorRegister(mips::W7)); |
| 199 | vec_registers_.push_back(new mips::VectorRegister(mips::W8)); |
| 200 | vec_registers_.push_back(new mips::VectorRegister(mips::W9)); |
| 201 | vec_registers_.push_back(new mips::VectorRegister(mips::W10)); |
| 202 | vec_registers_.push_back(new mips::VectorRegister(mips::W11)); |
| 203 | vec_registers_.push_back(new mips::VectorRegister(mips::W12)); |
| 204 | vec_registers_.push_back(new mips::VectorRegister(mips::W13)); |
| 205 | vec_registers_.push_back(new mips::VectorRegister(mips::W14)); |
| 206 | vec_registers_.push_back(new mips::VectorRegister(mips::W15)); |
| 207 | vec_registers_.push_back(new mips::VectorRegister(mips::W16)); |
| 208 | vec_registers_.push_back(new mips::VectorRegister(mips::W17)); |
| 209 | vec_registers_.push_back(new mips::VectorRegister(mips::W18)); |
| 210 | vec_registers_.push_back(new mips::VectorRegister(mips::W19)); |
| 211 | vec_registers_.push_back(new mips::VectorRegister(mips::W20)); |
| 212 | vec_registers_.push_back(new mips::VectorRegister(mips::W21)); |
| 213 | vec_registers_.push_back(new mips::VectorRegister(mips::W22)); |
| 214 | vec_registers_.push_back(new mips::VectorRegister(mips::W23)); |
| 215 | vec_registers_.push_back(new mips::VectorRegister(mips::W24)); |
| 216 | vec_registers_.push_back(new mips::VectorRegister(mips::W25)); |
| 217 | vec_registers_.push_back(new mips::VectorRegister(mips::W26)); |
| 218 | vec_registers_.push_back(new mips::VectorRegister(mips::W27)); |
| 219 | vec_registers_.push_back(new mips::VectorRegister(mips::W28)); |
| 220 | vec_registers_.push_back(new mips::VectorRegister(mips::W29)); |
| 221 | vec_registers_.push_back(new mips::VectorRegister(mips::W30)); |
| 222 | vec_registers_.push_back(new mips::VectorRegister(mips::W31)); |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 223 | } |
| 224 | } |
| 225 | |
| 226 | void TearDown() OVERRIDE { |
| 227 | AssemblerTest::TearDown(); |
| 228 | STLDeleteElements(®isters_); |
| 229 | STLDeleteElements(&fp_registers_); |
Lena Djokic | 0758ae7 | 2017-05-23 11:06:23 +0200 | [diff] [blame] | 230 | STLDeleteElements(&vec_registers_); |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 231 | } |
| 232 | |
| 233 | std::vector<mips::Register*> GetRegisters() OVERRIDE { |
| 234 | return registers_; |
| 235 | } |
| 236 | |
| 237 | std::vector<mips::FRegister*> GetFPRegisters() OVERRIDE { |
| 238 | return fp_registers_; |
| 239 | } |
| 240 | |
Lena Djokic | 0758ae7 | 2017-05-23 11:06:23 +0200 | [diff] [blame] | 241 | std::vector<mips::VectorRegister*> GetVectorRegisters() OVERRIDE { |
| 242 | return vec_registers_; |
| 243 | } |
| 244 | |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 245 | uint32_t CreateImmediate(int64_t imm_value) OVERRIDE { |
| 246 | return imm_value; |
| 247 | } |
| 248 | |
| 249 | std::string GetSecondaryRegisterName(const mips::Register& reg) OVERRIDE { |
| 250 | CHECK(secondary_register_names_.find(reg) != secondary_register_names_.end()); |
| 251 | return secondary_register_names_[reg]; |
| 252 | } |
| 253 | |
| 254 | std::string RepeatInsn(size_t count, const std::string& insn) { |
| 255 | std::string result; |
| 256 | for (; count != 0u; --count) { |
| 257 | result += insn; |
| 258 | } |
| 259 | return result; |
| 260 | } |
| 261 | |
Alexey Frunze | 0cab656 | 2017-07-25 15:19:36 -0700 | [diff] [blame] | 262 | void BranchHelper(void (mips::MipsAssembler::*f)(mips::MipsLabel*, |
| 263 | bool), |
| 264 | const std::string& instr_name, |
| 265 | bool has_slot, |
| 266 | bool is_bare = false) { |
| 267 | __ SetReorder(false); |
| 268 | mips::MipsLabel label1, label2; |
| 269 | (Base::GetAssembler()->*f)(&label1, is_bare); |
| 270 | constexpr size_t kAdduCount1 = 63; |
| 271 | for (size_t i = 0; i != kAdduCount1; ++i) { |
| 272 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 273 | } |
| 274 | __ Bind(&label1); |
| 275 | (Base::GetAssembler()->*f)(&label2, is_bare); |
| 276 | constexpr size_t kAdduCount2 = 64; |
| 277 | for (size_t i = 0; i != kAdduCount2; ++i) { |
| 278 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 279 | } |
| 280 | __ Bind(&label2); |
| 281 | (Base::GetAssembler()->*f)(&label1, is_bare); |
| 282 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 283 | |
| 284 | std::string expected = |
| 285 | ".set noreorder\n" + |
| 286 | instr_name + " 1f\n" + |
| 287 | ((is_bare || !has_slot) ? "" : "nop\n") + |
| 288 | RepeatInsn(kAdduCount1, "addu $zero, $zero, $zero\n") + |
| 289 | "1:\n" + |
| 290 | instr_name + " 2f\n" + |
| 291 | ((is_bare || !has_slot) ? "" : "nop\n") + |
| 292 | RepeatInsn(kAdduCount2, "addu $zero, $zero, $zero\n") + |
| 293 | "2:\n" + |
| 294 | instr_name + " 1b\n" + |
| 295 | ((is_bare || !has_slot) ? "" : "nop\n") + |
| 296 | "addu $zero, $zero, $zero\n"; |
| 297 | DriverStr(expected, instr_name); |
| 298 | } |
| 299 | |
| 300 | void BranchCondOneRegHelper(void (mips::MipsAssembler::*f)(mips::Register, |
| 301 | mips::MipsLabel*, |
| 302 | bool), |
| 303 | const std::string& instr_name, |
| 304 | bool is_bare = false) { |
| 305 | __ SetReorder(false); |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 306 | mips::MipsLabel label; |
Alexey Frunze | 0cab656 | 2017-07-25 15:19:36 -0700 | [diff] [blame] | 307 | (Base::GetAssembler()->*f)(mips::A0, &label, is_bare); |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 308 | constexpr size_t kAdduCount1 = 63; |
| 309 | for (size_t i = 0; i != kAdduCount1; ++i) { |
| 310 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 311 | } |
| 312 | __ Bind(&label); |
| 313 | constexpr size_t kAdduCount2 = 64; |
| 314 | for (size_t i = 0; i != kAdduCount2; ++i) { |
| 315 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 316 | } |
Alexey Frunze | 0cab656 | 2017-07-25 15:19:36 -0700 | [diff] [blame] | 317 | (Base::GetAssembler()->*f)(mips::A1, &label, is_bare); |
| 318 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 319 | |
| 320 | std::string expected = |
| 321 | ".set noreorder\n" + |
Alexey Frunze | 0cab656 | 2017-07-25 15:19:36 -0700 | [diff] [blame] | 322 | instr_name + " $a0, 1f\n" + |
| 323 | (is_bare ? "" : "nop\n") + |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 324 | RepeatInsn(kAdduCount1, "addu $zero, $zero, $zero\n") + |
| 325 | "1:\n" + |
| 326 | RepeatInsn(kAdduCount2, "addu $zero, $zero, $zero\n") + |
Alexey Frunze | 0cab656 | 2017-07-25 15:19:36 -0700 | [diff] [blame] | 327 | instr_name + " $a1, 1b\n" + |
| 328 | (is_bare ? "" : "nop\n") + |
| 329 | "addu $zero, $zero, $zero\n"; |
| 330 | DriverStr(expected, instr_name); |
| 331 | } |
| 332 | |
| 333 | void BranchCondTwoRegsHelper(void (mips::MipsAssembler::*f)(mips::Register, |
| 334 | mips::Register, |
| 335 | mips::MipsLabel*, |
| 336 | bool), |
| 337 | const std::string& instr_name, |
| 338 | bool is_bare = false) { |
| 339 | __ SetReorder(false); |
| 340 | mips::MipsLabel label; |
| 341 | (Base::GetAssembler()->*f)(mips::A0, mips::A1, &label, is_bare); |
| 342 | constexpr size_t kAdduCount1 = 63; |
| 343 | for (size_t i = 0; i != kAdduCount1; ++i) { |
| 344 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 345 | } |
| 346 | __ Bind(&label); |
| 347 | constexpr size_t kAdduCount2 = 64; |
| 348 | for (size_t i = 0; i != kAdduCount2; ++i) { |
| 349 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 350 | } |
| 351 | (Base::GetAssembler()->*f)(mips::A2, mips::A3, &label, is_bare); |
| 352 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 353 | |
| 354 | std::string expected = |
| 355 | ".set noreorder\n" + |
| 356 | instr_name + " $a0, $a1, 1f\n" + |
| 357 | (is_bare ? "" : "nop\n") + |
| 358 | RepeatInsn(kAdduCount1, "addu $zero, $zero, $zero\n") + |
| 359 | "1:\n" + |
| 360 | RepeatInsn(kAdduCount2, "addu $zero, $zero, $zero\n") + |
| 361 | instr_name + " $a2, $a3, 1b\n" + |
| 362 | (is_bare ? "" : "nop\n") + |
| 363 | "addu $zero, $zero, $zero\n"; |
| 364 | DriverStr(expected, instr_name); |
| 365 | } |
| 366 | |
| 367 | void BranchFpuCondHelper(void (mips::MipsAssembler::*f)(mips::FRegister, |
| 368 | mips::MipsLabel*, |
| 369 | bool), |
| 370 | const std::string& instr_name, |
| 371 | bool is_bare = false) { |
| 372 | __ SetReorder(false); |
| 373 | mips::MipsLabel label; |
| 374 | (Base::GetAssembler()->*f)(mips::F0, &label, is_bare); |
| 375 | constexpr size_t kAdduCount1 = 63; |
| 376 | for (size_t i = 0; i != kAdduCount1; ++i) { |
| 377 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 378 | } |
| 379 | __ Bind(&label); |
| 380 | constexpr size_t kAdduCount2 = 64; |
| 381 | for (size_t i = 0; i != kAdduCount2; ++i) { |
| 382 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 383 | } |
| 384 | (Base::GetAssembler()->*f)(mips::F30, &label, is_bare); |
| 385 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 386 | |
| 387 | std::string expected = |
| 388 | ".set noreorder\n" + |
| 389 | instr_name + " $f0, 1f\n" + |
| 390 | (is_bare ? "" : "nop\n") + |
| 391 | RepeatInsn(kAdduCount1, "addu $zero, $zero, $zero\n") + |
| 392 | "1:\n" + |
| 393 | RepeatInsn(kAdduCount2, "addu $zero, $zero, $zero\n") + |
| 394 | instr_name + " $f30, 1b\n" + |
| 395 | (is_bare ? "" : "nop\n") + |
| 396 | "addu $zero, $zero, $zero\n"; |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 397 | DriverStr(expected, instr_name); |
| 398 | } |
| 399 | |
| 400 | private: |
| 401 | std::vector<mips::Register*> registers_; |
| 402 | std::map<mips::Register, std::string, MIPSCpuRegisterCompare> secondary_register_names_; |
| 403 | |
| 404 | std::vector<mips::FRegister*> fp_registers_; |
Lena Djokic | 0758ae7 | 2017-05-23 11:06:23 +0200 | [diff] [blame] | 405 | std::vector<mips::VectorRegister*> vec_registers_; |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 406 | std::unique_ptr<const MipsInstructionSetFeatures> instruction_set_features_; |
| 407 | }; |
| 408 | |
| 409 | |
| 410 | TEST_F(AssemblerMIPS32r6Test, Toolchain) { |
| 411 | EXPECT_TRUE(CheckTools()); |
| 412 | } |
| 413 | |
| 414 | TEST_F(AssemblerMIPS32r6Test, MulR6) { |
| 415 | DriverStr(RepeatRRR(&mips::MipsAssembler::MulR6, "mul ${reg1}, ${reg2}, ${reg3}"), "MulR6"); |
| 416 | } |
| 417 | |
| 418 | TEST_F(AssemblerMIPS32r6Test, MuhR6) { |
| 419 | DriverStr(RepeatRRR(&mips::MipsAssembler::MuhR6, "muh ${reg1}, ${reg2}, ${reg3}"), "MuhR6"); |
| 420 | } |
| 421 | |
| 422 | TEST_F(AssemblerMIPS32r6Test, MuhuR6) { |
| 423 | DriverStr(RepeatRRR(&mips::MipsAssembler::MuhuR6, "muhu ${reg1}, ${reg2}, ${reg3}"), "MuhuR6"); |
| 424 | } |
| 425 | |
| 426 | TEST_F(AssemblerMIPS32r6Test, DivR6) { |
| 427 | DriverStr(RepeatRRR(&mips::MipsAssembler::DivR6, "div ${reg1}, ${reg2}, ${reg3}"), "DivR6"); |
| 428 | } |
| 429 | |
| 430 | TEST_F(AssemblerMIPS32r6Test, ModR6) { |
| 431 | DriverStr(RepeatRRR(&mips::MipsAssembler::ModR6, "mod ${reg1}, ${reg2}, ${reg3}"), "ModR6"); |
| 432 | } |
| 433 | |
| 434 | TEST_F(AssemblerMIPS32r6Test, DivuR6) { |
| 435 | DriverStr(RepeatRRR(&mips::MipsAssembler::DivuR6, "divu ${reg1}, ${reg2}, ${reg3}"), "DivuR6"); |
| 436 | } |
| 437 | |
| 438 | TEST_F(AssemblerMIPS32r6Test, ModuR6) { |
| 439 | DriverStr(RepeatRRR(&mips::MipsAssembler::ModuR6, "modu ${reg1}, ${reg2}, ${reg3}"), "ModuR6"); |
| 440 | } |
| 441 | |
| 442 | ////////// |
| 443 | // MISC // |
| 444 | ////////// |
| 445 | |
| 446 | TEST_F(AssemblerMIPS32r6Test, Aui) { |
| 447 | DriverStr(RepeatRRIb(&mips::MipsAssembler::Aui, 16, "aui ${reg1}, ${reg2}, {imm}"), "Aui"); |
| 448 | } |
| 449 | |
Alexey Frunze | e3fb245 | 2016-05-10 16:08:05 -0700 | [diff] [blame] | 450 | TEST_F(AssemblerMIPS32r6Test, Auipc) { |
| 451 | DriverStr(RepeatRIb(&mips::MipsAssembler::Auipc, 16, "auipc ${reg}, {imm}"), "Auipc"); |
| 452 | } |
| 453 | |
| 454 | TEST_F(AssemblerMIPS32r6Test, Lwpc) { |
| 455 | // Lwpc() takes an unsigned 19-bit immediate, while the GNU assembler needs a signed offset, |
| 456 | // hence the sign extension from bit 18 with `imm - ((imm & 0x40000) << 1)`. |
| 457 | // The GNU assembler also wants the offset to be a multiple of 4, which it will shift right |
| 458 | // by 2 positions when encoding, hence `<< 2` to compensate for that shift. |
| 459 | // We capture the value of the immediate with `.set imm, {imm}` because the value is needed |
| 460 | // twice for the sign extension, but `{imm}` is substituted only once. |
| 461 | const char* code = ".set imm, {imm}\nlw ${reg}, ((imm - ((imm & 0x40000) << 1)) << 2)($pc)"; |
| 462 | DriverStr(RepeatRIb(&mips::MipsAssembler::Lwpc, 19, code), "Lwpc"); |
| 463 | } |
| 464 | |
Alexey Frunze | 96b6682 | 2016-09-10 02:32:44 -0700 | [diff] [blame] | 465 | TEST_F(AssemblerMIPS32r6Test, Addiupc) { |
| 466 | // The comment from the Lwpc() test applies to this Addiupc() test as well. |
| 467 | const char* code = ".set imm, {imm}\naddiupc ${reg}, (imm - ((imm & 0x40000) << 1)) << 2"; |
| 468 | DriverStr(RepeatRIb(&mips::MipsAssembler::Addiupc, 19, code), "Addiupc"); |
| 469 | } |
| 470 | |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 471 | TEST_F(AssemblerMIPS32r6Test, Bitswap) { |
| 472 | DriverStr(RepeatRR(&mips::MipsAssembler::Bitswap, "bitswap ${reg1}, ${reg2}"), "bitswap"); |
| 473 | } |
| 474 | |
Chris Larsen | 692235e | 2016-11-21 16:04:53 -0800 | [diff] [blame] | 475 | TEST_F(AssemblerMIPS32r6Test, Lsa) { |
| 476 | DriverStr(RepeatRRRIb(&mips::MipsAssembler::Lsa, |
| 477 | 2, |
| 478 | "lsa ${reg1}, ${reg2}, ${reg3}, {imm}", |
| 479 | 1), |
| 480 | "lsa"); |
| 481 | } |
| 482 | |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 483 | TEST_F(AssemblerMIPS32r6Test, Seleqz) { |
Lena Djokic | 0758ae7 | 2017-05-23 11:06:23 +0200 | [diff] [blame] | 484 | DriverStr(RepeatRRR(&mips::MipsAssembler::Seleqz, "seleqz ${reg1}, ${reg2}, ${reg3}"), "seleqz"); |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 485 | } |
| 486 | |
| 487 | TEST_F(AssemblerMIPS32r6Test, Selnez) { |
Lena Djokic | 0758ae7 | 2017-05-23 11:06:23 +0200 | [diff] [blame] | 488 | DriverStr(RepeatRRR(&mips::MipsAssembler::Selnez, "selnez ${reg1}, ${reg2}, ${reg3}"), "selnez"); |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 489 | } |
| 490 | |
| 491 | TEST_F(AssemblerMIPS32r6Test, ClzR6) { |
| 492 | DriverStr(RepeatRR(&mips::MipsAssembler::ClzR6, "clz ${reg1}, ${reg2}"), "clzR6"); |
| 493 | } |
| 494 | |
| 495 | TEST_F(AssemblerMIPS32r6Test, CloR6) { |
| 496 | DriverStr(RepeatRR(&mips::MipsAssembler::CloR6, "clo ${reg1}, ${reg2}"), "cloR6"); |
| 497 | } |
| 498 | |
| 499 | //////////////////// |
| 500 | // FLOATING POINT // |
| 501 | //////////////////// |
| 502 | |
| 503 | TEST_F(AssemblerMIPS32r6Test, SelS) { |
| 504 | DriverStr(RepeatFFF(&mips::MipsAssembler::SelS, "sel.s ${reg1}, ${reg2}, ${reg3}"), "sel.s"); |
| 505 | } |
| 506 | |
| 507 | TEST_F(AssemblerMIPS32r6Test, SelD) { |
| 508 | DriverStr(RepeatFFF(&mips::MipsAssembler::SelD, "sel.d ${reg1}, ${reg2}, ${reg3}"), "sel.d"); |
| 509 | } |
| 510 | |
Alexey Frunze | 674b9ee | 2016-09-20 14:54:15 -0700 | [diff] [blame] | 511 | TEST_F(AssemblerMIPS32r6Test, SeleqzS) { |
| 512 | DriverStr(RepeatFFF(&mips::MipsAssembler::SeleqzS, "seleqz.s ${reg1}, ${reg2}, ${reg3}"), |
| 513 | "seleqz.s"); |
| 514 | } |
| 515 | |
| 516 | TEST_F(AssemblerMIPS32r6Test, SeleqzD) { |
| 517 | DriverStr(RepeatFFF(&mips::MipsAssembler::SeleqzD, "seleqz.d ${reg1}, ${reg2}, ${reg3}"), |
| 518 | "seleqz.d"); |
| 519 | } |
| 520 | |
| 521 | TEST_F(AssemblerMIPS32r6Test, SelnezS) { |
| 522 | DriverStr(RepeatFFF(&mips::MipsAssembler::SelnezS, "selnez.s ${reg1}, ${reg2}, ${reg3}"), |
| 523 | "selnez.s"); |
| 524 | } |
| 525 | |
| 526 | TEST_F(AssemblerMIPS32r6Test, SelnezD) { |
| 527 | DriverStr(RepeatFFF(&mips::MipsAssembler::SelnezD, "selnez.d ${reg1}, ${reg2}, ${reg3}"), |
| 528 | "selnez.d"); |
| 529 | } |
| 530 | |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 531 | TEST_F(AssemblerMIPS32r6Test, ClassS) { |
| 532 | DriverStr(RepeatFF(&mips::MipsAssembler::ClassS, "class.s ${reg1}, ${reg2}"), "class.s"); |
| 533 | } |
| 534 | |
| 535 | TEST_F(AssemblerMIPS32r6Test, ClassD) { |
| 536 | DriverStr(RepeatFF(&mips::MipsAssembler::ClassD, "class.d ${reg1}, ${reg2}"), "class.d"); |
| 537 | } |
| 538 | |
| 539 | TEST_F(AssemblerMIPS32r6Test, MinS) { |
| 540 | DriverStr(RepeatFFF(&mips::MipsAssembler::MinS, "min.s ${reg1}, ${reg2}, ${reg3}"), "min.s"); |
| 541 | } |
| 542 | |
| 543 | TEST_F(AssemblerMIPS32r6Test, MinD) { |
| 544 | DriverStr(RepeatFFF(&mips::MipsAssembler::MinD, "min.d ${reg1}, ${reg2}, ${reg3}"), "min.d"); |
| 545 | } |
| 546 | |
| 547 | TEST_F(AssemblerMIPS32r6Test, MaxS) { |
| 548 | DriverStr(RepeatFFF(&mips::MipsAssembler::MaxS, "max.s ${reg1}, ${reg2}, ${reg3}"), "max.s"); |
| 549 | } |
| 550 | |
| 551 | TEST_F(AssemblerMIPS32r6Test, MaxD) { |
| 552 | DriverStr(RepeatFFF(&mips::MipsAssembler::MaxD, "max.d ${reg1}, ${reg2}, ${reg3}"), "max.d"); |
| 553 | } |
| 554 | |
| 555 | TEST_F(AssemblerMIPS32r6Test, CmpUnS) { |
| 556 | DriverStr(RepeatFFF(&mips::MipsAssembler::CmpUnS, "cmp.un.s ${reg1}, ${reg2}, ${reg3}"), |
| 557 | "cmp.un.s"); |
| 558 | } |
| 559 | |
| 560 | TEST_F(AssemblerMIPS32r6Test, CmpEqS) { |
| 561 | DriverStr(RepeatFFF(&mips::MipsAssembler::CmpEqS, "cmp.eq.s ${reg1}, ${reg2}, ${reg3}"), |
| 562 | "cmp.eq.s"); |
| 563 | } |
| 564 | |
| 565 | TEST_F(AssemblerMIPS32r6Test, CmpUeqS) { |
| 566 | DriverStr(RepeatFFF(&mips::MipsAssembler::CmpUeqS, "cmp.ueq.s ${reg1}, ${reg2}, ${reg3}"), |
| 567 | "cmp.ueq.s"); |
| 568 | } |
| 569 | |
| 570 | TEST_F(AssemblerMIPS32r6Test, CmpLtS) { |
| 571 | DriverStr(RepeatFFF(&mips::MipsAssembler::CmpLtS, "cmp.lt.s ${reg1}, ${reg2}, ${reg3}"), |
| 572 | "cmp.lt.s"); |
| 573 | } |
| 574 | |
| 575 | TEST_F(AssemblerMIPS32r6Test, CmpUltS) { |
| 576 | DriverStr(RepeatFFF(&mips::MipsAssembler::CmpUltS, "cmp.ult.s ${reg1}, ${reg2}, ${reg3}"), |
| 577 | "cmp.ult.s"); |
| 578 | } |
| 579 | |
| 580 | TEST_F(AssemblerMIPS32r6Test, CmpLeS) { |
| 581 | DriverStr(RepeatFFF(&mips::MipsAssembler::CmpLeS, "cmp.le.s ${reg1}, ${reg2}, ${reg3}"), |
| 582 | "cmp.le.s"); |
| 583 | } |
| 584 | |
| 585 | TEST_F(AssemblerMIPS32r6Test, CmpUleS) { |
| 586 | DriverStr(RepeatFFF(&mips::MipsAssembler::CmpUleS, "cmp.ule.s ${reg1}, ${reg2}, ${reg3}"), |
| 587 | "cmp.ule.s"); |
| 588 | } |
| 589 | |
| 590 | TEST_F(AssemblerMIPS32r6Test, CmpOrS) { |
| 591 | DriverStr(RepeatFFF(&mips::MipsAssembler::CmpOrS, "cmp.or.s ${reg1}, ${reg2}, ${reg3}"), |
| 592 | "cmp.or.s"); |
| 593 | } |
| 594 | |
| 595 | TEST_F(AssemblerMIPS32r6Test, CmpUneS) { |
| 596 | DriverStr(RepeatFFF(&mips::MipsAssembler::CmpUneS, "cmp.une.s ${reg1}, ${reg2}, ${reg3}"), |
| 597 | "cmp.une.s"); |
| 598 | } |
| 599 | |
| 600 | TEST_F(AssemblerMIPS32r6Test, CmpNeS) { |
| 601 | DriverStr(RepeatFFF(&mips::MipsAssembler::CmpNeS, "cmp.ne.s ${reg1}, ${reg2}, ${reg3}"), |
| 602 | "cmp.ne.s"); |
| 603 | } |
| 604 | |
| 605 | TEST_F(AssemblerMIPS32r6Test, CmpUnD) { |
| 606 | DriverStr(RepeatFFF(&mips::MipsAssembler::CmpUnD, "cmp.un.d ${reg1}, ${reg2}, ${reg3}"), |
| 607 | "cmp.un.d"); |
| 608 | } |
| 609 | |
| 610 | TEST_F(AssemblerMIPS32r6Test, CmpEqD) { |
| 611 | DriverStr(RepeatFFF(&mips::MipsAssembler::CmpEqD, "cmp.eq.d ${reg1}, ${reg2}, ${reg3}"), |
| 612 | "cmp.eq.d"); |
| 613 | } |
| 614 | |
| 615 | TEST_F(AssemblerMIPS32r6Test, CmpUeqD) { |
| 616 | DriverStr(RepeatFFF(&mips::MipsAssembler::CmpUeqD, "cmp.ueq.d ${reg1}, ${reg2}, ${reg3}"), |
| 617 | "cmp.ueq.d"); |
| 618 | } |
| 619 | |
| 620 | TEST_F(AssemblerMIPS32r6Test, CmpLtD) { |
| 621 | DriverStr(RepeatFFF(&mips::MipsAssembler::CmpLtD, "cmp.lt.d ${reg1}, ${reg2}, ${reg3}"), |
| 622 | "cmp.lt.d"); |
| 623 | } |
| 624 | |
| 625 | TEST_F(AssemblerMIPS32r6Test, CmpUltD) { |
| 626 | DriverStr(RepeatFFF(&mips::MipsAssembler::CmpUltD, "cmp.ult.d ${reg1}, ${reg2}, ${reg3}"), |
| 627 | "cmp.ult.d"); |
| 628 | } |
| 629 | |
| 630 | TEST_F(AssemblerMIPS32r6Test, CmpLeD) { |
| 631 | DriverStr(RepeatFFF(&mips::MipsAssembler::CmpLeD, "cmp.le.d ${reg1}, ${reg2}, ${reg3}"), |
| 632 | "cmp.le.d"); |
| 633 | } |
| 634 | |
| 635 | TEST_F(AssemblerMIPS32r6Test, CmpUleD) { |
| 636 | DriverStr(RepeatFFF(&mips::MipsAssembler::CmpUleD, "cmp.ule.d ${reg1}, ${reg2}, ${reg3}"), |
| 637 | "cmp.ule.d"); |
| 638 | } |
| 639 | |
| 640 | TEST_F(AssemblerMIPS32r6Test, CmpOrD) { |
| 641 | DriverStr(RepeatFFF(&mips::MipsAssembler::CmpOrD, "cmp.or.d ${reg1}, ${reg2}, ${reg3}"), |
| 642 | "cmp.or.d"); |
| 643 | } |
| 644 | |
| 645 | TEST_F(AssemblerMIPS32r6Test, CmpUneD) { |
| 646 | DriverStr(RepeatFFF(&mips::MipsAssembler::CmpUneD, "cmp.une.d ${reg1}, ${reg2}, ${reg3}"), |
| 647 | "cmp.une.d"); |
| 648 | } |
| 649 | |
| 650 | TEST_F(AssemblerMIPS32r6Test, CmpNeD) { |
| 651 | DriverStr(RepeatFFF(&mips::MipsAssembler::CmpNeD, "cmp.ne.d ${reg1}, ${reg2}, ${reg3}"), |
| 652 | "cmp.ne.d"); |
| 653 | } |
| 654 | |
| 655 | TEST_F(AssemblerMIPS32r6Test, LoadDFromOffset) { |
| 656 | __ LoadDFromOffset(mips::F0, mips::A0, -0x8000); |
| 657 | __ LoadDFromOffset(mips::F0, mips::A0, +0); |
| 658 | __ LoadDFromOffset(mips::F0, mips::A0, +0x7FF8); |
| 659 | __ LoadDFromOffset(mips::F0, mips::A0, +0x7FFB); |
| 660 | __ LoadDFromOffset(mips::F0, mips::A0, +0x7FFC); |
| 661 | __ LoadDFromOffset(mips::F0, mips::A0, +0x7FFF); |
| 662 | __ LoadDFromOffset(mips::F0, mips::A0, -0xFFF0); |
| 663 | __ LoadDFromOffset(mips::F0, mips::A0, -0x8008); |
| 664 | __ LoadDFromOffset(mips::F0, mips::A0, -0x8001); |
| 665 | __ LoadDFromOffset(mips::F0, mips::A0, +0x8000); |
| 666 | __ LoadDFromOffset(mips::F0, mips::A0, +0xFFF0); |
| 667 | __ LoadDFromOffset(mips::F0, mips::A0, -0x17FE8); |
| 668 | __ LoadDFromOffset(mips::F0, mips::A0, -0x0FFF8); |
| 669 | __ LoadDFromOffset(mips::F0, mips::A0, -0x0FFF1); |
| 670 | __ LoadDFromOffset(mips::F0, mips::A0, +0x0FFF1); |
| 671 | __ LoadDFromOffset(mips::F0, mips::A0, +0x0FFF8); |
| 672 | __ LoadDFromOffset(mips::F0, mips::A0, +0x17FE8); |
| 673 | __ LoadDFromOffset(mips::F0, mips::A0, -0x17FF0); |
| 674 | __ LoadDFromOffset(mips::F0, mips::A0, -0x17FE9); |
| 675 | __ LoadDFromOffset(mips::F0, mips::A0, +0x17FE9); |
| 676 | __ LoadDFromOffset(mips::F0, mips::A0, +0x17FF0); |
| 677 | __ LoadDFromOffset(mips::F0, mips::A0, +0x12345678); |
| 678 | |
| 679 | const char* expected = |
| 680 | "ldc1 $f0, -0x8000($a0)\n" |
| 681 | "ldc1 $f0, 0($a0)\n" |
| 682 | "ldc1 $f0, 0x7FF8($a0)\n" |
| 683 | "lwc1 $f0, 0x7FFB($a0)\n" |
| 684 | "lw $t8, 0x7FFF($a0)\n" |
| 685 | "mthc1 $t8, $f0\n" |
| 686 | "addiu $at, $a0, 0x7FF8\n" |
| 687 | "lwc1 $f0, 4($at)\n" |
| 688 | "lw $t8, 8($at)\n" |
| 689 | "mthc1 $t8, $f0\n" |
| 690 | "addiu $at, $a0, 0x7FF8\n" |
| 691 | "lwc1 $f0, 7($at)\n" |
| 692 | "lw $t8, 11($at)\n" |
| 693 | "mthc1 $t8, $f0\n" |
| 694 | "addiu $at, $a0, -0x7FF8\n" |
| 695 | "ldc1 $f0, -0x7FF8($at)\n" |
| 696 | "addiu $at, $a0, -0x7FF8\n" |
| 697 | "ldc1 $f0, -0x10($at)\n" |
| 698 | "addiu $at, $a0, -0x7FF8\n" |
| 699 | "lwc1 $f0, -9($at)\n" |
| 700 | "lw $t8, -5($at)\n" |
| 701 | "mthc1 $t8, $f0\n" |
| 702 | "addiu $at, $a0, 0x7FF8\n" |
| 703 | "ldc1 $f0, 8($at)\n" |
| 704 | "addiu $at, $a0, 0x7FF8\n" |
| 705 | "ldc1 $f0, 0x7FF8($at)\n" |
| 706 | "aui $at, $a0, 0xFFFF\n" |
| 707 | "ldc1 $f0, -0x7FE8($at)\n" |
| 708 | "aui $at, $a0, 0xFFFF\n" |
| 709 | "ldc1 $f0, 0x8($at)\n" |
| 710 | "aui $at, $a0, 0xFFFF\n" |
| 711 | "lwc1 $f0, 0xF($at)\n" |
| 712 | "lw $t8, 0x13($at)\n" |
| 713 | "mthc1 $t8, $f0\n" |
| 714 | "aui $at, $a0, 0x1\n" |
| 715 | "lwc1 $f0, -0xF($at)\n" |
| 716 | "lw $t8, -0xB($at)\n" |
| 717 | "mthc1 $t8, $f0\n" |
| 718 | "aui $at, $a0, 0x1\n" |
| 719 | "ldc1 $f0, -0x8($at)\n" |
| 720 | "aui $at, $a0, 0x1\n" |
| 721 | "ldc1 $f0, 0x7FE8($at)\n" |
| 722 | "aui $at, $a0, 0xFFFF\n" |
| 723 | "ldc1 $f0, -0x7FF0($at)\n" |
| 724 | "aui $at, $a0, 0xFFFF\n" |
| 725 | "lwc1 $f0, -0x7FE9($at)\n" |
| 726 | "lw $t8, -0x7FE5($at)\n" |
| 727 | "mthc1 $t8, $f0\n" |
| 728 | "aui $at, $a0, 0x1\n" |
| 729 | "lwc1 $f0, 0x7FE9($at)\n" |
| 730 | "lw $t8, 0x7FED($at)\n" |
| 731 | "mthc1 $t8, $f0\n" |
| 732 | "aui $at, $a0, 0x1\n" |
| 733 | "ldc1 $f0, 0x7FF0($at)\n" |
| 734 | "aui $at, $a0, 0x1234\n" |
| 735 | "ldc1 $f0, 0x5678($at)\n"; |
| 736 | DriverStr(expected, "LoadDFromOffset"); |
| 737 | } |
| 738 | |
Lena Djokic | 2e0a7e5 | 2017-07-06 11:55:24 +0200 | [diff] [blame] | 739 | TEST_F(AssemblerMIPS32r6Test, LoadQFromOffset) { |
| 740 | __ LoadQFromOffset(mips::F0, mips::A0, 0); |
| 741 | __ LoadQFromOffset(mips::F0, mips::A0, 1); |
| 742 | __ LoadQFromOffset(mips::F0, mips::A0, 2); |
| 743 | __ LoadQFromOffset(mips::F0, mips::A0, 4); |
| 744 | __ LoadQFromOffset(mips::F0, mips::A0, 8); |
| 745 | __ LoadQFromOffset(mips::F0, mips::A0, 511); |
| 746 | __ LoadQFromOffset(mips::F0, mips::A0, 512); |
| 747 | __ LoadQFromOffset(mips::F0, mips::A0, 513); |
| 748 | __ LoadQFromOffset(mips::F0, mips::A0, 514); |
| 749 | __ LoadQFromOffset(mips::F0, mips::A0, 516); |
| 750 | __ LoadQFromOffset(mips::F0, mips::A0, 1022); |
| 751 | __ LoadQFromOffset(mips::F0, mips::A0, 1024); |
| 752 | __ LoadQFromOffset(mips::F0, mips::A0, 1025); |
| 753 | __ LoadQFromOffset(mips::F0, mips::A0, 1026); |
| 754 | __ LoadQFromOffset(mips::F0, mips::A0, 1028); |
| 755 | __ LoadQFromOffset(mips::F0, mips::A0, 2044); |
| 756 | __ LoadQFromOffset(mips::F0, mips::A0, 2048); |
| 757 | __ LoadQFromOffset(mips::F0, mips::A0, 2049); |
| 758 | __ LoadQFromOffset(mips::F0, mips::A0, 2050); |
| 759 | __ LoadQFromOffset(mips::F0, mips::A0, 2052); |
| 760 | __ LoadQFromOffset(mips::F0, mips::A0, 4088); |
| 761 | __ LoadQFromOffset(mips::F0, mips::A0, 4096); |
| 762 | __ LoadQFromOffset(mips::F0, mips::A0, 4097); |
| 763 | __ LoadQFromOffset(mips::F0, mips::A0, 4098); |
| 764 | __ LoadQFromOffset(mips::F0, mips::A0, 4100); |
| 765 | __ LoadQFromOffset(mips::F0, mips::A0, 4104); |
| 766 | __ LoadQFromOffset(mips::F0, mips::A0, 0x7FFC); |
| 767 | __ LoadQFromOffset(mips::F0, mips::A0, 0x8000); |
| 768 | __ LoadQFromOffset(mips::F0, mips::A0, 0x10000); |
| 769 | __ LoadQFromOffset(mips::F0, mips::A0, 0x12345678); |
| 770 | __ LoadQFromOffset(mips::F0, mips::A0, 0x12350078); |
| 771 | __ LoadQFromOffset(mips::F0, mips::A0, -256); |
| 772 | __ LoadQFromOffset(mips::F0, mips::A0, -511); |
| 773 | __ LoadQFromOffset(mips::F0, mips::A0, -513); |
| 774 | __ LoadQFromOffset(mips::F0, mips::A0, -1022); |
| 775 | __ LoadQFromOffset(mips::F0, mips::A0, -1026); |
| 776 | __ LoadQFromOffset(mips::F0, mips::A0, -2044); |
| 777 | __ LoadQFromOffset(mips::F0, mips::A0, -2052); |
| 778 | __ LoadQFromOffset(mips::F0, mips::A0, -4096); |
| 779 | __ LoadQFromOffset(mips::F0, mips::A0, -4104); |
| 780 | __ LoadQFromOffset(mips::F0, mips::A0, -32768); |
| 781 | __ LoadQFromOffset(mips::F0, mips::A0, 0xABCDEF00); |
| 782 | __ LoadQFromOffset(mips::F0, mips::A0, 0x7FFFABCD); |
| 783 | |
| 784 | const char* expected = |
| 785 | "ld.d $w0, 0($a0)\n" |
| 786 | "ld.b $w0, 1($a0)\n" |
| 787 | "ld.h $w0, 2($a0)\n" |
| 788 | "ld.w $w0, 4($a0)\n" |
| 789 | "ld.d $w0, 8($a0)\n" |
| 790 | "ld.b $w0, 511($a0)\n" |
| 791 | "ld.d $w0, 512($a0)\n" |
| 792 | "addiu $at, $a0, 513\n" |
| 793 | "ld.b $w0, 0($at)\n" |
| 794 | "ld.h $w0, 514($a0)\n" |
| 795 | "ld.w $w0, 516($a0)\n" |
| 796 | "ld.h $w0, 1022($a0)\n" |
| 797 | "ld.d $w0, 1024($a0)\n" |
| 798 | "addiu $at, $a0, 1025\n" |
| 799 | "ld.b $w0, 0($at)\n" |
| 800 | "addiu $at, $a0, 1026\n" |
| 801 | "ld.h $w0, 0($at)\n" |
| 802 | "ld.w $w0, 1028($a0)\n" |
| 803 | "ld.w $w0, 2044($a0)\n" |
| 804 | "ld.d $w0, 2048($a0)\n" |
| 805 | "addiu $at, $a0, 2049\n" |
| 806 | "ld.b $w0, 0($at)\n" |
| 807 | "addiu $at, $a0, 2050\n" |
| 808 | "ld.h $w0, 0($at)\n" |
| 809 | "addiu $at, $a0, 2052\n" |
| 810 | "ld.w $w0, 0($at)\n" |
| 811 | "ld.d $w0, 4088($a0)\n" |
| 812 | "addiu $at, $a0, 4096\n" |
| 813 | "ld.d $w0, 0($at)\n" |
| 814 | "addiu $at, $a0, 4097\n" |
| 815 | "ld.b $w0, 0($at)\n" |
| 816 | "addiu $at, $a0, 4098\n" |
| 817 | "ld.h $w0, 0($at)\n" |
| 818 | "addiu $at, $a0, 4100\n" |
| 819 | "ld.w $w0, 0($at)\n" |
| 820 | "addiu $at, $a0, 4104\n" |
| 821 | "ld.d $w0, 0($at)\n" |
| 822 | "addiu $at, $a0, 0x7FFC\n" |
| 823 | "ld.w $w0, 0($at)\n" |
| 824 | "addiu $at, $a0, 0x7FF8\n" |
| 825 | "ld.d $w0, 8($at)\n" |
| 826 | "aui $at, $a0, 0x1\n" |
| 827 | "ld.d $w0, 0($at)\n" |
| 828 | "aui $at, $a0, 0x1234\n" |
| 829 | "addiu $at, $at, 0x6000\n" |
| 830 | "ld.d $w0, -2440($at) # 0xF678\n" |
| 831 | "aui $at, $a0, 0x1235\n" |
| 832 | "ld.d $w0, 0x78($at)\n" |
| 833 | "ld.d $w0, -256($a0)\n" |
| 834 | "ld.b $w0, -511($a0)\n" |
| 835 | "addiu $at, $a0, -513\n" |
| 836 | "ld.b $w0, 0($at)\n" |
| 837 | "ld.h $w0, -1022($a0)\n" |
| 838 | "addiu $at, $a0, -1026\n" |
| 839 | "ld.h $w0, 0($at)\n" |
| 840 | "ld.w $w0, -2044($a0)\n" |
| 841 | "addiu $at, $a0, -2052\n" |
| 842 | "ld.w $w0, 0($at)\n" |
| 843 | "ld.d $w0, -4096($a0)\n" |
| 844 | "addiu $at, $a0, -4104\n" |
| 845 | "ld.d $w0, 0($at)\n" |
| 846 | "addiu $at, $a0, -32768\n" |
| 847 | "ld.d $w0, 0($at)\n" |
| 848 | "aui $at, $a0, 0xABCE\n" |
| 849 | "addiu $at, $at, -8192 # 0xE000\n" |
| 850 | "ld.d $w0, 0xF00($at)\n" |
| 851 | "aui $at, $a0, 0x8000\n" |
| 852 | "addiu $at, $at, -21504 # 0xAC00\n" |
| 853 | "ld.b $w0, -51($at) # 0xFFCD\n"; |
| 854 | DriverStr(expected, "LoadQFromOffset"); |
| 855 | } |
| 856 | |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 857 | TEST_F(AssemblerMIPS32r6Test, StoreDToOffset) { |
| 858 | __ StoreDToOffset(mips::F0, mips::A0, -0x8000); |
| 859 | __ StoreDToOffset(mips::F0, mips::A0, +0); |
| 860 | __ StoreDToOffset(mips::F0, mips::A0, +0x7FF8); |
| 861 | __ StoreDToOffset(mips::F0, mips::A0, +0x7FFB); |
| 862 | __ StoreDToOffset(mips::F0, mips::A0, +0x7FFC); |
| 863 | __ StoreDToOffset(mips::F0, mips::A0, +0x7FFF); |
| 864 | __ StoreDToOffset(mips::F0, mips::A0, -0xFFF0); |
| 865 | __ StoreDToOffset(mips::F0, mips::A0, -0x8008); |
| 866 | __ StoreDToOffset(mips::F0, mips::A0, -0x8001); |
| 867 | __ StoreDToOffset(mips::F0, mips::A0, +0x8000); |
| 868 | __ StoreDToOffset(mips::F0, mips::A0, +0xFFF0); |
| 869 | __ StoreDToOffset(mips::F0, mips::A0, -0x17FE8); |
| 870 | __ StoreDToOffset(mips::F0, mips::A0, -0x0FFF8); |
| 871 | __ StoreDToOffset(mips::F0, mips::A0, -0x0FFF1); |
| 872 | __ StoreDToOffset(mips::F0, mips::A0, +0x0FFF1); |
| 873 | __ StoreDToOffset(mips::F0, mips::A0, +0x0FFF8); |
| 874 | __ StoreDToOffset(mips::F0, mips::A0, +0x17FE8); |
| 875 | __ StoreDToOffset(mips::F0, mips::A0, -0x17FF0); |
| 876 | __ StoreDToOffset(mips::F0, mips::A0, -0x17FE9); |
| 877 | __ StoreDToOffset(mips::F0, mips::A0, +0x17FE9); |
| 878 | __ StoreDToOffset(mips::F0, mips::A0, +0x17FF0); |
| 879 | __ StoreDToOffset(mips::F0, mips::A0, +0x12345678); |
| 880 | |
| 881 | const char* expected = |
| 882 | "sdc1 $f0, -0x8000($a0)\n" |
| 883 | "sdc1 $f0, 0($a0)\n" |
| 884 | "sdc1 $f0, 0x7FF8($a0)\n" |
| 885 | "mfhc1 $t8, $f0\n" |
| 886 | "swc1 $f0, 0x7FFB($a0)\n" |
| 887 | "sw $t8, 0x7FFF($a0)\n" |
| 888 | "addiu $at, $a0, 0x7FF8\n" |
| 889 | "mfhc1 $t8, $f0\n" |
| 890 | "swc1 $f0, 4($at)\n" |
| 891 | "sw $t8, 8($at)\n" |
| 892 | "addiu $at, $a0, 0x7FF8\n" |
| 893 | "mfhc1 $t8, $f0\n" |
| 894 | "swc1 $f0, 7($at)\n" |
| 895 | "sw $t8, 11($at)\n" |
| 896 | "addiu $at, $a0, -0x7FF8\n" |
| 897 | "sdc1 $f0, -0x7FF8($at)\n" |
| 898 | "addiu $at, $a0, -0x7FF8\n" |
| 899 | "sdc1 $f0, -0x10($at)\n" |
| 900 | "addiu $at, $a0, -0x7FF8\n" |
| 901 | "mfhc1 $t8, $f0\n" |
| 902 | "swc1 $f0, -9($at)\n" |
| 903 | "sw $t8, -5($at)\n" |
| 904 | "addiu $at, $a0, 0x7FF8\n" |
| 905 | "sdc1 $f0, 8($at)\n" |
| 906 | "addiu $at, $a0, 0x7FF8\n" |
| 907 | "sdc1 $f0, 0x7FF8($at)\n" |
| 908 | "aui $at, $a0, 0xFFFF\n" |
| 909 | "sdc1 $f0, -0x7FE8($at)\n" |
| 910 | "aui $at, $a0, 0xFFFF\n" |
| 911 | "sdc1 $f0, 0x8($at)\n" |
| 912 | "aui $at, $a0, 0xFFFF\n" |
| 913 | "mfhc1 $t8, $f0\n" |
| 914 | "swc1 $f0, 0xF($at)\n" |
| 915 | "sw $t8, 0x13($at)\n" |
| 916 | "aui $at, $a0, 0x1\n" |
| 917 | "mfhc1 $t8, $f0\n" |
| 918 | "swc1 $f0, -0xF($at)\n" |
| 919 | "sw $t8, -0xB($at)\n" |
| 920 | "aui $at, $a0, 0x1\n" |
| 921 | "sdc1 $f0, -0x8($at)\n" |
| 922 | "aui $at, $a0, 0x1\n" |
| 923 | "sdc1 $f0, 0x7FE8($at)\n" |
| 924 | "aui $at, $a0, 0xFFFF\n" |
| 925 | "sdc1 $f0, -0x7FF0($at)\n" |
| 926 | "aui $at, $a0, 0xFFFF\n" |
| 927 | "mfhc1 $t8, $f0\n" |
| 928 | "swc1 $f0, -0x7FE9($at)\n" |
| 929 | "sw $t8, -0x7FE5($at)\n" |
| 930 | "aui $at, $a0, 0x1\n" |
| 931 | "mfhc1 $t8, $f0\n" |
| 932 | "swc1 $f0, 0x7FE9($at)\n" |
| 933 | "sw $t8, 0x7FED($at)\n" |
| 934 | "aui $at, $a0, 0x1\n" |
| 935 | "sdc1 $f0, 0x7FF0($at)\n" |
| 936 | "aui $at, $a0, 0x1234\n" |
| 937 | "sdc1 $f0, 0x5678($at)\n"; |
| 938 | DriverStr(expected, "StoreDToOffset"); |
| 939 | } |
| 940 | |
Lena Djokic | 2e0a7e5 | 2017-07-06 11:55:24 +0200 | [diff] [blame] | 941 | TEST_F(AssemblerMIPS32r6Test, StoreQToOffset) { |
| 942 | __ StoreQToOffset(mips::F0, mips::A0, 0); |
| 943 | __ StoreQToOffset(mips::F0, mips::A0, 1); |
| 944 | __ StoreQToOffset(mips::F0, mips::A0, 2); |
| 945 | __ StoreQToOffset(mips::F0, mips::A0, 4); |
| 946 | __ StoreQToOffset(mips::F0, mips::A0, 8); |
| 947 | __ StoreQToOffset(mips::F0, mips::A0, 511); |
| 948 | __ StoreQToOffset(mips::F0, mips::A0, 512); |
| 949 | __ StoreQToOffset(mips::F0, mips::A0, 513); |
| 950 | __ StoreQToOffset(mips::F0, mips::A0, 514); |
| 951 | __ StoreQToOffset(mips::F0, mips::A0, 516); |
| 952 | __ StoreQToOffset(mips::F0, mips::A0, 1022); |
| 953 | __ StoreQToOffset(mips::F0, mips::A0, 1024); |
| 954 | __ StoreQToOffset(mips::F0, mips::A0, 1025); |
| 955 | __ StoreQToOffset(mips::F0, mips::A0, 1026); |
| 956 | __ StoreQToOffset(mips::F0, mips::A0, 1028); |
| 957 | __ StoreQToOffset(mips::F0, mips::A0, 2044); |
| 958 | __ StoreQToOffset(mips::F0, mips::A0, 2048); |
| 959 | __ StoreQToOffset(mips::F0, mips::A0, 2049); |
| 960 | __ StoreQToOffset(mips::F0, mips::A0, 2050); |
| 961 | __ StoreQToOffset(mips::F0, mips::A0, 2052); |
| 962 | __ StoreQToOffset(mips::F0, mips::A0, 4088); |
| 963 | __ StoreQToOffset(mips::F0, mips::A0, 4096); |
| 964 | __ StoreQToOffset(mips::F0, mips::A0, 4097); |
| 965 | __ StoreQToOffset(mips::F0, mips::A0, 4098); |
| 966 | __ StoreQToOffset(mips::F0, mips::A0, 4100); |
| 967 | __ StoreQToOffset(mips::F0, mips::A0, 4104); |
| 968 | __ StoreQToOffset(mips::F0, mips::A0, 0x7FFC); |
| 969 | __ StoreQToOffset(mips::F0, mips::A0, 0x8000); |
| 970 | __ StoreQToOffset(mips::F0, mips::A0, 0x10000); |
| 971 | __ StoreQToOffset(mips::F0, mips::A0, 0x12345678); |
| 972 | __ StoreQToOffset(mips::F0, mips::A0, 0x12350078); |
| 973 | __ StoreQToOffset(mips::F0, mips::A0, -256); |
| 974 | __ StoreQToOffset(mips::F0, mips::A0, -511); |
| 975 | __ StoreQToOffset(mips::F0, mips::A0, -513); |
| 976 | __ StoreQToOffset(mips::F0, mips::A0, -1022); |
| 977 | __ StoreQToOffset(mips::F0, mips::A0, -1026); |
| 978 | __ StoreQToOffset(mips::F0, mips::A0, -2044); |
| 979 | __ StoreQToOffset(mips::F0, mips::A0, -2052); |
| 980 | __ StoreQToOffset(mips::F0, mips::A0, -4096); |
| 981 | __ StoreQToOffset(mips::F0, mips::A0, -4104); |
| 982 | __ StoreQToOffset(mips::F0, mips::A0, -32768); |
| 983 | __ StoreQToOffset(mips::F0, mips::A0, 0xABCDEF00); |
| 984 | __ StoreQToOffset(mips::F0, mips::A0, 0x7FFFABCD); |
| 985 | |
| 986 | const char* expected = |
| 987 | "st.d $w0, 0($a0)\n" |
| 988 | "st.b $w0, 1($a0)\n" |
| 989 | "st.h $w0, 2($a0)\n" |
| 990 | "st.w $w0, 4($a0)\n" |
| 991 | "st.d $w0, 8($a0)\n" |
| 992 | "st.b $w0, 511($a0)\n" |
| 993 | "st.d $w0, 512($a0)\n" |
| 994 | "addiu $at, $a0, 513\n" |
| 995 | "st.b $w0, 0($at)\n" |
| 996 | "st.h $w0, 514($a0)\n" |
| 997 | "st.w $w0, 516($a0)\n" |
| 998 | "st.h $w0, 1022($a0)\n" |
| 999 | "st.d $w0, 1024($a0)\n" |
| 1000 | "addiu $at, $a0, 1025\n" |
| 1001 | "st.b $w0, 0($at)\n" |
| 1002 | "addiu $at, $a0, 1026\n" |
| 1003 | "st.h $w0, 0($at)\n" |
| 1004 | "st.w $w0, 1028($a0)\n" |
| 1005 | "st.w $w0, 2044($a0)\n" |
| 1006 | "st.d $w0, 2048($a0)\n" |
| 1007 | "addiu $at, $a0, 2049\n" |
| 1008 | "st.b $w0, 0($at)\n" |
| 1009 | "addiu $at, $a0, 2050\n" |
| 1010 | "st.h $w0, 0($at)\n" |
| 1011 | "addiu $at, $a0, 2052\n" |
| 1012 | "st.w $w0, 0($at)\n" |
| 1013 | "st.d $w0, 4088($a0)\n" |
| 1014 | "addiu $at, $a0, 4096\n" |
| 1015 | "st.d $w0, 0($at)\n" |
| 1016 | "addiu $at, $a0, 4097\n" |
| 1017 | "st.b $w0, 0($at)\n" |
| 1018 | "addiu $at, $a0, 4098\n" |
| 1019 | "st.h $w0, 0($at)\n" |
| 1020 | "addiu $at, $a0, 4100\n" |
| 1021 | "st.w $w0, 0($at)\n" |
| 1022 | "addiu $at, $a0, 4104\n" |
| 1023 | "st.d $w0, 0($at)\n" |
| 1024 | "addiu $at, $a0, 0x7FFC\n" |
| 1025 | "st.w $w0, 0($at)\n" |
| 1026 | "addiu $at, $a0, 0x7FF8\n" |
| 1027 | "st.d $w0, 8($at)\n" |
| 1028 | "aui $at, $a0, 0x1\n" |
| 1029 | "st.d $w0, 0($at)\n" |
| 1030 | "aui $at, $a0, 0x1234\n" |
| 1031 | "addiu $at, $at, 0x6000\n" |
| 1032 | "st.d $w0, -2440($at) # 0xF678\n" |
| 1033 | "aui $at, $a0, 0x1235\n" |
| 1034 | "st.d $w0, 0x78($at)\n" |
| 1035 | "st.d $w0, -256($a0)\n" |
| 1036 | "st.b $w0, -511($a0)\n" |
| 1037 | "addiu $at, $a0, -513\n" |
| 1038 | "st.b $w0, 0($at)\n" |
| 1039 | "st.h $w0, -1022($a0)\n" |
| 1040 | "addiu $at, $a0, -1026\n" |
| 1041 | "st.h $w0, 0($at)\n" |
| 1042 | "st.w $w0, -2044($a0)\n" |
| 1043 | "addiu $at, $a0, -2052\n" |
| 1044 | "st.w $w0, 0($at)\n" |
| 1045 | "st.d $w0, -4096($a0)\n" |
| 1046 | "addiu $at, $a0, -4104\n" |
| 1047 | "st.d $w0, 0($at)\n" |
| 1048 | "addiu $at, $a0, -32768\n" |
| 1049 | "st.d $w0, 0($at)\n" |
| 1050 | "aui $at, $a0, 0xABCE\n" |
| 1051 | "addiu $at, $at, -8192 # 0xE000\n" |
| 1052 | "st.d $w0, 0xF00($at)\n" |
| 1053 | "aui $at, $a0, 0x8000\n" |
| 1054 | "addiu $at, $at, -21504 # 0xAC00\n" |
| 1055 | "st.b $w0, -51($at) # 0xFFCD\n"; |
| 1056 | DriverStr(expected, "StoreQToOffset"); |
| 1057 | } |
| 1058 | |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 1059 | ////////////// |
| 1060 | // BRANCHES // |
| 1061 | ////////////// |
| 1062 | |
Alexey Frunze | 0cab656 | 2017-07-25 15:19:36 -0700 | [diff] [blame] | 1063 | TEST_F(AssemblerMIPS32r6Test, Bc) { |
| 1064 | BranchHelper(&mips::MipsAssembler::Bc, "Bc", /* has_slot */ false); |
| 1065 | } |
| 1066 | |
| 1067 | TEST_F(AssemblerMIPS32r6Test, Balc) { |
| 1068 | BranchHelper(&mips::MipsAssembler::Balc, "Balc", /* has_slot */ false); |
| 1069 | } |
| 1070 | |
| 1071 | TEST_F(AssemblerMIPS32r6Test, Beqc) { |
| 1072 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Beqc, "Beqc"); |
| 1073 | } |
| 1074 | |
| 1075 | TEST_F(AssemblerMIPS32r6Test, Bnec) { |
| 1076 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Bnec, "Bnec"); |
| 1077 | } |
| 1078 | |
| 1079 | TEST_F(AssemblerMIPS32r6Test, Beqzc) { |
| 1080 | BranchCondOneRegHelper(&mips::MipsAssembler::Beqzc, "Beqzc"); |
| 1081 | } |
| 1082 | |
| 1083 | TEST_F(AssemblerMIPS32r6Test, Bnezc) { |
| 1084 | BranchCondOneRegHelper(&mips::MipsAssembler::Bnezc, "Bnezc"); |
| 1085 | } |
| 1086 | |
| 1087 | TEST_F(AssemblerMIPS32r6Test, Bltzc) { |
| 1088 | BranchCondOneRegHelper(&mips::MipsAssembler::Bltzc, "Bltzc"); |
| 1089 | } |
| 1090 | |
| 1091 | TEST_F(AssemblerMIPS32r6Test, Bgezc) { |
| 1092 | BranchCondOneRegHelper(&mips::MipsAssembler::Bgezc, "Bgezc"); |
| 1093 | } |
| 1094 | |
| 1095 | TEST_F(AssemblerMIPS32r6Test, Blezc) { |
| 1096 | BranchCondOneRegHelper(&mips::MipsAssembler::Blezc, "Blezc"); |
| 1097 | } |
| 1098 | |
| 1099 | TEST_F(AssemblerMIPS32r6Test, Bgtzc) { |
| 1100 | BranchCondOneRegHelper(&mips::MipsAssembler::Bgtzc, "Bgtzc"); |
| 1101 | } |
| 1102 | |
| 1103 | TEST_F(AssemblerMIPS32r6Test, Bltc) { |
| 1104 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Bltc, "Bltc"); |
| 1105 | } |
| 1106 | |
| 1107 | TEST_F(AssemblerMIPS32r6Test, Bgec) { |
| 1108 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Bgec, "Bgec"); |
| 1109 | } |
| 1110 | |
| 1111 | TEST_F(AssemblerMIPS32r6Test, Bltuc) { |
| 1112 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Bltuc, "Bltuc"); |
| 1113 | } |
| 1114 | |
| 1115 | TEST_F(AssemblerMIPS32r6Test, Bgeuc) { |
| 1116 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Bgeuc, "Bgeuc"); |
| 1117 | } |
| 1118 | |
| 1119 | TEST_F(AssemblerMIPS32r6Test, Bc1eqz) { |
| 1120 | BranchFpuCondHelper(&mips::MipsAssembler::Bc1eqz, "Bc1eqz"); |
| 1121 | } |
| 1122 | |
| 1123 | TEST_F(AssemblerMIPS32r6Test, Bc1nez) { |
| 1124 | BranchFpuCondHelper(&mips::MipsAssembler::Bc1nez, "Bc1nez"); |
| 1125 | } |
| 1126 | |
| 1127 | TEST_F(AssemblerMIPS32r6Test, B) { |
| 1128 | BranchHelper(&mips::MipsAssembler::B, "Bc", /* has_slot */ false); |
| 1129 | } |
| 1130 | |
| 1131 | TEST_F(AssemblerMIPS32r6Test, Bal) { |
| 1132 | BranchHelper(&mips::MipsAssembler::Bal, "Balc", /* has_slot */ false); |
| 1133 | } |
| 1134 | |
| 1135 | TEST_F(AssemblerMIPS32r6Test, Beq) { |
| 1136 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Beq, "Beqc"); |
| 1137 | } |
| 1138 | |
| 1139 | TEST_F(AssemblerMIPS32r6Test, Bne) { |
| 1140 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Bne, "Bnec"); |
| 1141 | } |
| 1142 | |
| 1143 | TEST_F(AssemblerMIPS32r6Test, Beqz) { |
| 1144 | BranchCondOneRegHelper(&mips::MipsAssembler::Beqz, "Beqzc"); |
| 1145 | } |
| 1146 | |
| 1147 | TEST_F(AssemblerMIPS32r6Test, Bnez) { |
| 1148 | BranchCondOneRegHelper(&mips::MipsAssembler::Bnez, "Bnezc"); |
| 1149 | } |
| 1150 | |
| 1151 | TEST_F(AssemblerMIPS32r6Test, Bltz) { |
| 1152 | BranchCondOneRegHelper(&mips::MipsAssembler::Bltz, "Bltzc"); |
| 1153 | } |
| 1154 | |
| 1155 | TEST_F(AssemblerMIPS32r6Test, Bgez) { |
| 1156 | BranchCondOneRegHelper(&mips::MipsAssembler::Bgez, "Bgezc"); |
| 1157 | } |
| 1158 | |
| 1159 | TEST_F(AssemblerMIPS32r6Test, Blez) { |
| 1160 | BranchCondOneRegHelper(&mips::MipsAssembler::Blez, "Blezc"); |
| 1161 | } |
| 1162 | |
| 1163 | TEST_F(AssemblerMIPS32r6Test, Bgtz) { |
| 1164 | BranchCondOneRegHelper(&mips::MipsAssembler::Bgtz, "Bgtzc"); |
| 1165 | } |
| 1166 | |
| 1167 | TEST_F(AssemblerMIPS32r6Test, Blt) { |
| 1168 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Blt, "Bltc"); |
| 1169 | } |
| 1170 | |
| 1171 | TEST_F(AssemblerMIPS32r6Test, Bge) { |
| 1172 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Bge, "Bgec"); |
| 1173 | } |
| 1174 | |
| 1175 | TEST_F(AssemblerMIPS32r6Test, Bltu) { |
| 1176 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Bltu, "Bltuc"); |
| 1177 | } |
| 1178 | |
| 1179 | TEST_F(AssemblerMIPS32r6Test, Bgeu) { |
| 1180 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Bgeu, "Bgeuc"); |
| 1181 | } |
| 1182 | |
| 1183 | TEST_F(AssemblerMIPS32r6Test, BareBc) { |
| 1184 | BranchHelper(&mips::MipsAssembler::Bc, "Bc", /* has_slot */ false, /* is_bare */ true); |
| 1185 | } |
| 1186 | |
| 1187 | TEST_F(AssemblerMIPS32r6Test, BareBalc) { |
| 1188 | BranchHelper(&mips::MipsAssembler::Balc, "Balc", /* has_slot */ false, /* is_bare */ true); |
| 1189 | } |
| 1190 | |
| 1191 | TEST_F(AssemblerMIPS32r6Test, BareBeqc) { |
| 1192 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Beqc, "Beqc", /* is_bare */ true); |
| 1193 | } |
| 1194 | |
| 1195 | TEST_F(AssemblerMIPS32r6Test, BareBnec) { |
| 1196 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Bnec, "Bnec", /* is_bare */ true); |
| 1197 | } |
| 1198 | |
| 1199 | TEST_F(AssemblerMIPS32r6Test, BareBeqzc) { |
| 1200 | BranchCondOneRegHelper(&mips::MipsAssembler::Beqzc, "Beqzc", /* is_bare */ true); |
| 1201 | } |
| 1202 | |
| 1203 | TEST_F(AssemblerMIPS32r6Test, BareBnezc) { |
| 1204 | BranchCondOneRegHelper(&mips::MipsAssembler::Bnezc, "Bnezc", /* is_bare */ true); |
| 1205 | } |
| 1206 | |
| 1207 | TEST_F(AssemblerMIPS32r6Test, BareBltzc) { |
| 1208 | BranchCondOneRegHelper(&mips::MipsAssembler::Bltzc, "Bltzc", /* is_bare */ true); |
| 1209 | } |
| 1210 | |
| 1211 | TEST_F(AssemblerMIPS32r6Test, BareBgezc) { |
| 1212 | BranchCondOneRegHelper(&mips::MipsAssembler::Bgezc, "Bgezc", /* is_bare */ true); |
| 1213 | } |
| 1214 | |
| 1215 | TEST_F(AssemblerMIPS32r6Test, BareBlezc) { |
| 1216 | BranchCondOneRegHelper(&mips::MipsAssembler::Blezc, "Blezc", /* is_bare */ true); |
| 1217 | } |
| 1218 | |
| 1219 | TEST_F(AssemblerMIPS32r6Test, BareBgtzc) { |
| 1220 | BranchCondOneRegHelper(&mips::MipsAssembler::Bgtzc, "Bgtzc", /* is_bare */ true); |
| 1221 | } |
| 1222 | |
| 1223 | TEST_F(AssemblerMIPS32r6Test, BareBltc) { |
| 1224 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Bltc, "Bltc", /* is_bare */ true); |
| 1225 | } |
| 1226 | |
| 1227 | TEST_F(AssemblerMIPS32r6Test, BareBgec) { |
| 1228 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Bgec, "Bgec", /* is_bare */ true); |
| 1229 | } |
| 1230 | |
| 1231 | TEST_F(AssemblerMIPS32r6Test, BareBltuc) { |
| 1232 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Bltuc, "Bltuc", /* is_bare */ true); |
| 1233 | } |
| 1234 | |
| 1235 | TEST_F(AssemblerMIPS32r6Test, BareBgeuc) { |
| 1236 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Bgeuc, "Bgeuc", /* is_bare */ true); |
| 1237 | } |
| 1238 | |
| 1239 | TEST_F(AssemblerMIPS32r6Test, BareBc1eqz) { |
| 1240 | BranchFpuCondHelper(&mips::MipsAssembler::Bc1eqz, "Bc1eqz", /* is_bare */ true); |
| 1241 | } |
| 1242 | |
| 1243 | TEST_F(AssemblerMIPS32r6Test, BareBc1nez) { |
| 1244 | BranchFpuCondHelper(&mips::MipsAssembler::Bc1nez, "Bc1nez", /* is_bare */ true); |
| 1245 | } |
| 1246 | |
| 1247 | TEST_F(AssemblerMIPS32r6Test, BareB) { |
| 1248 | BranchHelper(&mips::MipsAssembler::B, "B", /* has_slot */ true, /* is_bare */ true); |
| 1249 | } |
| 1250 | |
| 1251 | TEST_F(AssemblerMIPS32r6Test, BareBal) { |
| 1252 | BranchHelper(&mips::MipsAssembler::Bal, "Bal", /* has_slot */ true, /* is_bare */ true); |
| 1253 | } |
| 1254 | |
| 1255 | TEST_F(AssemblerMIPS32r6Test, BareBeq) { |
| 1256 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Beq, "Beq", /* is_bare */ true); |
| 1257 | } |
| 1258 | |
| 1259 | TEST_F(AssemblerMIPS32r6Test, BareBne) { |
| 1260 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Bne, "Bne", /* is_bare */ true); |
| 1261 | } |
| 1262 | |
| 1263 | TEST_F(AssemblerMIPS32r6Test, BareBeqz) { |
| 1264 | BranchCondOneRegHelper(&mips::MipsAssembler::Beqz, "Beqz", /* is_bare */ true); |
| 1265 | } |
| 1266 | |
| 1267 | TEST_F(AssemblerMIPS32r6Test, BareBnez) { |
| 1268 | BranchCondOneRegHelper(&mips::MipsAssembler::Bnez, "Bnez", /* is_bare */ true); |
| 1269 | } |
| 1270 | |
| 1271 | TEST_F(AssemblerMIPS32r6Test, BareBltz) { |
| 1272 | BranchCondOneRegHelper(&mips::MipsAssembler::Bltz, "Bltz", /* is_bare */ true); |
| 1273 | } |
| 1274 | |
| 1275 | TEST_F(AssemblerMIPS32r6Test, BareBgez) { |
| 1276 | BranchCondOneRegHelper(&mips::MipsAssembler::Bgez, "Bgez", /* is_bare */ true); |
| 1277 | } |
| 1278 | |
| 1279 | TEST_F(AssemblerMIPS32r6Test, BareBlez) { |
| 1280 | BranchCondOneRegHelper(&mips::MipsAssembler::Blez, "Blez", /* is_bare */ true); |
| 1281 | } |
| 1282 | |
| 1283 | TEST_F(AssemblerMIPS32r6Test, BareBgtz) { |
| 1284 | BranchCondOneRegHelper(&mips::MipsAssembler::Bgtz, "Bgtz", /* is_bare */ true); |
| 1285 | } |
| 1286 | |
| 1287 | TEST_F(AssemblerMIPS32r6Test, BareBlt) { |
| 1288 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Blt, "Blt", /* is_bare */ true); |
| 1289 | } |
| 1290 | |
| 1291 | TEST_F(AssemblerMIPS32r6Test, BareBge) { |
| 1292 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Bge, "Bge", /* is_bare */ true); |
| 1293 | } |
| 1294 | |
| 1295 | TEST_F(AssemblerMIPS32r6Test, BareBltu) { |
| 1296 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Bltu, "Bltu", /* is_bare */ true); |
| 1297 | } |
| 1298 | |
| 1299 | TEST_F(AssemblerMIPS32r6Test, BareBgeu) { |
| 1300 | BranchCondTwoRegsHelper(&mips::MipsAssembler::Bgeu, "Bgeu", /* is_bare */ true); |
| 1301 | } |
| 1302 | |
| 1303 | TEST_F(AssemblerMIPS32r6Test, LongBeqc) { |
| 1304 | mips::MipsLabel label; |
| 1305 | __ Beqc(mips::A0, mips::A1, &label); |
| 1306 | constexpr uint32_t kAdduCount1 = (1u << 15) + 1; |
| 1307 | for (uint32_t i = 0; i != kAdduCount1; ++i) { |
| 1308 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 1309 | } |
| 1310 | __ Bind(&label); |
| 1311 | constexpr uint32_t kAdduCount2 = (1u << 15) + 1; |
| 1312 | for (uint32_t i = 0; i != kAdduCount2; ++i) { |
| 1313 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 1314 | } |
| 1315 | __ Beqc(mips::A2, mips::A3, &label); |
| 1316 | |
| 1317 | uint32_t offset_forward = 2 + kAdduCount1; // 2: account for auipc and jic. |
| 1318 | offset_forward <<= 2; |
| 1319 | offset_forward += (offset_forward & 0x8000) << 1; // Account for sign extension in jic. |
| 1320 | |
| 1321 | uint32_t offset_back = -(kAdduCount2 + 1); // 1: account for bnec. |
| 1322 | offset_back <<= 2; |
| 1323 | offset_back += (offset_back & 0x8000) << 1; // Account for sign extension in jic. |
| 1324 | |
| 1325 | std::ostringstream oss; |
| 1326 | oss << |
| 1327 | ".set noreorder\n" |
| 1328 | "bnec $a0, $a1, 1f\n" |
| 1329 | "auipc $at, 0x" << std::hex << High16Bits(offset_forward) << "\n" |
| 1330 | "jic $at, 0x" << std::hex << Low16Bits(offset_forward) << "\n" |
| 1331 | "1:\n" << |
| 1332 | RepeatInsn(kAdduCount1, "addu $zero, $zero, $zero\n") << |
| 1333 | "2:\n" << |
| 1334 | RepeatInsn(kAdduCount2, "addu $zero, $zero, $zero\n") << |
| 1335 | "bnec $a2, $a3, 3f\n" |
| 1336 | "auipc $at, 0x" << std::hex << High16Bits(offset_back) << "\n" |
| 1337 | "jic $at, 0x" << std::hex << Low16Bits(offset_back) << "\n" |
| 1338 | "3:\n"; |
| 1339 | std::string expected = oss.str(); |
| 1340 | DriverStr(expected, "LongBeqc"); |
| 1341 | } |
| 1342 | |
| 1343 | TEST_F(AssemblerMIPS32r6Test, LongBeqzc) { |
| 1344 | constexpr uint32_t kNopCount1 = (1u << 20) + 1; |
| 1345 | constexpr uint32_t kNopCount2 = (1u << 20) + 1; |
| 1346 | constexpr uint32_t kRequiredCapacity = (kNopCount1 + kNopCount2 + 6u) * 4u; |
| 1347 | ASSERT_LT(__ GetBuffer()->Capacity(), kRequiredCapacity); |
| 1348 | __ GetBuffer()->ExtendCapacity(kRequiredCapacity); |
| 1349 | mips::MipsLabel label; |
| 1350 | __ Beqzc(mips::A0, &label); |
| 1351 | for (uint32_t i = 0; i != kNopCount1; ++i) { |
| 1352 | __ Nop(); |
| 1353 | } |
| 1354 | __ Bind(&label); |
| 1355 | for (uint32_t i = 0; i != kNopCount2; ++i) { |
| 1356 | __ Nop(); |
| 1357 | } |
| 1358 | __ Beqzc(mips::A2, &label); |
| 1359 | |
| 1360 | uint32_t offset_forward = 2 + kNopCount1; // 2: account for auipc and jic. |
| 1361 | offset_forward <<= 2; |
| 1362 | offset_forward += (offset_forward & 0x8000) << 1; // Account for sign extension in jic. |
| 1363 | |
| 1364 | uint32_t offset_back = -(kNopCount2 + 1); // 1: account for bnezc. |
| 1365 | offset_back <<= 2; |
| 1366 | offset_back += (offset_back & 0x8000) << 1; // Account for sign extension in jic. |
| 1367 | |
| 1368 | // Note, we're using the ".fill" directive to tell the assembler to generate many NOPs |
| 1369 | // instead of generating them ourselves in the source code. This saves test time. |
| 1370 | std::ostringstream oss; |
| 1371 | oss << |
| 1372 | ".set noreorder\n" |
| 1373 | "bnezc $a0, 1f\n" |
| 1374 | "auipc $at, 0x" << std::hex << High16Bits(offset_forward) << "\n" |
| 1375 | "jic $at, 0x" << std::hex << Low16Bits(offset_forward) << "\n" |
| 1376 | "1:\n" << |
| 1377 | ".fill 0x" << std::hex << kNopCount1 << " , 4, 0\n" |
| 1378 | "2:\n" << |
| 1379 | ".fill 0x" << std::hex << kNopCount2 << " , 4, 0\n" |
| 1380 | "bnezc $a2, 3f\n" |
| 1381 | "auipc $at, 0x" << std::hex << High16Bits(offset_back) << "\n" |
| 1382 | "jic $at, 0x" << std::hex << Low16Bits(offset_back) << "\n" |
| 1383 | "3:\n"; |
| 1384 | std::string expected = oss.str(); |
| 1385 | DriverStr(expected, "LongBeqzc"); |
| 1386 | } |
| 1387 | |
| 1388 | TEST_F(AssemblerMIPS32r6Test, LongBc) { |
| 1389 | constexpr uint32_t kNopCount1 = (1u << 25) + 1; |
| 1390 | constexpr uint32_t kNopCount2 = (1u << 25) + 1; |
| 1391 | constexpr uint32_t kRequiredCapacity = (kNopCount1 + kNopCount2 + 6u) * 4u; |
| 1392 | ASSERT_LT(__ GetBuffer()->Capacity(), kRequiredCapacity); |
| 1393 | __ GetBuffer()->ExtendCapacity(kRequiredCapacity); |
| 1394 | mips::MipsLabel label1, label2; |
| 1395 | __ Bc(&label1); |
| 1396 | for (uint32_t i = 0; i != kNopCount1; ++i) { |
| 1397 | __ Nop(); |
| 1398 | } |
| 1399 | __ Bind(&label1); |
| 1400 | __ Bc(&label2); |
| 1401 | for (uint32_t i = 0; i != kNopCount2; ++i) { |
| 1402 | __ Nop(); |
| 1403 | } |
| 1404 | __ Bind(&label2); |
| 1405 | __ Bc(&label1); |
| 1406 | |
| 1407 | uint32_t offset_forward1 = 2 + kNopCount1; // 2: account for auipc and jic. |
| 1408 | offset_forward1 <<= 2; |
| 1409 | offset_forward1 += (offset_forward1 & 0x8000) << 1; // Account for sign extension in jic. |
| 1410 | |
| 1411 | uint32_t offset_forward2 = 2 + kNopCount2; // 2: account for auipc and jic. |
| 1412 | offset_forward2 <<= 2; |
| 1413 | offset_forward2 += (offset_forward2 & 0x8000) << 1; // Account for sign extension in jic. |
| 1414 | |
| 1415 | uint32_t offset_back = -(2 + kNopCount2); // 2: account for auipc and jic. |
| 1416 | offset_back <<= 2; |
| 1417 | offset_back += (offset_back & 0x8000) << 1; // Account for sign extension in jic. |
| 1418 | |
| 1419 | // Note, we're using the ".fill" directive to tell the assembler to generate many NOPs |
| 1420 | // instead of generating them ourselves in the source code. This saves a few minutes |
| 1421 | // of test time. |
| 1422 | std::ostringstream oss; |
| 1423 | oss << |
| 1424 | ".set noreorder\n" |
| 1425 | "auipc $at, 0x" << std::hex << High16Bits(offset_forward1) << "\n" |
| 1426 | "jic $at, 0x" << std::hex << Low16Bits(offset_forward1) << "\n" |
| 1427 | ".fill 0x" << std::hex << kNopCount1 << " , 4, 0\n" |
| 1428 | "1:\n" |
| 1429 | "auipc $at, 0x" << std::hex << High16Bits(offset_forward2) << "\n" |
| 1430 | "jic $at, 0x" << std::hex << Low16Bits(offset_forward2) << "\n" |
| 1431 | ".fill 0x" << std::hex << kNopCount2 << " , 4, 0\n" |
| 1432 | "2:\n" |
| 1433 | "auipc $at, 0x" << std::hex << High16Bits(offset_back) << "\n" |
| 1434 | "jic $at, 0x" << std::hex << Low16Bits(offset_back) << "\n"; |
| 1435 | std::string expected = oss.str(); |
| 1436 | DriverStr(expected, "LongBc"); |
| 1437 | } |
| 1438 | |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1439 | TEST_F(AssemblerMIPS32r6Test, ImpossibleReordering) { |
| 1440 | mips::MipsLabel label; |
| 1441 | __ SetReorder(true); |
| 1442 | __ Bind(&label); |
| 1443 | |
| 1444 | __ CmpLtD(mips::F0, mips::F2, mips::F4); |
| 1445 | __ Bc1nez(mips::F0, &label); // F0 dependency. |
| 1446 | |
| 1447 | __ MulD(mips::F10, mips::F2, mips::F4); |
| 1448 | __ Bc1eqz(mips::F10, &label); // F10 dependency. |
| 1449 | |
| 1450 | std::string expected = |
| 1451 | ".set noreorder\n" |
| 1452 | "1:\n" |
| 1453 | |
| 1454 | "cmp.lt.d $f0, $f2, $f4\n" |
| 1455 | "bc1nez $f0, 1b\n" |
| 1456 | "nop\n" |
| 1457 | |
| 1458 | "mul.d $f10, $f2, $f4\n" |
| 1459 | "bc1eqz $f10, 1b\n" |
| 1460 | "nop\n"; |
| 1461 | DriverStr(expected, "ImpossibleReordering"); |
| 1462 | } |
| 1463 | |
| 1464 | TEST_F(AssemblerMIPS32r6Test, Reordering) { |
| 1465 | mips::MipsLabel label; |
| 1466 | __ SetReorder(true); |
| 1467 | __ Bind(&label); |
| 1468 | |
| 1469 | __ CmpLtD(mips::F0, mips::F2, mips::F4); |
| 1470 | __ Bc1nez(mips::F2, &label); |
| 1471 | |
| 1472 | __ MulD(mips::F0, mips::F2, mips::F4); |
| 1473 | __ Bc1eqz(mips::F4, &label); |
| 1474 | |
| 1475 | std::string expected = |
| 1476 | ".set noreorder\n" |
| 1477 | "1:\n" |
| 1478 | |
| 1479 | "bc1nez $f2, 1b\n" |
| 1480 | "cmp.lt.d $f0, $f2, $f4\n" |
| 1481 | |
| 1482 | "bc1eqz $f4, 1b\n" |
| 1483 | "mul.d $f0, $f2, $f4\n"; |
| 1484 | DriverStr(expected, "Reordering"); |
| 1485 | } |
| 1486 | |
| 1487 | TEST_F(AssemblerMIPS32r6Test, SetReorder) { |
| 1488 | mips::MipsLabel label1, label2, label3, label4; |
| 1489 | |
| 1490 | __ SetReorder(true); |
| 1491 | __ Bind(&label1); |
| 1492 | __ Addu(mips::T0, mips::T1, mips::T2); |
| 1493 | __ Bc1nez(mips::F0, &label1); |
| 1494 | |
| 1495 | __ SetReorder(false); |
| 1496 | __ Bind(&label2); |
| 1497 | __ Addu(mips::T0, mips::T1, mips::T2); |
| 1498 | __ Bc1nez(mips::F0, &label2); |
| 1499 | |
| 1500 | __ SetReorder(true); |
| 1501 | __ Bind(&label3); |
| 1502 | __ Addu(mips::T0, mips::T1, mips::T2); |
| 1503 | __ Bc1eqz(mips::F0, &label3); |
| 1504 | |
| 1505 | __ SetReorder(false); |
| 1506 | __ Bind(&label4); |
| 1507 | __ Addu(mips::T0, mips::T1, mips::T2); |
| 1508 | __ Bc1eqz(mips::F0, &label4); |
| 1509 | |
| 1510 | std::string expected = |
| 1511 | ".set noreorder\n" |
| 1512 | "1:\n" |
| 1513 | "bc1nez $f0, 1b\n" |
| 1514 | "addu $t0, $t1, $t2\n" |
| 1515 | |
| 1516 | "2:\n" |
| 1517 | "addu $t0, $t1, $t2\n" |
| 1518 | "bc1nez $f0, 2b\n" |
| 1519 | "nop\n" |
| 1520 | |
| 1521 | "3:\n" |
| 1522 | "bc1eqz $f0, 3b\n" |
| 1523 | "addu $t0, $t1, $t2\n" |
| 1524 | |
| 1525 | "4:\n" |
| 1526 | "addu $t0, $t1, $t2\n" |
| 1527 | "bc1eqz $f0, 4b\n" |
| 1528 | "nop\n"; |
| 1529 | DriverStr(expected, "SetReorder"); |
| 1530 | } |
| 1531 | |
Alexey Frunze | a663d9d | 2017-07-31 18:43:18 -0700 | [diff] [blame] | 1532 | TEST_F(AssemblerMIPS32r6Test, ReorderPatchedInstruction) { |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1533 | __ SetReorder(true); |
Alexey Frunze | a663d9d | 2017-07-31 18:43:18 -0700 | [diff] [blame] | 1534 | mips::MipsLabel label1, label2; |
| 1535 | mips::MipsLabel patcher_label1, patcher_label2, patcher_label3, patcher_label4, patcher_label5; |
| 1536 | __ Lw(mips::V0, mips::A0, 0x5678, &patcher_label1); |
| 1537 | __ Bc1eqz(mips::F0, &label1); |
| 1538 | constexpr uint32_t kAdduCount1 = 63; |
| 1539 | for (size_t i = 0; i != kAdduCount1; ++i) { |
| 1540 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 1541 | } |
| 1542 | __ Bind(&label1); |
| 1543 | __ Sw(mips::V0, mips::A0, 0x5678, &patcher_label2); |
| 1544 | __ Bc1nez(mips::F2, &label2); |
| 1545 | constexpr uint32_t kAdduCount2 = 64; |
| 1546 | for (size_t i = 0; i != kAdduCount2; ++i) { |
| 1547 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 1548 | } |
| 1549 | __ Bind(&label2); |
| 1550 | __ Addiu(mips::V0, mips::A0, 0x5678, &patcher_label3); |
| 1551 | __ Bc1eqz(mips::F4, &label1); |
| 1552 | __ Lw(mips::V0, mips::A0, 0x5678, &patcher_label4); |
| 1553 | __ Jalr(mips::T9); |
| 1554 | __ Sw(mips::V0, mips::A0, 0x5678, &patcher_label5); |
| 1555 | __ Bltc(mips::V0, mips::V1, &label2); |
| 1556 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 1557 | |
| 1558 | std::string expected = |
| 1559 | ".set noreorder\n" |
| 1560 | "bc1eqz $f0, 1f\n" |
| 1561 | "lw $v0, 0x5678($a0)\n" + |
| 1562 | RepeatInsn(kAdduCount1, "addu $zero, $zero, $zero\n") + |
| 1563 | "1:\n" |
| 1564 | "bc1nez $f2, 2f\n" |
| 1565 | "sw $v0, 0x5678($a0)\n" + |
| 1566 | RepeatInsn(kAdduCount2, "addu $zero, $zero, $zero\n") + |
| 1567 | "2:\n" |
| 1568 | "bc1eqz $f4, 1b\n" |
| 1569 | "addiu $v0, $a0, 0x5678\n" |
| 1570 | "jalr $t9\n" |
| 1571 | "lw $v0, 0x5678($a0)\n" |
| 1572 | "sw $v0, 0x5678($a0)\n" |
| 1573 | "bltc $v0, $v1, 2b\n" |
| 1574 | "nop\n" |
| 1575 | "addu $zero, $zero, $zero\n"; |
| 1576 | DriverStr(expected, "ReorderPatchedInstruction"); |
| 1577 | EXPECT_EQ(__ GetLabelLocation(&patcher_label1), 1 * 4u); |
| 1578 | EXPECT_EQ(__ GetLabelLocation(&patcher_label2), (kAdduCount1 + 3) * 4u); |
| 1579 | EXPECT_EQ(__ GetLabelLocation(&patcher_label3), (kAdduCount1 + kAdduCount2 + 5) * 4u); |
| 1580 | EXPECT_EQ(__ GetLabelLocation(&patcher_label4), (kAdduCount1 + kAdduCount2 + 7) * 4u); |
| 1581 | EXPECT_EQ(__ GetLabelLocation(&patcher_label5), (kAdduCount1 + kAdduCount2 + 8) * 4u); |
| 1582 | } |
| 1583 | |
| 1584 | TEST_F(AssemblerMIPS32r6Test, LongBranchReorder) { |
| 1585 | mips::MipsLabel label, patcher_label1, patcher_label2; |
| 1586 | __ SetReorder(true); |
| 1587 | __ Addiu(mips::T0, mips::T1, 0x5678, &patcher_label1); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1588 | __ Bc1nez(mips::F0, &label); |
| 1589 | constexpr uint32_t kAdduCount1 = (1u << 15) + 1; |
| 1590 | for (uint32_t i = 0; i != kAdduCount1; ++i) { |
| 1591 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 1592 | } |
| 1593 | __ Bind(&label); |
| 1594 | constexpr uint32_t kAdduCount2 = (1u << 15) + 1; |
| 1595 | for (uint32_t i = 0; i != kAdduCount2; ++i) { |
| 1596 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 1597 | } |
Alexey Frunze | a663d9d | 2017-07-31 18:43:18 -0700 | [diff] [blame] | 1598 | __ Addiu(mips::T0, mips::T1, 0x5678, &patcher_label2); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1599 | __ Bc1eqz(mips::F0, &label); |
| 1600 | |
| 1601 | uint32_t offset_forward = 2 + kAdduCount1; // 2: account for auipc and jic. |
| 1602 | offset_forward <<= 2; |
| 1603 | offset_forward += (offset_forward & 0x8000) << 1; // Account for sign extension in jic. |
| 1604 | |
| 1605 | uint32_t offset_back = -(kAdduCount2 + 2); // 2: account for subu and bc1nez. |
| 1606 | offset_back <<= 2; |
| 1607 | offset_back += (offset_back & 0x8000) << 1; // Account for sign extension in jic. |
| 1608 | |
| 1609 | std::ostringstream oss; |
| 1610 | oss << |
| 1611 | ".set noreorder\n" |
Alexey Frunze | a663d9d | 2017-07-31 18:43:18 -0700 | [diff] [blame] | 1612 | "addiu $t0, $t1, 0x5678\n" |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1613 | "bc1eqz $f0, 1f\n" |
| 1614 | "auipc $at, 0x" << std::hex << High16Bits(offset_forward) << "\n" |
| 1615 | "jic $at, 0x" << std::hex << Low16Bits(offset_forward) << "\n" |
| 1616 | "1:\n" << |
| 1617 | RepeatInsn(kAdduCount1, "addu $zero, $zero, $zero\n") << |
| 1618 | "2:\n" << |
| 1619 | RepeatInsn(kAdduCount2, "addu $zero, $zero, $zero\n") << |
Alexey Frunze | a663d9d | 2017-07-31 18:43:18 -0700 | [diff] [blame] | 1620 | "addiu $t0, $t1, 0x5678\n" |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1621 | "bc1nez $f0, 3f\n" |
| 1622 | "auipc $at, 0x" << std::hex << High16Bits(offset_back) << "\n" |
| 1623 | "jic $at, 0x" << std::hex << Low16Bits(offset_back) << "\n" |
| 1624 | "3:\n"; |
| 1625 | std::string expected = oss.str(); |
Alexey Frunze | 0cab656 | 2017-07-25 15:19:36 -0700 | [diff] [blame] | 1626 | DriverStr(expected, "LongBranchReorder"); |
Alexey Frunze | a663d9d | 2017-07-31 18:43:18 -0700 | [diff] [blame] | 1627 | EXPECT_EQ(__ GetLabelLocation(&patcher_label1), 0 * 4u); |
| 1628 | EXPECT_EQ(__ GetLabelLocation(&patcher_label2), (kAdduCount1 + kAdduCount2 + 4) * 4u); |
Alexey Frunze | 57eb0f5 | 2016-07-29 22:04:46 -0700 | [diff] [blame] | 1629 | } |
| 1630 | |
Alexey Frunze | 0cab656 | 2017-07-25 15:19:36 -0700 | [diff] [blame] | 1631 | /////////////////////// |
| 1632 | // Loading Constants // |
| 1633 | /////////////////////// |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 1634 | |
Alexey Frunze | 0cab656 | 2017-07-25 15:19:36 -0700 | [diff] [blame] | 1635 | TEST_F(AssemblerMIPS32r6Test, LoadFarthestNearLabelAddress) { |
| 1636 | mips::MipsLabel label; |
| 1637 | __ LoadLabelAddress(mips::V0, mips::ZERO, &label); |
| 1638 | constexpr size_t kAdduCount = 0x3FFDE; |
| 1639 | for (size_t i = 0; i != kAdduCount; ++i) { |
| 1640 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 1641 | } |
| 1642 | __ Bind(&label); |
| 1643 | |
| 1644 | std::string expected = |
| 1645 | "lapc $v0, 1f\n" + |
| 1646 | RepeatInsn(kAdduCount, "addu $zero, $zero, $zero\n") + |
| 1647 | "1:\n"; |
| 1648 | DriverStr(expected, "LoadFarthestNearLabelAddress"); |
| 1649 | } |
| 1650 | |
| 1651 | TEST_F(AssemblerMIPS32r6Test, LoadNearestFarLabelAddress) { |
| 1652 | mips::MipsLabel label; |
| 1653 | __ LoadLabelAddress(mips::V0, mips::ZERO, &label); |
| 1654 | constexpr size_t kAdduCount = 0x3FFDF; |
| 1655 | for (size_t i = 0; i != kAdduCount; ++i) { |
| 1656 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 1657 | } |
| 1658 | __ Bind(&label); |
| 1659 | |
| 1660 | std::string expected = |
| 1661 | "1:\n" |
| 1662 | "auipc $at, %hi(2f - 1b)\n" |
| 1663 | "addiu $v0, $at, %lo(2f - 1b)\n" + |
| 1664 | RepeatInsn(kAdduCount, "addu $zero, $zero, $zero\n") + |
| 1665 | "2:\n"; |
| 1666 | DriverStr(expected, "LoadNearestFarLabelAddress"); |
| 1667 | } |
| 1668 | |
| 1669 | TEST_F(AssemblerMIPS32r6Test, LoadFarthestNearLiteral) { |
| 1670 | mips::Literal* literal = __ NewLiteral<uint32_t>(0x12345678); |
| 1671 | __ LoadLiteral(mips::V0, mips::ZERO, literal); |
| 1672 | constexpr size_t kAdduCount = 0x3FFDE; |
| 1673 | for (size_t i = 0; i != kAdduCount; ++i) { |
| 1674 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 1675 | } |
| 1676 | |
| 1677 | std::string expected = |
| 1678 | "lwpc $v0, 1f\n" + |
| 1679 | RepeatInsn(kAdduCount, "addu $zero, $zero, $zero\n") + |
| 1680 | "1:\n" |
| 1681 | ".word 0x12345678\n"; |
| 1682 | DriverStr(expected, "LoadFarthestNearLiteral"); |
| 1683 | } |
| 1684 | |
| 1685 | TEST_F(AssemblerMIPS32r6Test, LoadNearestFarLiteral) { |
| 1686 | mips::Literal* literal = __ NewLiteral<uint32_t>(0x12345678); |
| 1687 | __ LoadLiteral(mips::V0, mips::ZERO, literal); |
| 1688 | constexpr size_t kAdduCount = 0x3FFDF; |
| 1689 | for (size_t i = 0; i != kAdduCount; ++i) { |
| 1690 | __ Addu(mips::ZERO, mips::ZERO, mips::ZERO); |
| 1691 | } |
| 1692 | |
| 1693 | std::string expected = |
| 1694 | "1:\n" |
| 1695 | "auipc $at, %hi(2f - 1b)\n" |
| 1696 | "lw $v0, %lo(2f - 1b)($at)\n" + |
| 1697 | RepeatInsn(kAdduCount, "addu $zero, $zero, $zero\n") + |
| 1698 | "2:\n" |
| 1699 | ".word 0x12345678\n"; |
| 1700 | DriverStr(expected, "LoadNearestFarLiteral"); |
| 1701 | } |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 1702 | |
Lena Djokic | 0758ae7 | 2017-05-23 11:06:23 +0200 | [diff] [blame] | 1703 | // MSA instructions. |
| 1704 | |
| 1705 | TEST_F(AssemblerMIPS32r6Test, AndV) { |
| 1706 | DriverStr(RepeatVVV(&mips::MipsAssembler::AndV, "and.v ${reg1}, ${reg2}, ${reg3}"), "and.v"); |
| 1707 | } |
| 1708 | |
| 1709 | TEST_F(AssemblerMIPS32r6Test, OrV) { |
| 1710 | DriverStr(RepeatVVV(&mips::MipsAssembler::OrV, "or.v ${reg1}, ${reg2}, ${reg3}"), "or.v"); |
| 1711 | } |
| 1712 | |
| 1713 | TEST_F(AssemblerMIPS32r6Test, NorV) { |
| 1714 | DriverStr(RepeatVVV(&mips::MipsAssembler::NorV, "nor.v ${reg1}, ${reg2}, ${reg3}"), "nor.v"); |
| 1715 | } |
| 1716 | |
| 1717 | TEST_F(AssemblerMIPS32r6Test, XorV) { |
| 1718 | DriverStr(RepeatVVV(&mips::MipsAssembler::XorV, "xor.v ${reg1}, ${reg2}, ${reg3}"), "xor.v"); |
| 1719 | } |
| 1720 | |
| 1721 | TEST_F(AssemblerMIPS32r6Test, AddvB) { |
| 1722 | DriverStr(RepeatVVV(&mips::MipsAssembler::AddvB, "addv.b ${reg1}, ${reg2}, ${reg3}"), "addv.b"); |
| 1723 | } |
| 1724 | |
| 1725 | TEST_F(AssemblerMIPS32r6Test, AddvH) { |
| 1726 | DriverStr(RepeatVVV(&mips::MipsAssembler::AddvH, "addv.h ${reg1}, ${reg2}, ${reg3}"), "addv.h"); |
| 1727 | } |
| 1728 | |
| 1729 | TEST_F(AssemblerMIPS32r6Test, AddvW) { |
| 1730 | DriverStr(RepeatVVV(&mips::MipsAssembler::AddvW, "addv.w ${reg1}, ${reg2}, ${reg3}"), "addv.w"); |
| 1731 | } |
| 1732 | |
| 1733 | TEST_F(AssemblerMIPS32r6Test, AddvD) { |
| 1734 | DriverStr(RepeatVVV(&mips::MipsAssembler::AddvD, "addv.d ${reg1}, ${reg2}, ${reg3}"), "addv.d"); |
| 1735 | } |
| 1736 | |
| 1737 | TEST_F(AssemblerMIPS32r6Test, SubvB) { |
| 1738 | DriverStr(RepeatVVV(&mips::MipsAssembler::SubvB, "subv.b ${reg1}, ${reg2}, ${reg3}"), "subv.b"); |
| 1739 | } |
| 1740 | |
| 1741 | TEST_F(AssemblerMIPS32r6Test, SubvH) { |
| 1742 | DriverStr(RepeatVVV(&mips::MipsAssembler::SubvH, "subv.h ${reg1}, ${reg2}, ${reg3}"), "subv.h"); |
| 1743 | } |
| 1744 | |
| 1745 | TEST_F(AssemblerMIPS32r6Test, SubvW) { |
| 1746 | DriverStr(RepeatVVV(&mips::MipsAssembler::SubvW, "subv.w ${reg1}, ${reg2}, ${reg3}"), "subv.w"); |
| 1747 | } |
| 1748 | |
| 1749 | TEST_F(AssemblerMIPS32r6Test, SubvD) { |
| 1750 | DriverStr(RepeatVVV(&mips::MipsAssembler::SubvD, "subv.d ${reg1}, ${reg2}, ${reg3}"), "subv.d"); |
| 1751 | } |
| 1752 | |
| 1753 | TEST_F(AssemblerMIPS32r6Test, MulvB) { |
| 1754 | DriverStr(RepeatVVV(&mips::MipsAssembler::MulvB, "mulv.b ${reg1}, ${reg2}, ${reg3}"), "mulv.b"); |
| 1755 | } |
| 1756 | |
| 1757 | TEST_F(AssemblerMIPS32r6Test, MulvH) { |
| 1758 | DriverStr(RepeatVVV(&mips::MipsAssembler::MulvH, "mulv.h ${reg1}, ${reg2}, ${reg3}"), "mulv.h"); |
| 1759 | } |
| 1760 | |
| 1761 | TEST_F(AssemblerMIPS32r6Test, MulvW) { |
| 1762 | DriverStr(RepeatVVV(&mips::MipsAssembler::MulvW, "mulv.w ${reg1}, ${reg2}, ${reg3}"), "mulv.w"); |
| 1763 | } |
| 1764 | |
| 1765 | TEST_F(AssemblerMIPS32r6Test, MulvD) { |
| 1766 | DriverStr(RepeatVVV(&mips::MipsAssembler::MulvD, "mulv.d ${reg1}, ${reg2}, ${reg3}"), "mulv.d"); |
| 1767 | } |
| 1768 | |
| 1769 | TEST_F(AssemblerMIPS32r6Test, Div_sB) { |
| 1770 | DriverStr(RepeatVVV(&mips::MipsAssembler::Div_sB, "div_s.b ${reg1}, ${reg2}, ${reg3}"), |
| 1771 | "div_s.b"); |
| 1772 | } |
| 1773 | |
| 1774 | TEST_F(AssemblerMIPS32r6Test, Div_sH) { |
| 1775 | DriverStr(RepeatVVV(&mips::MipsAssembler::Div_sH, "div_s.h ${reg1}, ${reg2}, ${reg3}"), |
| 1776 | "div_s.h"); |
| 1777 | } |
| 1778 | |
| 1779 | TEST_F(AssemblerMIPS32r6Test, Div_sW) { |
| 1780 | DriverStr(RepeatVVV(&mips::MipsAssembler::Div_sW, "div_s.w ${reg1}, ${reg2}, ${reg3}"), |
| 1781 | "div_s.w"); |
| 1782 | } |
| 1783 | |
| 1784 | TEST_F(AssemblerMIPS32r6Test, Div_sD) { |
| 1785 | DriverStr(RepeatVVV(&mips::MipsAssembler::Div_sD, "div_s.d ${reg1}, ${reg2}, ${reg3}"), |
| 1786 | "div_s.d"); |
| 1787 | } |
| 1788 | |
| 1789 | TEST_F(AssemblerMIPS32r6Test, Div_uB) { |
| 1790 | DriverStr(RepeatVVV(&mips::MipsAssembler::Div_uB, "div_u.b ${reg1}, ${reg2}, ${reg3}"), |
| 1791 | "div_u.b"); |
| 1792 | } |
| 1793 | |
| 1794 | TEST_F(AssemblerMIPS32r6Test, Div_uH) { |
| 1795 | DriverStr(RepeatVVV(&mips::MipsAssembler::Div_uH, "div_u.h ${reg1}, ${reg2}, ${reg3}"), |
| 1796 | "div_u.h"); |
| 1797 | } |
| 1798 | |
| 1799 | TEST_F(AssemblerMIPS32r6Test, Div_uW) { |
| 1800 | DriverStr(RepeatVVV(&mips::MipsAssembler::Div_uW, "div_u.w ${reg1}, ${reg2}, ${reg3}"), |
| 1801 | "div_u.w"); |
| 1802 | } |
| 1803 | |
| 1804 | TEST_F(AssemblerMIPS32r6Test, Div_uD) { |
| 1805 | DriverStr(RepeatVVV(&mips::MipsAssembler::Div_uD, "div_u.d ${reg1}, ${reg2}, ${reg3}"), |
| 1806 | "div_u.d"); |
| 1807 | } |
| 1808 | |
| 1809 | TEST_F(AssemblerMIPS32r6Test, Mod_sB) { |
| 1810 | DriverStr(RepeatVVV(&mips::MipsAssembler::Mod_sB, "mod_s.b ${reg1}, ${reg2}, ${reg3}"), |
| 1811 | "mod_s.b"); |
| 1812 | } |
| 1813 | |
| 1814 | TEST_F(AssemblerMIPS32r6Test, Mod_sH) { |
| 1815 | DriverStr(RepeatVVV(&mips::MipsAssembler::Mod_sH, "mod_s.h ${reg1}, ${reg2}, ${reg3}"), |
| 1816 | "mod_s.h"); |
| 1817 | } |
| 1818 | |
| 1819 | TEST_F(AssemblerMIPS32r6Test, Mod_sW) { |
| 1820 | DriverStr(RepeatVVV(&mips::MipsAssembler::Mod_sW, "mod_s.w ${reg1}, ${reg2}, ${reg3}"), |
| 1821 | "mod_s.w"); |
| 1822 | } |
| 1823 | |
| 1824 | TEST_F(AssemblerMIPS32r6Test, Mod_sD) { |
| 1825 | DriverStr(RepeatVVV(&mips::MipsAssembler::Mod_sD, "mod_s.d ${reg1}, ${reg2}, ${reg3}"), |
| 1826 | "mod_s.d"); |
| 1827 | } |
| 1828 | |
| 1829 | TEST_F(AssemblerMIPS32r6Test, Mod_uB) { |
| 1830 | DriverStr(RepeatVVV(&mips::MipsAssembler::Mod_uB, "mod_u.b ${reg1}, ${reg2}, ${reg3}"), |
| 1831 | "mod_u.b"); |
| 1832 | } |
| 1833 | |
| 1834 | TEST_F(AssemblerMIPS32r6Test, Mod_uH) { |
| 1835 | DriverStr(RepeatVVV(&mips::MipsAssembler::Mod_uH, "mod_u.h ${reg1}, ${reg2}, ${reg3}"), |
| 1836 | "mod_u.h"); |
| 1837 | } |
| 1838 | |
| 1839 | TEST_F(AssemblerMIPS32r6Test, Mod_uW) { |
| 1840 | DriverStr(RepeatVVV(&mips::MipsAssembler::Mod_uW, "mod_u.w ${reg1}, ${reg2}, ${reg3}"), |
| 1841 | "mod_u.w"); |
| 1842 | } |
| 1843 | |
| 1844 | TEST_F(AssemblerMIPS32r6Test, Mod_uD) { |
| 1845 | DriverStr(RepeatVVV(&mips::MipsAssembler::Mod_uD, "mod_u.d ${reg1}, ${reg2}, ${reg3}"), |
| 1846 | "mod_u.d"); |
| 1847 | } |
| 1848 | |
| 1849 | TEST_F(AssemblerMIPS32r6Test, Add_aB) { |
| 1850 | DriverStr(RepeatVVV(&mips::MipsAssembler::Add_aB, "add_a.b ${reg1}, ${reg2}, ${reg3}"), |
| 1851 | "add_a.b"); |
| 1852 | } |
| 1853 | |
| 1854 | TEST_F(AssemblerMIPS32r6Test, Add_aH) { |
| 1855 | DriverStr(RepeatVVV(&mips::MipsAssembler::Add_aH, "add_a.h ${reg1}, ${reg2}, ${reg3}"), |
| 1856 | "add_a.h"); |
| 1857 | } |
| 1858 | |
| 1859 | TEST_F(AssemblerMIPS32r6Test, Add_aW) { |
| 1860 | DriverStr(RepeatVVV(&mips::MipsAssembler::Add_aW, "add_a.w ${reg1}, ${reg2}, ${reg3}"), |
| 1861 | "add_a.w"); |
| 1862 | } |
| 1863 | |
| 1864 | TEST_F(AssemblerMIPS32r6Test, Add_aD) { |
| 1865 | DriverStr(RepeatVVV(&mips::MipsAssembler::Add_aD, "add_a.d ${reg1}, ${reg2}, ${reg3}"), |
| 1866 | "add_a.d"); |
| 1867 | } |
| 1868 | |
| 1869 | TEST_F(AssemblerMIPS32r6Test, Ave_sB) { |
| 1870 | DriverStr(RepeatVVV(&mips::MipsAssembler::Ave_sB, "ave_s.b ${reg1}, ${reg2}, ${reg3}"), |
| 1871 | "ave_s.b"); |
| 1872 | } |
| 1873 | |
| 1874 | TEST_F(AssemblerMIPS32r6Test, Ave_sH) { |
| 1875 | DriverStr(RepeatVVV(&mips::MipsAssembler::Ave_sH, "ave_s.h ${reg1}, ${reg2}, ${reg3}"), |
| 1876 | "ave_s.h"); |
| 1877 | } |
| 1878 | |
| 1879 | TEST_F(AssemblerMIPS32r6Test, Ave_sW) { |
| 1880 | DriverStr(RepeatVVV(&mips::MipsAssembler::Ave_sW, "ave_s.w ${reg1}, ${reg2}, ${reg3}"), |
| 1881 | "ave_s.w"); |
| 1882 | } |
| 1883 | |
| 1884 | TEST_F(AssemblerMIPS32r6Test, Ave_sD) { |
| 1885 | DriverStr(RepeatVVV(&mips::MipsAssembler::Ave_sD, "ave_s.d ${reg1}, ${reg2}, ${reg3}"), |
| 1886 | "ave_s.d"); |
| 1887 | } |
| 1888 | |
| 1889 | TEST_F(AssemblerMIPS32r6Test, Ave_uB) { |
| 1890 | DriverStr(RepeatVVV(&mips::MipsAssembler::Ave_uB, "ave_u.b ${reg1}, ${reg2}, ${reg3}"), |
| 1891 | "ave_u.b"); |
| 1892 | } |
| 1893 | |
| 1894 | TEST_F(AssemblerMIPS32r6Test, Ave_uH) { |
| 1895 | DriverStr(RepeatVVV(&mips::MipsAssembler::Ave_uH, "ave_u.h ${reg1}, ${reg2}, ${reg3}"), |
| 1896 | "ave_u.h"); |
| 1897 | } |
| 1898 | |
| 1899 | TEST_F(AssemblerMIPS32r6Test, Ave_uW) { |
| 1900 | DriverStr(RepeatVVV(&mips::MipsAssembler::Ave_uW, "ave_u.w ${reg1}, ${reg2}, ${reg3}"), |
| 1901 | "ave_u.w"); |
| 1902 | } |
| 1903 | |
| 1904 | TEST_F(AssemblerMIPS32r6Test, Ave_uD) { |
| 1905 | DriverStr(RepeatVVV(&mips::MipsAssembler::Ave_uD, "ave_u.d ${reg1}, ${reg2}, ${reg3}"), |
| 1906 | "ave_u.d"); |
| 1907 | } |
| 1908 | |
| 1909 | TEST_F(AssemblerMIPS32r6Test, Aver_sB) { |
| 1910 | DriverStr(RepeatVVV(&mips::MipsAssembler::Aver_sB, "aver_s.b ${reg1}, ${reg2}, ${reg3}"), |
| 1911 | "aver_s.b"); |
| 1912 | } |
| 1913 | |
| 1914 | TEST_F(AssemblerMIPS32r6Test, Aver_sH) { |
| 1915 | DriverStr(RepeatVVV(&mips::MipsAssembler::Aver_sH, "aver_s.h ${reg1}, ${reg2}, ${reg3}"), |
| 1916 | "aver_s.h"); |
| 1917 | } |
| 1918 | |
| 1919 | TEST_F(AssemblerMIPS32r6Test, Aver_sW) { |
| 1920 | DriverStr(RepeatVVV(&mips::MipsAssembler::Aver_sW, "aver_s.w ${reg1}, ${reg2}, ${reg3}"), |
| 1921 | "aver_s.w"); |
| 1922 | } |
| 1923 | |
| 1924 | TEST_F(AssemblerMIPS32r6Test, Aver_sD) { |
| 1925 | DriverStr(RepeatVVV(&mips::MipsAssembler::Aver_sD, "aver_s.d ${reg1}, ${reg2}, ${reg3}"), |
| 1926 | "aver_s.d"); |
| 1927 | } |
| 1928 | |
| 1929 | TEST_F(AssemblerMIPS32r6Test, Aver_uB) { |
| 1930 | DriverStr(RepeatVVV(&mips::MipsAssembler::Aver_uB, "aver_u.b ${reg1}, ${reg2}, ${reg3}"), |
| 1931 | "aver_u.b"); |
| 1932 | } |
| 1933 | |
| 1934 | TEST_F(AssemblerMIPS32r6Test, Aver_uH) { |
| 1935 | DriverStr(RepeatVVV(&mips::MipsAssembler::Aver_uH, "aver_u.h ${reg1}, ${reg2}, ${reg3}"), |
| 1936 | "aver_u.h"); |
| 1937 | } |
| 1938 | |
| 1939 | TEST_F(AssemblerMIPS32r6Test, Aver_uW) { |
| 1940 | DriverStr(RepeatVVV(&mips::MipsAssembler::Aver_uW, "aver_u.w ${reg1}, ${reg2}, ${reg3}"), |
| 1941 | "aver_u.w"); |
| 1942 | } |
| 1943 | |
| 1944 | TEST_F(AssemblerMIPS32r6Test, Aver_uD) { |
| 1945 | DriverStr(RepeatVVV(&mips::MipsAssembler::Aver_uD, "aver_u.d ${reg1}, ${reg2}, ${reg3}"), |
| 1946 | "aver_u.d"); |
| 1947 | } |
| 1948 | |
| 1949 | TEST_F(AssemblerMIPS32r6Test, Max_sB) { |
| 1950 | DriverStr(RepeatVVV(&mips::MipsAssembler::Max_sB, "max_s.b ${reg1}, ${reg2}, ${reg3}"), |
| 1951 | "max_s.b"); |
| 1952 | } |
| 1953 | |
| 1954 | TEST_F(AssemblerMIPS32r6Test, Max_sH) { |
| 1955 | DriverStr(RepeatVVV(&mips::MipsAssembler::Max_sH, "max_s.h ${reg1}, ${reg2}, ${reg3}"), |
| 1956 | "max_s.h"); |
| 1957 | } |
| 1958 | |
| 1959 | TEST_F(AssemblerMIPS32r6Test, Max_sW) { |
| 1960 | DriverStr(RepeatVVV(&mips::MipsAssembler::Max_sW, "max_s.w ${reg1}, ${reg2}, ${reg3}"), |
| 1961 | "max_s.w"); |
| 1962 | } |
| 1963 | |
| 1964 | TEST_F(AssemblerMIPS32r6Test, Max_sD) { |
| 1965 | DriverStr(RepeatVVV(&mips::MipsAssembler::Max_sD, "max_s.d ${reg1}, ${reg2}, ${reg3}"), |
| 1966 | "max_s.d"); |
| 1967 | } |
| 1968 | |
| 1969 | TEST_F(AssemblerMIPS32r6Test, Max_uB) { |
| 1970 | DriverStr(RepeatVVV(&mips::MipsAssembler::Max_uB, "max_u.b ${reg1}, ${reg2}, ${reg3}"), |
| 1971 | "max_u.b"); |
| 1972 | } |
| 1973 | |
| 1974 | TEST_F(AssemblerMIPS32r6Test, Max_uH) { |
| 1975 | DriverStr(RepeatVVV(&mips::MipsAssembler::Max_uH, "max_u.h ${reg1}, ${reg2}, ${reg3}"), |
| 1976 | "max_u.h"); |
| 1977 | } |
| 1978 | |
| 1979 | TEST_F(AssemblerMIPS32r6Test, Max_uW) { |
| 1980 | DriverStr(RepeatVVV(&mips::MipsAssembler::Max_uW, "max_u.w ${reg1}, ${reg2}, ${reg3}"), |
| 1981 | "max_u.w"); |
| 1982 | } |
| 1983 | |
| 1984 | TEST_F(AssemblerMIPS32r6Test, Max_uD) { |
| 1985 | DriverStr(RepeatVVV(&mips::MipsAssembler::Max_uD, "max_u.d ${reg1}, ${reg2}, ${reg3}"), |
| 1986 | "max_u.d"); |
| 1987 | } |
| 1988 | |
| 1989 | TEST_F(AssemblerMIPS32r6Test, Min_sB) { |
| 1990 | DriverStr(RepeatVVV(&mips::MipsAssembler::Min_sB, "min_s.b ${reg1}, ${reg2}, ${reg3}"), |
| 1991 | "min_s.b"); |
| 1992 | } |
| 1993 | |
| 1994 | TEST_F(AssemblerMIPS32r6Test, Min_sH) { |
| 1995 | DriverStr(RepeatVVV(&mips::MipsAssembler::Min_sH, "min_s.h ${reg1}, ${reg2}, ${reg3}"), |
| 1996 | "min_s.h"); |
| 1997 | } |
| 1998 | |
| 1999 | TEST_F(AssemblerMIPS32r6Test, Min_sW) { |
| 2000 | DriverStr(RepeatVVV(&mips::MipsAssembler::Min_sW, "min_s.w ${reg1}, ${reg2}, ${reg3}"), |
| 2001 | "min_s.w"); |
| 2002 | } |
| 2003 | |
| 2004 | TEST_F(AssemblerMIPS32r6Test, Min_sD) { |
| 2005 | DriverStr(RepeatVVV(&mips::MipsAssembler::Min_sD, "min_s.d ${reg1}, ${reg2}, ${reg3}"), |
| 2006 | "min_s.d"); |
| 2007 | } |
| 2008 | |
| 2009 | TEST_F(AssemblerMIPS32r6Test, Min_uB) { |
| 2010 | DriverStr(RepeatVVV(&mips::MipsAssembler::Min_uB, "min_u.b ${reg1}, ${reg2}, ${reg3}"), |
| 2011 | "min_u.b"); |
| 2012 | } |
| 2013 | |
| 2014 | TEST_F(AssemblerMIPS32r6Test, Min_uH) { |
| 2015 | DriverStr(RepeatVVV(&mips::MipsAssembler::Min_uH, "min_u.h ${reg1}, ${reg2}, ${reg3}"), |
| 2016 | "min_u.h"); |
| 2017 | } |
| 2018 | |
| 2019 | TEST_F(AssemblerMIPS32r6Test, Min_uW) { |
| 2020 | DriverStr(RepeatVVV(&mips::MipsAssembler::Min_uW, "min_u.w ${reg1}, ${reg2}, ${reg3}"), |
| 2021 | "min_u.w"); |
| 2022 | } |
| 2023 | |
| 2024 | TEST_F(AssemblerMIPS32r6Test, Min_uD) { |
| 2025 | DriverStr(RepeatVVV(&mips::MipsAssembler::Min_uD, "min_u.d ${reg1}, ${reg2}, ${reg3}"), |
| 2026 | "min_u.d"); |
| 2027 | } |
| 2028 | |
| 2029 | TEST_F(AssemblerMIPS32r6Test, FaddW) { |
| 2030 | DriverStr(RepeatVVV(&mips::MipsAssembler::FaddW, "fadd.w ${reg1}, ${reg2}, ${reg3}"), "fadd.w"); |
| 2031 | } |
| 2032 | |
| 2033 | TEST_F(AssemblerMIPS32r6Test, FaddD) { |
| 2034 | DriverStr(RepeatVVV(&mips::MipsAssembler::FaddD, "fadd.d ${reg1}, ${reg2}, ${reg3}"), "fadd.d"); |
| 2035 | } |
| 2036 | |
| 2037 | TEST_F(AssemblerMIPS32r6Test, FsubW) { |
| 2038 | DriverStr(RepeatVVV(&mips::MipsAssembler::FsubW, "fsub.w ${reg1}, ${reg2}, ${reg3}"), "fsub.w"); |
| 2039 | } |
| 2040 | |
| 2041 | TEST_F(AssemblerMIPS32r6Test, FsubD) { |
| 2042 | DriverStr(RepeatVVV(&mips::MipsAssembler::FsubD, "fsub.d ${reg1}, ${reg2}, ${reg3}"), "fsub.d"); |
| 2043 | } |
| 2044 | |
| 2045 | TEST_F(AssemblerMIPS32r6Test, FmulW) { |
| 2046 | DriverStr(RepeatVVV(&mips::MipsAssembler::FmulW, "fmul.w ${reg1}, ${reg2}, ${reg3}"), "fmul.w"); |
| 2047 | } |
| 2048 | |
| 2049 | TEST_F(AssemblerMIPS32r6Test, FmulD) { |
| 2050 | DriverStr(RepeatVVV(&mips::MipsAssembler::FmulD, "fmul.d ${reg1}, ${reg2}, ${reg3}"), "fmul.d"); |
| 2051 | } |
| 2052 | |
| 2053 | TEST_F(AssemblerMIPS32r6Test, FdivW) { |
| 2054 | DriverStr(RepeatVVV(&mips::MipsAssembler::FdivW, "fdiv.w ${reg1}, ${reg2}, ${reg3}"), "fdiv.w"); |
| 2055 | } |
| 2056 | |
| 2057 | TEST_F(AssemblerMIPS32r6Test, FdivD) { |
| 2058 | DriverStr(RepeatVVV(&mips::MipsAssembler::FdivD, "fdiv.d ${reg1}, ${reg2}, ${reg3}"), "fdiv.d"); |
| 2059 | } |
| 2060 | |
| 2061 | TEST_F(AssemblerMIPS32r6Test, FmaxW) { |
| 2062 | DriverStr(RepeatVVV(&mips::MipsAssembler::FmaxW, "fmax.w ${reg1}, ${reg2}, ${reg3}"), "fmax.w"); |
| 2063 | } |
| 2064 | |
| 2065 | TEST_F(AssemblerMIPS32r6Test, FmaxD) { |
| 2066 | DriverStr(RepeatVVV(&mips::MipsAssembler::FmaxD, "fmax.d ${reg1}, ${reg2}, ${reg3}"), "fmax.d"); |
| 2067 | } |
| 2068 | |
| 2069 | TEST_F(AssemblerMIPS32r6Test, FminW) { |
| 2070 | DriverStr(RepeatVVV(&mips::MipsAssembler::FminW, "fmin.w ${reg1}, ${reg2}, ${reg3}"), "fmin.w"); |
| 2071 | } |
| 2072 | |
| 2073 | TEST_F(AssemblerMIPS32r6Test, FminD) { |
| 2074 | DriverStr(RepeatVVV(&mips::MipsAssembler::FminD, "fmin.d ${reg1}, ${reg2}, ${reg3}"), "fmin.d"); |
| 2075 | } |
| 2076 | |
| 2077 | TEST_F(AssemblerMIPS32r6Test, Ffint_sW) { |
| 2078 | DriverStr(RepeatVV(&mips::MipsAssembler::Ffint_sW, "ffint_s.w ${reg1}, ${reg2}"), "ffint_s.w"); |
| 2079 | } |
| 2080 | |
| 2081 | TEST_F(AssemblerMIPS32r6Test, Ffint_sD) { |
| 2082 | DriverStr(RepeatVV(&mips::MipsAssembler::Ffint_sD, "ffint_s.d ${reg1}, ${reg2}"), "ffint_s.d"); |
| 2083 | } |
| 2084 | |
| 2085 | TEST_F(AssemblerMIPS32r6Test, Ftint_sW) { |
| 2086 | DriverStr(RepeatVV(&mips::MipsAssembler::Ftint_sW, "ftint_s.w ${reg1}, ${reg2}"), "ftint_s.w"); |
| 2087 | } |
| 2088 | |
| 2089 | TEST_F(AssemblerMIPS32r6Test, Ftint_sD) { |
| 2090 | DriverStr(RepeatVV(&mips::MipsAssembler::Ftint_sD, "ftint_s.d ${reg1}, ${reg2}"), "ftint_s.d"); |
| 2091 | } |
| 2092 | |
| 2093 | TEST_F(AssemblerMIPS32r6Test, SllB) { |
| 2094 | DriverStr(RepeatVVV(&mips::MipsAssembler::SllB, "sll.b ${reg1}, ${reg2}, ${reg3}"), "sll.b"); |
| 2095 | } |
| 2096 | |
| 2097 | TEST_F(AssemblerMIPS32r6Test, SllH) { |
| 2098 | DriverStr(RepeatVVV(&mips::MipsAssembler::SllH, "sll.h ${reg1}, ${reg2}, ${reg3}"), "sll.h"); |
| 2099 | } |
| 2100 | |
| 2101 | TEST_F(AssemblerMIPS32r6Test, SllW) { |
| 2102 | DriverStr(RepeatVVV(&mips::MipsAssembler::SllW, "sll.w ${reg1}, ${reg2}, ${reg3}"), "sll.w"); |
| 2103 | } |
| 2104 | |
| 2105 | TEST_F(AssemblerMIPS32r6Test, SllD) { |
| 2106 | DriverStr(RepeatVVV(&mips::MipsAssembler::SllD, "sll.d ${reg1}, ${reg2}, ${reg3}"), "sll.d"); |
| 2107 | } |
| 2108 | |
| 2109 | TEST_F(AssemblerMIPS32r6Test, SraB) { |
| 2110 | DriverStr(RepeatVVV(&mips::MipsAssembler::SraB, "sra.b ${reg1}, ${reg2}, ${reg3}"), "sra.b"); |
| 2111 | } |
| 2112 | |
| 2113 | TEST_F(AssemblerMIPS32r6Test, SraH) { |
| 2114 | DriverStr(RepeatVVV(&mips::MipsAssembler::SraH, "sra.h ${reg1}, ${reg2}, ${reg3}"), "sra.h"); |
| 2115 | } |
| 2116 | |
| 2117 | TEST_F(AssemblerMIPS32r6Test, SraW) { |
| 2118 | DriverStr(RepeatVVV(&mips::MipsAssembler::SraW, "sra.w ${reg1}, ${reg2}, ${reg3}"), "sra.w"); |
| 2119 | } |
| 2120 | |
| 2121 | TEST_F(AssemblerMIPS32r6Test, SraD) { |
| 2122 | DriverStr(RepeatVVV(&mips::MipsAssembler::SraD, "sra.d ${reg1}, ${reg2}, ${reg3}"), "sra.d"); |
| 2123 | } |
| 2124 | |
| 2125 | TEST_F(AssemblerMIPS32r6Test, SrlB) { |
| 2126 | DriverStr(RepeatVVV(&mips::MipsAssembler::SrlB, "srl.b ${reg1}, ${reg2}, ${reg3}"), "srl.b"); |
| 2127 | } |
| 2128 | |
| 2129 | TEST_F(AssemblerMIPS32r6Test, SrlH) { |
| 2130 | DriverStr(RepeatVVV(&mips::MipsAssembler::SrlH, "srl.h ${reg1}, ${reg2}, ${reg3}"), "srl.h"); |
| 2131 | } |
| 2132 | |
| 2133 | TEST_F(AssemblerMIPS32r6Test, SrlW) { |
| 2134 | DriverStr(RepeatVVV(&mips::MipsAssembler::SrlW, "srl.w ${reg1}, ${reg2}, ${reg3}"), "srl.w"); |
| 2135 | } |
| 2136 | |
| 2137 | TEST_F(AssemblerMIPS32r6Test, SrlD) { |
| 2138 | DriverStr(RepeatVVV(&mips::MipsAssembler::SrlD, "srl.d ${reg1}, ${reg2}, ${reg3}"), "srl.d"); |
| 2139 | } |
| 2140 | |
| 2141 | TEST_F(AssemblerMIPS32r6Test, SlliB) { |
| 2142 | DriverStr(RepeatVVIb(&mips::MipsAssembler::SlliB, 3, "slli.b ${reg1}, ${reg2}, {imm}"), "slli.b"); |
| 2143 | } |
| 2144 | |
| 2145 | TEST_F(AssemblerMIPS32r6Test, SlliH) { |
| 2146 | DriverStr(RepeatVVIb(&mips::MipsAssembler::SlliH, 4, "slli.h ${reg1}, ${reg2}, {imm}"), "slli.h"); |
| 2147 | } |
| 2148 | |
| 2149 | TEST_F(AssemblerMIPS32r6Test, SlliW) { |
| 2150 | DriverStr(RepeatVVIb(&mips::MipsAssembler::SlliW, 5, "slli.w ${reg1}, ${reg2}, {imm}"), "slli.w"); |
| 2151 | } |
| 2152 | |
| 2153 | TEST_F(AssemblerMIPS32r6Test, SlliD) { |
| 2154 | DriverStr(RepeatVVIb(&mips::MipsAssembler::SlliD, 6, "slli.d ${reg1}, ${reg2}, {imm}"), "slli.d"); |
| 2155 | } |
| 2156 | |
| 2157 | TEST_F(AssemblerMIPS32r6Test, MoveV) { |
| 2158 | DriverStr(RepeatVV(&mips::MipsAssembler::MoveV, "move.v ${reg1}, ${reg2}"), "move.v"); |
| 2159 | } |
| 2160 | |
| 2161 | TEST_F(AssemblerMIPS32r6Test, SplatiB) { |
| 2162 | DriverStr(RepeatVVIb(&mips::MipsAssembler::SplatiB, 4, "splati.b ${reg1}, ${reg2}[{imm}]"), |
| 2163 | "splati.b"); |
| 2164 | } |
| 2165 | |
| 2166 | TEST_F(AssemblerMIPS32r6Test, SplatiH) { |
| 2167 | DriverStr(RepeatVVIb(&mips::MipsAssembler::SplatiH, 3, "splati.h ${reg1}, ${reg2}[{imm}]"), |
| 2168 | "splati.h"); |
| 2169 | } |
| 2170 | |
| 2171 | TEST_F(AssemblerMIPS32r6Test, SplatiW) { |
| 2172 | DriverStr(RepeatVVIb(&mips::MipsAssembler::SplatiW, 2, "splati.w ${reg1}, ${reg2}[{imm}]"), |
| 2173 | "splati.w"); |
| 2174 | } |
| 2175 | |
| 2176 | TEST_F(AssemblerMIPS32r6Test, SplatiD) { |
| 2177 | DriverStr(RepeatVVIb(&mips::MipsAssembler::SplatiD, 1, "splati.d ${reg1}, ${reg2}[{imm}]"), |
| 2178 | "splati.d"); |
| 2179 | } |
| 2180 | |
| 2181 | TEST_F(AssemblerMIPS32r6Test, FillB) { |
| 2182 | DriverStr(RepeatVR(&mips::MipsAssembler::FillB, "fill.b ${reg1}, ${reg2}"), "fill.b"); |
| 2183 | } |
| 2184 | |
| 2185 | TEST_F(AssemblerMIPS32r6Test, FillH) { |
| 2186 | DriverStr(RepeatVR(&mips::MipsAssembler::FillH, "fill.h ${reg1}, ${reg2}"), "fill.h"); |
| 2187 | } |
| 2188 | |
| 2189 | TEST_F(AssemblerMIPS32r6Test, FillW) { |
| 2190 | DriverStr(RepeatVR(&mips::MipsAssembler::FillW, "fill.w ${reg1}, ${reg2}"), "fill.w"); |
| 2191 | } |
| 2192 | |
| 2193 | TEST_F(AssemblerMIPS32r6Test, LdiB) { |
| 2194 | DriverStr(RepeatVIb(&mips::MipsAssembler::LdiB, -8, "ldi.b ${reg}, {imm}"), "ldi.b"); |
| 2195 | } |
| 2196 | |
| 2197 | TEST_F(AssemblerMIPS32r6Test, LdiH) { |
| 2198 | DriverStr(RepeatVIb(&mips::MipsAssembler::LdiH, -10, "ldi.h ${reg}, {imm}"), "ldi.h"); |
| 2199 | } |
| 2200 | |
| 2201 | TEST_F(AssemblerMIPS32r6Test, LdiW) { |
| 2202 | DriverStr(RepeatVIb(&mips::MipsAssembler::LdiW, -10, "ldi.w ${reg}, {imm}"), "ldi.w"); |
| 2203 | } |
| 2204 | |
| 2205 | TEST_F(AssemblerMIPS32r6Test, LdiD) { |
| 2206 | DriverStr(RepeatVIb(&mips::MipsAssembler::LdiD, -10, "ldi.d ${reg}, {imm}"), "ldi.d"); |
| 2207 | } |
| 2208 | |
| 2209 | TEST_F(AssemblerMIPS32r6Test, LdB) { |
| 2210 | DriverStr(RepeatVRIb(&mips::MipsAssembler::LdB, -10, "ld.b ${reg1}, {imm}(${reg2})"), "ld.b"); |
| 2211 | } |
| 2212 | |
| 2213 | TEST_F(AssemblerMIPS32r6Test, LdH) { |
| 2214 | DriverStr(RepeatVRIb(&mips::MipsAssembler::LdH, -10, "ld.h ${reg1}, {imm}(${reg2})", 0, 2), |
| 2215 | "ld.h"); |
| 2216 | } |
| 2217 | |
| 2218 | TEST_F(AssemblerMIPS32r6Test, LdW) { |
| 2219 | DriverStr(RepeatVRIb(&mips::MipsAssembler::LdW, -10, "ld.w ${reg1}, {imm}(${reg2})", 0, 4), |
| 2220 | "ld.w"); |
| 2221 | } |
| 2222 | |
| 2223 | TEST_F(AssemblerMIPS32r6Test, LdD) { |
| 2224 | DriverStr(RepeatVRIb(&mips::MipsAssembler::LdD, -10, "ld.d ${reg1}, {imm}(${reg2})", 0, 8), |
| 2225 | "ld.d"); |
| 2226 | } |
| 2227 | |
| 2228 | TEST_F(AssemblerMIPS32r6Test, StB) { |
| 2229 | DriverStr(RepeatVRIb(&mips::MipsAssembler::StB, -10, "st.b ${reg1}, {imm}(${reg2})"), "st.b"); |
| 2230 | } |
| 2231 | |
| 2232 | TEST_F(AssemblerMIPS32r6Test, StH) { |
| 2233 | DriverStr(RepeatVRIb(&mips::MipsAssembler::StH, -10, "st.h ${reg1}, {imm}(${reg2})", 0, 2), |
| 2234 | "st.h"); |
| 2235 | } |
| 2236 | |
| 2237 | TEST_F(AssemblerMIPS32r6Test, StW) { |
| 2238 | DriverStr(RepeatVRIb(&mips::MipsAssembler::StW, -10, "st.w ${reg1}, {imm}(${reg2})", 0, 4), |
| 2239 | "st.w"); |
| 2240 | } |
| 2241 | |
| 2242 | TEST_F(AssemblerMIPS32r6Test, StD) { |
| 2243 | DriverStr(RepeatVRIb(&mips::MipsAssembler::StD, -10, "st.d ${reg1}, {imm}(${reg2})", 0, 8), |
| 2244 | "st.d"); |
| 2245 | } |
| 2246 | |
| 2247 | TEST_F(AssemblerMIPS32r6Test, IlvrB) { |
| 2248 | DriverStr(RepeatVVV(&mips::MipsAssembler::IlvrB, "ilvr.b ${reg1}, ${reg2}, ${reg3}"), "ilvr.b"); |
| 2249 | } |
| 2250 | |
| 2251 | TEST_F(AssemblerMIPS32r6Test, IlvrH) { |
| 2252 | DriverStr(RepeatVVV(&mips::MipsAssembler::IlvrH, "ilvr.h ${reg1}, ${reg2}, ${reg3}"), "ilvr.h"); |
| 2253 | } |
| 2254 | |
| 2255 | TEST_F(AssemblerMIPS32r6Test, IlvrW) { |
| 2256 | DriverStr(RepeatVVV(&mips::MipsAssembler::IlvrW, "ilvr.w ${reg1}, ${reg2}, ${reg3}"), "ilvr.w"); |
| 2257 | } |
| 2258 | |
| 2259 | TEST_F(AssemblerMIPS32r6Test, IlvrD) { |
| 2260 | DriverStr(RepeatVVV(&mips::MipsAssembler::IlvrD, "ilvr.d ${reg1}, ${reg2}, ${reg3}"), "ilvr.d"); |
| 2261 | } |
| 2262 | |
Lena Djokic | b3d79e4 | 2017-07-25 11:20:52 +0200 | [diff] [blame] | 2263 | TEST_F(AssemblerMIPS32r6Test, MaddvB) { |
| 2264 | DriverStr(RepeatVVV(&mips::MipsAssembler::MaddvB, "maddv.b ${reg1}, ${reg2}, ${reg3}"), |
| 2265 | "maddv.b"); |
| 2266 | } |
| 2267 | |
| 2268 | TEST_F(AssemblerMIPS32r6Test, MaddvH) { |
| 2269 | DriverStr(RepeatVVV(&mips::MipsAssembler::MaddvH, "maddv.h ${reg1}, ${reg2}, ${reg3}"), |
| 2270 | "maddv.h"); |
| 2271 | } |
| 2272 | |
| 2273 | TEST_F(AssemblerMIPS32r6Test, MaddvW) { |
| 2274 | DriverStr(RepeatVVV(&mips::MipsAssembler::MaddvW, "maddv.w ${reg1}, ${reg2}, ${reg3}"), |
| 2275 | "maddv.w"); |
| 2276 | } |
| 2277 | |
| 2278 | TEST_F(AssemblerMIPS32r6Test, MaddvD) { |
| 2279 | DriverStr(RepeatVVV(&mips::MipsAssembler::MaddvD, "maddv.d ${reg1}, ${reg2}, ${reg3}"), |
| 2280 | "maddv.d"); |
| 2281 | } |
| 2282 | |
| 2283 | TEST_F(AssemblerMIPS32r6Test, MsubvB) { |
| 2284 | DriverStr(RepeatVVV(&mips::MipsAssembler::MsubvB, "msubv.b ${reg1}, ${reg2}, ${reg3}"), |
| 2285 | "msubv.b"); |
| 2286 | } |
| 2287 | |
| 2288 | TEST_F(AssemblerMIPS32r6Test, MsubvH) { |
| 2289 | DriverStr(RepeatVVV(&mips::MipsAssembler::MsubvH, "msubv.h ${reg1}, ${reg2}, ${reg3}"), |
| 2290 | "msubv.h"); |
| 2291 | } |
| 2292 | |
| 2293 | TEST_F(AssemblerMIPS32r6Test, MsubvW) { |
| 2294 | DriverStr(RepeatVVV(&mips::MipsAssembler::MsubvW, "msubv.w ${reg1}, ${reg2}, ${reg3}"), |
| 2295 | "msubv.w"); |
| 2296 | } |
| 2297 | |
| 2298 | TEST_F(AssemblerMIPS32r6Test, MsubvD) { |
| 2299 | DriverStr(RepeatVVV(&mips::MipsAssembler::MsubvD, "msubv.d ${reg1}, ${reg2}, ${reg3}"), |
| 2300 | "msubv.d"); |
| 2301 | } |
| 2302 | |
| 2303 | TEST_F(AssemblerMIPS32r6Test, FmaddW) { |
| 2304 | DriverStr(RepeatVVV(&mips::MipsAssembler::FmaddW, "fmadd.w ${reg1}, ${reg2}, ${reg3}"), |
| 2305 | "fmadd.w"); |
| 2306 | } |
| 2307 | |
| 2308 | TEST_F(AssemblerMIPS32r6Test, FmaddD) { |
| 2309 | DriverStr(RepeatVVV(&mips::MipsAssembler::FmaddD, "fmadd.d ${reg1}, ${reg2}, ${reg3}"), |
| 2310 | "fmadd.d"); |
| 2311 | } |
| 2312 | |
| 2313 | TEST_F(AssemblerMIPS32r6Test, FmsubW) { |
| 2314 | DriverStr(RepeatVVV(&mips::MipsAssembler::FmsubW, "fmsub.w ${reg1}, ${reg2}, ${reg3}"), |
| 2315 | "fmsub.w"); |
| 2316 | } |
| 2317 | |
| 2318 | TEST_F(AssemblerMIPS32r6Test, FmsubD) { |
| 2319 | DriverStr(RepeatVVV(&mips::MipsAssembler::FmsubD, "fmsub.d ${reg1}, ${reg2}, ${reg3}"), |
| 2320 | "fmsub.d"); |
| 2321 | } |
| 2322 | |
Chris Larsen | 3add9cb | 2016-04-14 14:01:33 -0700 | [diff] [blame] | 2323 | #undef __ |
| 2324 | |
| 2325 | } // namespace art |