Elliott Hughes | 2faa5f1 | 2012-01-30 14:42:07 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 16 | |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 17 | #ifndef ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_ |
| 18 | #define ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_ |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 19 | |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 20 | #include <vector> |
Vladimir Marko | 80afd02 | 2015-05-19 18:08:00 +0100 | [diff] [blame] | 21 | #include "base/bit_utils.h" |
Elliott Hughes | 7616005 | 2012-12-12 16:31:20 -0800 | [diff] [blame] | 22 | #include "base/macros.h" |
Elliott Hughes | 0f3c553 | 2012-03-30 14:51:51 -0700 | [diff] [blame] | 23 | #include "constants_x86.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 24 | #include "globals.h" |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 25 | #include "managed_register_x86.h" |
Brian Carlstrom | 578bbdc | 2011-07-21 14:07:47 -0700 | [diff] [blame] | 26 | #include "offsets.h" |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 27 | #include "utils/assembler.h" |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 28 | |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 29 | namespace art { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 30 | namespace x86 { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 31 | |
Ian Rogers | cf7f191 | 2014-10-22 22:06:39 -0700 | [diff] [blame] | 32 | class Immediate : public ValueObject { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 33 | public: |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 34 | explicit Immediate(int32_t value_in) : value_(value_in) {} |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 35 | |
| 36 | int32_t value() const { return value_; } |
| 37 | |
Andreas Gampe | ab1eb0d | 2015-02-13 19:23:55 -0800 | [diff] [blame] | 38 | bool is_int8() const { return IsInt<8>(value_); } |
| 39 | bool is_uint8() const { return IsUint<8>(value_); } |
| 40 | bool is_int16() const { return IsInt<16>(value_); } |
| 41 | bool is_uint16() const { return IsUint<16>(value_); } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 42 | |
| 43 | private: |
| 44 | const int32_t value_; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 45 | }; |
| 46 | |
| 47 | |
Ian Rogers | cf7f191 | 2014-10-22 22:06:39 -0700 | [diff] [blame] | 48 | class Operand : public ValueObject { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 49 | public: |
| 50 | uint8_t mod() const { |
| 51 | return (encoding_at(0) >> 6) & 3; |
| 52 | } |
| 53 | |
| 54 | Register rm() const { |
| 55 | return static_cast<Register>(encoding_at(0) & 7); |
| 56 | } |
| 57 | |
| 58 | ScaleFactor scale() const { |
| 59 | return static_cast<ScaleFactor>((encoding_at(1) >> 6) & 3); |
| 60 | } |
| 61 | |
| 62 | Register index() const { |
| 63 | return static_cast<Register>((encoding_at(1) >> 3) & 7); |
| 64 | } |
| 65 | |
| 66 | Register base() const { |
| 67 | return static_cast<Register>(encoding_at(1) & 7); |
| 68 | } |
| 69 | |
| 70 | int8_t disp8() const { |
| 71 | CHECK_GE(length_, 2); |
| 72 | return static_cast<int8_t>(encoding_[length_ - 1]); |
| 73 | } |
| 74 | |
| 75 | int32_t disp32() const { |
| 76 | CHECK_GE(length_, 5); |
| 77 | int32_t value; |
| 78 | memcpy(&value, &encoding_[length_ - 4], sizeof(value)); |
| 79 | return value; |
| 80 | } |
| 81 | |
| 82 | bool IsRegister(Register reg) const { |
| 83 | return ((encoding_[0] & 0xF8) == 0xC0) // Addressing mode is register only. |
| 84 | && ((encoding_[0] & 0x07) == reg); // Register codes match. |
| 85 | } |
| 86 | |
| 87 | protected: |
| 88 | // Operand can be sub classed (e.g: Address). |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 89 | Operand() : length_(0), fixup_(nullptr) { } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 90 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 91 | void SetModRM(int mod_in, Register rm_in) { |
| 92 | CHECK_EQ(mod_in & ~3, 0); |
| 93 | encoding_[0] = (mod_in << 6) | rm_in; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 94 | length_ = 1; |
| 95 | } |
| 96 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 97 | void SetSIB(ScaleFactor scale_in, Register index_in, Register base_in) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 98 | CHECK_EQ(length_, 1); |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 99 | CHECK_EQ(scale_in & ~3, 0); |
| 100 | encoding_[1] = (scale_in << 6) | (index_in << 3) | base_in; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 101 | length_ = 2; |
| 102 | } |
| 103 | |
| 104 | void SetDisp8(int8_t disp) { |
| 105 | CHECK(length_ == 1 || length_ == 2); |
| 106 | encoding_[length_++] = static_cast<uint8_t>(disp); |
| 107 | } |
| 108 | |
| 109 | void SetDisp32(int32_t disp) { |
| 110 | CHECK(length_ == 1 || length_ == 2); |
| 111 | int disp_size = sizeof(disp); |
| 112 | memmove(&encoding_[length_], &disp, disp_size); |
| 113 | length_ += disp_size; |
| 114 | } |
| 115 | |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 116 | AssemblerFixup* GetFixup() const { |
| 117 | return fixup_; |
| 118 | } |
| 119 | |
| 120 | void SetFixup(AssemblerFixup* fixup) { |
| 121 | fixup_ = fixup; |
| 122 | } |
| 123 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 124 | private: |
Ian Rogers | 1373595 | 2014-10-08 12:43:28 -0700 | [diff] [blame] | 125 | uint8_t length_; |
| 126 | uint8_t encoding_[6]; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 127 | |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 128 | // A fixup can be associated with the operand, in order to be applied after the |
| 129 | // code has been generated. This is used for constant area fixups. |
| 130 | AssemblerFixup* fixup_; |
| 131 | |
| 132 | explicit Operand(Register reg) : fixup_(nullptr) { SetModRM(3, reg); } |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 133 | |
| 134 | // Get the operand encoding byte at the given index. |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 135 | uint8_t encoding_at(int index_in) const { |
| 136 | CHECK_GE(index_in, 0); |
| 137 | CHECK_LT(index_in, length_); |
| 138 | return encoding_[index_in]; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 139 | } |
| 140 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 141 | friend class X86Assembler; |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 142 | }; |
| 143 | |
| 144 | |
| 145 | class Address : public Operand { |
| 146 | public: |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 147 | Address(Register base_in, int32_t disp) { |
| 148 | Init(base_in, disp); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 149 | } |
| 150 | |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 151 | Address(Register base_in, int32_t disp, AssemblerFixup *fixup) { |
| 152 | Init(base_in, disp); |
| 153 | SetFixup(fixup); |
| 154 | } |
| 155 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 156 | Address(Register base_in, Offset disp) { |
| 157 | Init(base_in, disp.Int32Value()); |
Ian Rogers | a04d397 | 2011-08-17 11:33:44 -0700 | [diff] [blame] | 158 | } |
| 159 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 160 | Address(Register base_in, FrameOffset disp) { |
| 161 | CHECK_EQ(base_in, ESP); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 162 | Init(ESP, disp.Int32Value()); |
| 163 | } |
| 164 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 165 | Address(Register base_in, MemberOffset disp) { |
| 166 | Init(base_in, disp.Int32Value()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 167 | } |
| 168 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 169 | void Init(Register base_in, int32_t disp) { |
| 170 | if (disp == 0 && base_in != EBP) { |
| 171 | SetModRM(0, base_in); |
| 172 | if (base_in == ESP) SetSIB(TIMES_1, ESP, base_in); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 173 | } else if (disp >= -128 && disp <= 127) { |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 174 | SetModRM(1, base_in); |
| 175 | if (base_in == ESP) SetSIB(TIMES_1, ESP, base_in); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 176 | SetDisp8(disp); |
| 177 | } else { |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 178 | SetModRM(2, base_in); |
| 179 | if (base_in == ESP) SetSIB(TIMES_1, ESP, base_in); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 180 | SetDisp32(disp); |
| 181 | } |
| 182 | } |
| 183 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 184 | Address(Register index_in, ScaleFactor scale_in, int32_t disp) { |
| 185 | CHECK_NE(index_in, ESP); // Illegal addressing mode. |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 186 | SetModRM(0, ESP); |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 187 | SetSIB(scale_in, index_in, EBP); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 188 | SetDisp32(disp); |
| 189 | } |
| 190 | |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 191 | Address(Register base_in, Register index_in, ScaleFactor scale_in, int32_t disp) { |
| 192 | CHECK_NE(index_in, ESP); // Illegal addressing mode. |
| 193 | if (disp == 0 && base_in != EBP) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 194 | SetModRM(0, ESP); |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 195 | SetSIB(scale_in, index_in, base_in); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 196 | } else if (disp >= -128 && disp <= 127) { |
| 197 | SetModRM(1, ESP); |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 198 | SetSIB(scale_in, index_in, base_in); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 199 | SetDisp8(disp); |
| 200 | } else { |
| 201 | SetModRM(2, ESP); |
Andreas Gampe | 277ccbd | 2014-11-03 21:36:10 -0800 | [diff] [blame] | 202 | SetSIB(scale_in, index_in, base_in); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 203 | SetDisp32(disp); |
| 204 | } |
| 205 | } |
| 206 | |
Ian Rogers | 1373595 | 2014-10-08 12:43:28 -0700 | [diff] [blame] | 207 | static Address Absolute(uintptr_t addr) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 208 | Address result; |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 209 | result.SetModRM(0, EBP); |
| 210 | result.SetDisp32(addr); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 211 | return result; |
| 212 | } |
| 213 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 214 | static Address Absolute(ThreadOffset<4> addr) { |
| 215 | return Absolute(addr.Int32Value()); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 216 | } |
| 217 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 218 | private: |
| 219 | Address() {} |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 220 | }; |
| 221 | |
| 222 | |
Mark Mendell | 73f455e | 2015-08-21 09:30:05 -0400 | [diff] [blame] | 223 | // This is equivalent to the Label class, used in a slightly different context. We |
| 224 | // inherit the functionality of the Label class, but prevent unintended |
| 225 | // derived-to-base conversions by making the base class private. |
| 226 | class NearLabel : private Label { |
| 227 | public: |
| 228 | NearLabel() : Label() {} |
| 229 | |
| 230 | // Expose the Label routines that we need. |
| 231 | using Label::Position; |
| 232 | using Label::LinkPosition; |
| 233 | using Label::IsBound; |
| 234 | using Label::IsUnused; |
| 235 | using Label::IsLinked; |
| 236 | |
| 237 | private: |
| 238 | using Label::BindTo; |
| 239 | using Label::LinkTo; |
| 240 | |
| 241 | friend class x86::X86Assembler; |
| 242 | |
| 243 | DISALLOW_COPY_AND_ASSIGN(NearLabel); |
| 244 | }; |
| 245 | |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 246 | /** |
| 247 | * Class to handle constant area values. |
| 248 | */ |
| 249 | class ConstantArea { |
| 250 | public: |
| 251 | ConstantArea() {} |
| 252 | |
| 253 | // Add a double to the constant area, returning the offset into |
| 254 | // the constant area where the literal resides. |
| 255 | int AddDouble(double v); |
| 256 | |
| 257 | // Add a float to the constant area, returning the offset into |
| 258 | // the constant area where the literal resides. |
| 259 | int AddFloat(float v); |
| 260 | |
| 261 | // Add an int32_t to the constant area, returning the offset into |
| 262 | // the constant area where the literal resides. |
| 263 | int AddInt32(int32_t v); |
| 264 | |
| 265 | // Add an int64_t to the constant area, returning the offset into |
| 266 | // the constant area where the literal resides. |
| 267 | int AddInt64(int64_t v); |
| 268 | |
| 269 | bool IsEmpty() const { |
| 270 | return buffer_.size() == 0; |
| 271 | } |
| 272 | |
| 273 | const std::vector<int32_t>& GetBuffer() const { |
| 274 | return buffer_; |
| 275 | } |
| 276 | |
| 277 | void AddFixup(AssemblerFixup* fixup) { |
| 278 | fixups_.push_back(fixup); |
| 279 | } |
| 280 | |
| 281 | const std::vector<AssemblerFixup*>& GetFixups() const { |
| 282 | return fixups_; |
| 283 | } |
| 284 | |
| 285 | private: |
| 286 | static constexpr size_t kEntrySize = sizeof(int32_t); |
| 287 | std::vector<int32_t> buffer_; |
| 288 | std::vector<AssemblerFixup*> fixups_; |
| 289 | }; |
Mark Mendell | 73f455e | 2015-08-21 09:30:05 -0400 | [diff] [blame] | 290 | |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 291 | class X86Assembler FINAL : public Assembler { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 292 | public: |
Roland Levillain | 3887c46 | 2015-08-12 18:15:42 +0100 | [diff] [blame] | 293 | X86Assembler() {} |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 294 | virtual ~X86Assembler() {} |
buzbee | c143c55 | 2011-08-20 17:38:58 -0700 | [diff] [blame] | 295 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 296 | /* |
| 297 | * Emit Machine Instructions. |
| 298 | */ |
| 299 | void call(Register reg); |
| 300 | void call(const Address& address); |
| 301 | void call(Label* label); |
Nicolas Geoffray | 8ccc3f5 | 2014-03-19 10:34:11 +0000 | [diff] [blame] | 302 | void call(const ExternalLabel& label); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 303 | |
| 304 | void pushl(Register reg); |
| 305 | void pushl(const Address& address); |
| 306 | void pushl(const Immediate& imm); |
| 307 | |
| 308 | void popl(Register reg); |
| 309 | void popl(const Address& address); |
| 310 | |
| 311 | void movl(Register dst, const Immediate& src); |
| 312 | void movl(Register dst, Register src); |
| 313 | |
| 314 | void movl(Register dst, const Address& src); |
| 315 | void movl(const Address& dst, Register src); |
| 316 | void movl(const Address& dst, const Immediate& imm); |
Ian Rogers | bdb0391 | 2011-09-14 00:55:44 -0700 | [diff] [blame] | 317 | void movl(const Address& dst, Label* lbl); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 318 | |
Mark Mendell | 7a08fb5 | 2015-07-15 14:09:35 -0400 | [diff] [blame] | 319 | void movntl(const Address& dst, Register src); |
| 320 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 321 | void bswapl(Register dst); |
Mark Mendell | bcee092 | 2015-09-15 21:45:01 -0400 | [diff] [blame] | 322 | void bsfl(Register dst, Register src); |
| 323 | void bsfl(Register dst, const Address& src); |
Mark Mendell | 8ae3ffb | 2015-08-12 21:16:41 -0400 | [diff] [blame] | 324 | void bsrl(Register dst, Register src); |
| 325 | void bsrl(Register dst, const Address& src); |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 326 | |
Mark Mendell | bcee092 | 2015-09-15 21:45:01 -0400 | [diff] [blame] | 327 | void rorl(Register reg, const Immediate& imm); |
| 328 | void rorl(Register operand, Register shifter); |
| 329 | void roll(Register reg, const Immediate& imm); |
| 330 | void roll(Register operand, Register shifter); |
| 331 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 332 | void movzxb(Register dst, ByteRegister src); |
| 333 | void movzxb(Register dst, const Address& src); |
| 334 | void movsxb(Register dst, ByteRegister src); |
| 335 | void movsxb(Register dst, const Address& src); |
| 336 | void movb(Register dst, const Address& src); |
| 337 | void movb(const Address& dst, ByteRegister src); |
| 338 | void movb(const Address& dst, const Immediate& imm); |
| 339 | |
| 340 | void movzxw(Register dst, Register src); |
| 341 | void movzxw(Register dst, const Address& src); |
| 342 | void movsxw(Register dst, Register src); |
| 343 | void movsxw(Register dst, const Address& src); |
| 344 | void movw(Register dst, const Address& src); |
| 345 | void movw(const Address& dst, Register src); |
Nicolas Geoffray | 26a25ef | 2014-09-30 13:54:09 +0100 | [diff] [blame] | 346 | void movw(const Address& dst, const Immediate& imm); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 347 | |
| 348 | void leal(Register dst, const Address& src); |
| 349 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 350 | void cmovl(Condition condition, Register dst, Register src); |
| 351 | |
Nicolas Geoffray | 5b4b898 | 2014-12-18 17:45:56 +0000 | [diff] [blame] | 352 | void setb(Condition condition, Register dst); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 353 | |
Nicolas Geoffray | 7fb49da | 2014-10-06 09:12:41 +0100 | [diff] [blame] | 354 | void movaps(XmmRegister dst, XmmRegister src); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 355 | void movss(XmmRegister dst, const Address& src); |
| 356 | void movss(const Address& dst, XmmRegister src); |
| 357 | void movss(XmmRegister dst, XmmRegister src); |
| 358 | |
| 359 | void movd(XmmRegister dst, Register src); |
| 360 | void movd(Register dst, XmmRegister src); |
| 361 | |
| 362 | void addss(XmmRegister dst, XmmRegister src); |
| 363 | void addss(XmmRegister dst, const Address& src); |
| 364 | void subss(XmmRegister dst, XmmRegister src); |
| 365 | void subss(XmmRegister dst, const Address& src); |
| 366 | void mulss(XmmRegister dst, XmmRegister src); |
| 367 | void mulss(XmmRegister dst, const Address& src); |
| 368 | void divss(XmmRegister dst, XmmRegister src); |
| 369 | void divss(XmmRegister dst, const Address& src); |
| 370 | |
| 371 | void movsd(XmmRegister dst, const Address& src); |
| 372 | void movsd(const Address& dst, XmmRegister src); |
| 373 | void movsd(XmmRegister dst, XmmRegister src); |
| 374 | |
Calin Juravle | 52c4896 | 2014-12-16 17:02:57 +0000 | [diff] [blame] | 375 | void psrlq(XmmRegister reg, const Immediate& shift_count); |
| 376 | void punpckldq(XmmRegister dst, XmmRegister src); |
| 377 | |
Nicolas Geoffray | 234d69d | 2015-03-09 10:28:50 +0000 | [diff] [blame] | 378 | void movhpd(XmmRegister dst, const Address& src); |
| 379 | void movhpd(const Address& dst, XmmRegister src); |
| 380 | |
| 381 | void psrldq(XmmRegister reg, const Immediate& shift_count); |
| 382 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 383 | void addsd(XmmRegister dst, XmmRegister src); |
| 384 | void addsd(XmmRegister dst, const Address& src); |
| 385 | void subsd(XmmRegister dst, XmmRegister src); |
| 386 | void subsd(XmmRegister dst, const Address& src); |
| 387 | void mulsd(XmmRegister dst, XmmRegister src); |
| 388 | void mulsd(XmmRegister dst, const Address& src); |
| 389 | void divsd(XmmRegister dst, XmmRegister src); |
| 390 | void divsd(XmmRegister dst, const Address& src); |
| 391 | |
| 392 | void cvtsi2ss(XmmRegister dst, Register src); |
| 393 | void cvtsi2sd(XmmRegister dst, Register src); |
| 394 | |
| 395 | void cvtss2si(Register dst, XmmRegister src); |
| 396 | void cvtss2sd(XmmRegister dst, XmmRegister src); |
| 397 | |
| 398 | void cvtsd2si(Register dst, XmmRegister src); |
| 399 | void cvtsd2ss(XmmRegister dst, XmmRegister src); |
| 400 | |
| 401 | void cvttss2si(Register dst, XmmRegister src); |
| 402 | void cvttsd2si(Register dst, XmmRegister src); |
| 403 | |
| 404 | void cvtdq2pd(XmmRegister dst, XmmRegister src); |
| 405 | |
| 406 | void comiss(XmmRegister a, XmmRegister b); |
| 407 | void comisd(XmmRegister a, XmmRegister b); |
Calin Juravle | ddb7df2 | 2014-11-25 20:56:51 +0000 | [diff] [blame] | 408 | void ucomiss(XmmRegister a, XmmRegister b); |
| 409 | void ucomisd(XmmRegister a, XmmRegister b); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 410 | |
Mark Mendell | fb8d279 | 2015-03-31 22:16:59 -0400 | [diff] [blame] | 411 | void roundsd(XmmRegister dst, XmmRegister src, const Immediate& imm); |
| 412 | void roundss(XmmRegister dst, XmmRegister src, const Immediate& imm); |
| 413 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 414 | void sqrtsd(XmmRegister dst, XmmRegister src); |
| 415 | void sqrtss(XmmRegister dst, XmmRegister src); |
| 416 | |
| 417 | void xorpd(XmmRegister dst, const Address& src); |
| 418 | void xorpd(XmmRegister dst, XmmRegister src); |
| 419 | void xorps(XmmRegister dst, const Address& src); |
| 420 | void xorps(XmmRegister dst, XmmRegister src); |
| 421 | |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 422 | void andpd(XmmRegister dst, XmmRegister src); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 423 | void andpd(XmmRegister dst, const Address& src); |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 424 | void andps(XmmRegister dst, XmmRegister src); |
| 425 | void andps(XmmRegister dst, const Address& src); |
| 426 | |
| 427 | void orpd(XmmRegister dst, XmmRegister src); |
| 428 | void orps(XmmRegister dst, XmmRegister src); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 429 | |
| 430 | void flds(const Address& src); |
| 431 | void fstps(const Address& dst); |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 432 | void fsts(const Address& dst); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 433 | |
| 434 | void fldl(const Address& src); |
| 435 | void fstpl(const Address& dst); |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 436 | void fstl(const Address& dst); |
| 437 | |
| 438 | void fstsw(); |
| 439 | |
| 440 | void fucompp(); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 441 | |
| 442 | void fnstcw(const Address& dst); |
| 443 | void fldcw(const Address& src); |
| 444 | |
| 445 | void fistpl(const Address& dst); |
| 446 | void fistps(const Address& dst); |
| 447 | void fildl(const Address& src); |
Roland Levillain | 0a18601 | 2015-04-13 17:00:20 +0100 | [diff] [blame] | 448 | void filds(const Address& src); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 449 | |
| 450 | void fincstp(); |
| 451 | void ffree(const Immediate& index); |
| 452 | |
| 453 | void fsin(); |
| 454 | void fcos(); |
| 455 | void fptan(); |
Mark Mendell | 24f2dfa | 2015-01-14 19:51:45 -0500 | [diff] [blame] | 456 | void fprem(); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 457 | |
| 458 | void xchgl(Register dst, Register src); |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 459 | void xchgl(Register reg, const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 460 | |
Nicolas Geoffray | 3c04974 | 2014-09-24 18:10:46 +0100 | [diff] [blame] | 461 | void cmpw(const Address& address, const Immediate& imm); |
| 462 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 463 | void cmpl(Register reg, const Immediate& imm); |
| 464 | void cmpl(Register reg0, Register reg1); |
| 465 | void cmpl(Register reg, const Address& address); |
| 466 | |
| 467 | void cmpl(const Address& address, Register reg); |
| 468 | void cmpl(const Address& address, const Immediate& imm); |
| 469 | |
| 470 | void testl(Register reg1, Register reg2); |
| 471 | void testl(Register reg, const Immediate& imm); |
Nicolas Geoffray | f12feb8 | 2014-07-17 18:32:41 +0100 | [diff] [blame] | 472 | void testl(Register reg1, const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 473 | |
| 474 | void andl(Register dst, const Immediate& imm); |
| 475 | void andl(Register dst, Register src); |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 476 | void andl(Register dst, const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 477 | |
| 478 | void orl(Register dst, const Immediate& imm); |
| 479 | void orl(Register dst, Register src); |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 480 | void orl(Register dst, const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 481 | |
| 482 | void xorl(Register dst, Register src); |
Nicolas Geoffray | b55f835 | 2014-04-07 15:26:35 +0100 | [diff] [blame] | 483 | void xorl(Register dst, const Immediate& imm); |
Nicolas Geoffray | 9574c4b | 2014-11-12 13:19:37 +0000 | [diff] [blame] | 484 | void xorl(Register dst, const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 485 | |
| 486 | void addl(Register dst, Register src); |
| 487 | void addl(Register reg, const Immediate& imm); |
| 488 | void addl(Register reg, const Address& address); |
| 489 | |
| 490 | void addl(const Address& address, Register reg); |
| 491 | void addl(const Address& address, const Immediate& imm); |
| 492 | |
| 493 | void adcl(Register dst, Register src); |
| 494 | void adcl(Register reg, const Immediate& imm); |
| 495 | void adcl(Register dst, const Address& address); |
| 496 | |
| 497 | void subl(Register dst, Register src); |
| 498 | void subl(Register reg, const Immediate& imm); |
| 499 | void subl(Register reg, const Address& address); |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 500 | void subl(const Address& address, Register src); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 501 | |
| 502 | void cdq(); |
| 503 | |
| 504 | void idivl(Register reg); |
| 505 | |
| 506 | void imull(Register dst, Register src); |
| 507 | void imull(Register reg, const Immediate& imm); |
Mark Mendell | 4a2aa4a | 2015-07-27 16:13:10 -0400 | [diff] [blame] | 508 | void imull(Register dst, Register src, const Immediate& imm); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 509 | void imull(Register reg, const Address& address); |
| 510 | |
| 511 | void imull(Register reg); |
| 512 | void imull(const Address& address); |
| 513 | |
| 514 | void mull(Register reg); |
| 515 | void mull(const Address& address); |
| 516 | |
| 517 | void sbbl(Register dst, Register src); |
| 518 | void sbbl(Register reg, const Immediate& imm); |
| 519 | void sbbl(Register reg, const Address& address); |
Mark Mendell | 09ed1a3 | 2015-03-25 08:30:06 -0400 | [diff] [blame] | 520 | void sbbl(const Address& address, Register src); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 521 | |
| 522 | void incl(Register reg); |
| 523 | void incl(const Address& address); |
| 524 | |
| 525 | void decl(Register reg); |
| 526 | void decl(const Address& address); |
| 527 | |
| 528 | void shll(Register reg, const Immediate& imm); |
| 529 | void shll(Register operand, Register shifter); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 530 | void shll(const Address& address, const Immediate& imm); |
| 531 | void shll(const Address& address, Register shifter); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 532 | void shrl(Register reg, const Immediate& imm); |
| 533 | void shrl(Register operand, Register shifter); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 534 | void shrl(const Address& address, const Immediate& imm); |
| 535 | void shrl(const Address& address, Register shifter); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 536 | void sarl(Register reg, const Immediate& imm); |
| 537 | void sarl(Register operand, Register shifter); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 538 | void sarl(const Address& address, const Immediate& imm); |
| 539 | void sarl(const Address& address, Register shifter); |
Calin Juravle | 9aec02f | 2014-11-18 23:06:35 +0000 | [diff] [blame] | 540 | void shld(Register dst, Register src, Register shifter); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 541 | void shld(Register dst, Register src, const Immediate& imm); |
Calin Juravle | 9aec02f | 2014-11-18 23:06:35 +0000 | [diff] [blame] | 542 | void shrd(Register dst, Register src, Register shifter); |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 543 | void shrd(Register dst, Register src, const Immediate& imm); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 544 | |
| 545 | void negl(Register reg); |
| 546 | void notl(Register reg); |
| 547 | |
| 548 | void enter(const Immediate& imm); |
| 549 | void leave(); |
| 550 | |
| 551 | void ret(); |
| 552 | void ret(const Immediate& imm); |
| 553 | |
| 554 | void nop(); |
| 555 | void int3(); |
| 556 | void hlt(); |
| 557 | |
| 558 | void j(Condition condition, Label* label); |
Mark Mendell | 73f455e | 2015-08-21 09:30:05 -0400 | [diff] [blame] | 559 | void j(Condition condition, NearLabel* label); |
| 560 | void jecxz(NearLabel* label); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 561 | |
| 562 | void jmp(Register reg); |
Ian Rogers | 7caad77 | 2012-03-30 01:07:54 -0700 | [diff] [blame] | 563 | void jmp(const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 564 | void jmp(Label* label); |
Mark Mendell | 73f455e | 2015-08-21 09:30:05 -0400 | [diff] [blame] | 565 | void jmp(NearLabel* label); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 566 | |
Andreas Gampe | 21030dd | 2015-05-07 14:46:15 -0700 | [diff] [blame] | 567 | void repne_scasw(); |
agicsaki | 71311f8 | 2015-07-27 11:34:13 -0700 | [diff] [blame] | 568 | void repe_cmpsw(); |
agicsaki | 970abfb | 2015-07-31 10:31:14 -0700 | [diff] [blame] | 569 | void repe_cmpsl(); |
Mark Mendell | b9c4bbe | 2015-07-01 14:26:52 -0400 | [diff] [blame] | 570 | void rep_movsw(); |
Andreas Gampe | 21030dd | 2015-05-07 14:46:15 -0700 | [diff] [blame] | 571 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 572 | X86Assembler* lock(); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 573 | void cmpxchgl(const Address& address, Register reg); |
Mark Mendell | 58d25fd | 2015-04-03 14:52:31 -0400 | [diff] [blame] | 574 | void cmpxchg8b(const Address& address); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 575 | |
Elliott Hughes | 79ab9e3 | 2012-03-12 15:41:35 -0700 | [diff] [blame] | 576 | void mfence(); |
| 577 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 578 | X86Assembler* fs(); |
Ian Rogers | befbd57 | 2014-03-06 01:13:39 -0800 | [diff] [blame] | 579 | X86Assembler* gs(); |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 580 | |
| 581 | // |
| 582 | // Macros for High-level operations. |
| 583 | // |
| 584 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 585 | void AddImmediate(Register reg, const Immediate& imm); |
| 586 | |
Roland Levillain | 647b9ed | 2014-11-27 12:06:00 +0000 | [diff] [blame] | 587 | void LoadLongConstant(XmmRegister dst, int64_t value); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 588 | void LoadDoubleConstant(XmmRegister dst, double value); |
| 589 | |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 590 | void LockCmpxchgl(const Address& address, Register reg) { |
Ian Rogers | 0d666d8 | 2011-08-14 16:03:46 -0700 | [diff] [blame] | 591 | lock()->cmpxchgl(address, reg); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 592 | } |
| 593 | |
Mark Mendell | 58d25fd | 2015-04-03 14:52:31 -0400 | [diff] [blame] | 594 | void LockCmpxchg8b(const Address& address) { |
| 595 | lock()->cmpxchg8b(address); |
| 596 | } |
| 597 | |
Ian Rogers | b033c75 | 2011-07-20 12:22:35 -0700 | [diff] [blame] | 598 | // |
| 599 | // Misc. functionality |
| 600 | // |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 601 | int PreferredLoopAlignment() { return 16; } |
| 602 | void Align(int alignment, int offset); |
Andreas Gampe | 85b62f2 | 2015-09-09 13:15:38 -0700 | [diff] [blame] | 603 | void Bind(Label* label) OVERRIDE; |
| 604 | void Jump(Label* label) OVERRIDE { |
| 605 | jmp(label); |
| 606 | } |
Mark Mendell | 73f455e | 2015-08-21 09:30:05 -0400 | [diff] [blame] | 607 | void Bind(NearLabel* label); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 608 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 609 | // |
| 610 | // Overridden common assembler high-level functionality |
| 611 | // |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 612 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 613 | // Emit code that will create an activation on the stack |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 614 | void BuildFrame(size_t frame_size, ManagedRegister method_reg, |
| 615 | const std::vector<ManagedRegister>& callee_save_regs, |
| 616 | const ManagedRegisterEntrySpills& entry_spills) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 617 | |
| 618 | // Emit code that will remove an activation from the stack |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 619 | void RemoveFrame(size_t frame_size, const std::vector<ManagedRegister>& callee_save_regs) |
| 620 | OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 621 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 622 | void IncreaseFrameSize(size_t adjust) OVERRIDE; |
| 623 | void DecreaseFrameSize(size_t adjust) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 624 | |
| 625 | // Store routines |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 626 | void Store(FrameOffset offs, ManagedRegister src, size_t size) OVERRIDE; |
| 627 | void StoreRef(FrameOffset dest, ManagedRegister src) OVERRIDE; |
| 628 | void StoreRawPtr(FrameOffset dest, ManagedRegister src) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 629 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 630 | void StoreImmediateToFrame(FrameOffset dest, uint32_t imm, ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 631 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 632 | void StoreImmediateToThread32(ThreadOffset<4> dest, uint32_t imm, ManagedRegister scratch) |
| 633 | OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 634 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 635 | void StoreStackOffsetToThread32(ThreadOffset<4> thr_offs, FrameOffset fr_offs, |
| 636 | ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 637 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 638 | void StoreStackPointerToThread32(ThreadOffset<4> thr_offs) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 639 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 640 | void StoreSpanning(FrameOffset dest, ManagedRegister src, FrameOffset in_off, |
| 641 | ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 642 | |
| 643 | // Load routines |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 644 | void Load(ManagedRegister dest, FrameOffset src, size_t size) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 645 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 646 | void LoadFromThread32(ManagedRegister dest, ThreadOffset<4> src, size_t size) OVERRIDE; |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 647 | |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 648 | void LoadRef(ManagedRegister dest, FrameOffset src) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 649 | |
Mathieu Chartier | e401d14 | 2015-04-22 13:56:20 -0700 | [diff] [blame] | 650 | void LoadRef(ManagedRegister dest, ManagedRegister base, MemberOffset offs, |
Roland Levillain | 4d02711 | 2015-07-01 15:41:14 +0100 | [diff] [blame] | 651 | bool unpoison_reference) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 652 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 653 | void LoadRawPtr(ManagedRegister dest, ManagedRegister base, Offset offs) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 654 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 655 | void LoadRawPtrFromThread32(ManagedRegister dest, ThreadOffset<4> offs) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 656 | |
| 657 | // Copying routines |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 658 | void Move(ManagedRegister dest, ManagedRegister src, size_t size) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 659 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 660 | void CopyRawPtrFromThread32(FrameOffset fr_offs, ThreadOffset<4> thr_offs, |
| 661 | ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 662 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 663 | void CopyRawPtrToThread32(ThreadOffset<4> thr_offs, FrameOffset fr_offs, ManagedRegister scratch) |
| 664 | OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 665 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 666 | void CopyRef(FrameOffset dest, FrameOffset src, ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 667 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 668 | void Copy(FrameOffset dest, FrameOffset src, ManagedRegister scratch, size_t size) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 669 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 670 | void Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset, ManagedRegister scratch, |
| 671 | size_t size) OVERRIDE; |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 672 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 673 | void Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src, ManagedRegister scratch, |
| 674 | size_t size) OVERRIDE; |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 675 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 676 | void Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset, ManagedRegister scratch, |
| 677 | size_t size) OVERRIDE; |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 678 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 679 | void Copy(ManagedRegister dest, Offset dest_offset, ManagedRegister src, Offset src_offset, |
| 680 | ManagedRegister scratch, size_t size) OVERRIDE; |
Ian Rogers | 5a7a74a | 2011-09-26 16:32:29 -0700 | [diff] [blame] | 681 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 682 | void Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset, |
| 683 | ManagedRegister scratch, size_t size) OVERRIDE; |
Ian Rogers | dc51b79 | 2011-09-22 20:41:37 -0700 | [diff] [blame] | 684 | |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 685 | void MemoryBarrier(ManagedRegister) OVERRIDE; |
Ian Rogers | e5de95b | 2011-09-18 20:31:38 -0700 | [diff] [blame] | 686 | |
jeffhao | 58136ca | 2012-05-24 13:40:11 -0700 | [diff] [blame] | 687 | // Sign extension |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 688 | void SignExtend(ManagedRegister mreg, size_t size) OVERRIDE; |
jeffhao | 58136ca | 2012-05-24 13:40:11 -0700 | [diff] [blame] | 689 | |
jeffhao | cee4d0c | 2012-06-15 14:42:01 -0700 | [diff] [blame] | 690 | // Zero extension |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 691 | void ZeroExtend(ManagedRegister mreg, size_t size) OVERRIDE; |
jeffhao | cee4d0c | 2012-06-15 14:42:01 -0700 | [diff] [blame] | 692 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 693 | // Exploit fast access in managed code to Thread::Current() |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 694 | void GetCurrentThread(ManagedRegister tr) OVERRIDE; |
| 695 | void GetCurrentThread(FrameOffset dest_offset, ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 696 | |
Mathieu Chartier | 2cebb24 | 2015-04-21 16:50:40 -0700 | [diff] [blame] | 697 | // Set up out_reg to hold a Object** into the handle scope, or to be null if the |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 698 | // value is null and null_allowed. in_reg holds a possibly stale reference |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 699 | // that can be used to avoid loading the handle scope entry to see if the value is |
Mathieu Chartier | 2cebb24 | 2015-04-21 16:50:40 -0700 | [diff] [blame] | 700 | // null. |
| 701 | void CreateHandleScopeEntry(ManagedRegister out_reg, FrameOffset handlescope_offset, |
| 702 | ManagedRegister in_reg, bool null_allowed) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 703 | |
Mathieu Chartier | 2cebb24 | 2015-04-21 16:50:40 -0700 | [diff] [blame] | 704 | // Set up out_off to hold a Object** into the handle scope, or to be null if the |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 705 | // value is null and null_allowed. |
Mathieu Chartier | 2cebb24 | 2015-04-21 16:50:40 -0700 | [diff] [blame] | 706 | void CreateHandleScopeEntry(FrameOffset out_off, FrameOffset handlescope_offset, |
| 707 | ManagedRegister scratch, bool null_allowed) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 708 | |
Mathieu Chartier | eb8167a | 2014-05-07 15:43:14 -0700 | [diff] [blame] | 709 | // src holds a handle scope entry (Object**) load this into dst |
| 710 | void LoadReferenceFromHandleScope(ManagedRegister dst, ManagedRegister src) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 711 | |
| 712 | // Heap::VerifyObject on src. In some cases (such as a reference to this) we |
| 713 | // know that src may not be null. |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 714 | void VerifyObject(ManagedRegister src, bool could_be_null) OVERRIDE; |
| 715 | void VerifyObject(FrameOffset src, bool could_be_null) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 716 | |
| 717 | // Call to address held at [base+offset] |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 718 | void Call(ManagedRegister base, Offset offset, ManagedRegister scratch) OVERRIDE; |
| 719 | void Call(FrameOffset base, Offset offset, ManagedRegister scratch) OVERRIDE; |
| 720 | void CallFromThread32(ThreadOffset<4> offset, ManagedRegister scratch) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 721 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 722 | // Generate code to check if Thread::Current()->exception_ is non-null |
| 723 | // and branch to a ExceptionSlowPath if it is. |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 724 | void ExceptionPoll(ManagedRegister scratch, size_t stack_adjust) OVERRIDE; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 725 | |
Roland Levillain | 4d02711 | 2015-07-01 15:41:14 +0100 | [diff] [blame] | 726 | // |
| 727 | // Heap poisoning. |
| 728 | // |
| 729 | |
| 730 | // Poison a heap reference contained in `reg`. |
| 731 | void PoisonHeapReference(Register reg) { negl(reg); } |
| 732 | // Unpoison a heap reference contained in `reg`. |
| 733 | void UnpoisonHeapReference(Register reg) { negl(reg); } |
| 734 | // Unpoison a heap reference contained in `reg` if heap poisoning is enabled. |
| 735 | void MaybeUnpoisonHeapReference(Register reg) { |
| 736 | if (kPoisonHeapReferences) { |
| 737 | UnpoisonHeapReference(reg); |
| 738 | } |
| 739 | } |
| 740 | |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 741 | // Add a double to the constant area, returning the offset into |
| 742 | // the constant area where the literal resides. |
| 743 | int AddDouble(double v) { return constant_area_.AddDouble(v); } |
| 744 | |
| 745 | // Add a float to the constant area, returning the offset into |
| 746 | // the constant area where the literal resides. |
| 747 | int AddFloat(float v) { return constant_area_.AddFloat(v); } |
| 748 | |
| 749 | // Add an int32_t to the constant area, returning the offset into |
| 750 | // the constant area where the literal resides. |
| 751 | int AddInt32(int32_t v) { return constant_area_.AddInt32(v); } |
| 752 | |
| 753 | // Add an int64_t to the constant area, returning the offset into |
| 754 | // the constant area where the literal resides. |
| 755 | int AddInt64(int64_t v) { return constant_area_.AddInt64(v); } |
| 756 | |
| 757 | // Add the contents of the constant area to the assembler buffer. |
| 758 | void AddConstantArea(); |
| 759 | |
| 760 | // Is the constant area empty? Return true if there are no literals in the constant area. |
| 761 | bool IsConstantAreaEmpty() const { return constant_area_.IsEmpty(); } |
| 762 | void AddConstantAreaFixup(AssemblerFixup* fixup) { constant_area_.AddFixup(fixup); } |
| 763 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 764 | private: |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 765 | inline void EmitUint8(uint8_t value); |
| 766 | inline void EmitInt32(int32_t value); |
| 767 | inline void EmitRegisterOperand(int rm, int reg); |
| 768 | inline void EmitXmmRegisterOperand(int rm, XmmRegister reg); |
| 769 | inline void EmitFixup(AssemblerFixup* fixup); |
| 770 | inline void EmitOperandSizeOverride(); |
| 771 | |
| 772 | void EmitOperand(int rm, const Operand& operand); |
| 773 | void EmitImmediate(const Immediate& imm); |
| 774 | void EmitComplex(int rm, const Operand& operand, const Immediate& immediate); |
| 775 | void EmitLabel(Label* label, int instruction_size); |
| 776 | void EmitLabelLink(Label* label); |
Mark Mendell | 73f455e | 2015-08-21 09:30:05 -0400 | [diff] [blame] | 777 | void EmitLabelLink(NearLabel* label); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 778 | |
Mark P Mendell | 7394569 | 2015-04-29 14:56:17 +0000 | [diff] [blame] | 779 | void EmitGenericShift(int rm, const Operand& operand, const Immediate& imm); |
| 780 | void EmitGenericShift(int rm, const Operand& operand, Register shifter); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 781 | |
Mark Mendell | 0616ae0 | 2015-04-17 12:49:27 -0400 | [diff] [blame] | 782 | ConstantArea constant_area_; |
| 783 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 784 | DISALLOW_COPY_AND_ASSIGN(X86Assembler); |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 785 | }; |
| 786 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 787 | inline void X86Assembler::EmitUint8(uint8_t value) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 788 | buffer_.Emit<uint8_t>(value); |
| 789 | } |
| 790 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 791 | inline void X86Assembler::EmitInt32(int32_t value) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 792 | buffer_.Emit<int32_t>(value); |
| 793 | } |
| 794 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 795 | inline void X86Assembler::EmitRegisterOperand(int rm, int reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 796 | CHECK_GE(rm, 0); |
| 797 | CHECK_LT(rm, 8); |
| 798 | buffer_.Emit<uint8_t>(0xC0 + (rm << 3) + reg); |
| 799 | } |
| 800 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 801 | inline void X86Assembler::EmitXmmRegisterOperand(int rm, XmmRegister reg) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 802 | EmitRegisterOperand(rm, static_cast<Register>(reg)); |
| 803 | } |
| 804 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 805 | inline void X86Assembler::EmitFixup(AssemblerFixup* fixup) { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 806 | buffer_.EmitFixup(fixup); |
| 807 | } |
| 808 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 809 | inline void X86Assembler::EmitOperandSizeOverride() { |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 810 | EmitUint8(0x66); |
| 811 | } |
| 812 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 813 | // Slowpath entered when Thread::Current()->_exception is non-null |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 814 | class X86ExceptionSlowPath FINAL : public SlowPath { |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 815 | public: |
Brian Carlstrom | 93ba893 | 2013-07-17 21:31:49 -0700 | [diff] [blame] | 816 | explicit X86ExceptionSlowPath(size_t stack_adjust) : stack_adjust_(stack_adjust) {} |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 817 | virtual void Emit(Assembler *sp_asm) OVERRIDE; |
Ian Rogers | 00f7d0e | 2012-07-19 15:28:27 -0700 | [diff] [blame] | 818 | private: |
| 819 | const size_t stack_adjust_; |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 820 | }; |
| 821 | |
Ian Rogers | 2c8f653 | 2011-09-02 17:16:34 -0700 | [diff] [blame] | 822 | } // namespace x86 |
Carl Shapiro | 6b6b5f0 | 2011-06-21 15:05:09 -0700 | [diff] [blame] | 823 | } // namespace art |
Carl Shapiro | a5d5cfd | 2011-06-21 12:46:59 -0700 | [diff] [blame] | 824 | |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 825 | #endif // ART_COMPILER_UTILS_X86_ASSEMBLER_X86_H_ |