Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| 17 | /* This file contains codegen for the Thumb2 ISA. */ |
| 18 | |
| 19 | #include "arm_lir.h" |
| 20 | #include "codegen_arm.h" |
| 21 | #include "dex/quick/mir_to_lir-inl.h" |
Ian Rogers | 166db04 | 2013-07-26 12:05:57 -0700 | [diff] [blame] | 22 | #include "entrypoints/quick/quick_entrypoints.h" |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 23 | |
| 24 | namespace art { |
| 25 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 26 | /* |
| 27 | * The sparse table in the literal pool is an array of <key,displacement> |
| 28 | * pairs. For each set, we'll load them as a pair using ldmia. |
| 29 | * This means that the register number of the temp we use for the key |
| 30 | * must be lower than the reg for the displacement. |
| 31 | * |
| 32 | * The test loop will look something like: |
| 33 | * |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 34 | * adr r_base, <table> |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 35 | * ldr r_val, [rARM_SP, v_reg_off] |
| 36 | * mov r_idx, #table_size |
| 37 | * lp: |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 38 | * ldmia r_base!, {r_key, r_disp} |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 39 | * sub r_idx, #1 |
| 40 | * cmp r_val, r_key |
| 41 | * ifeq |
| 42 | * add rARM_PC, r_disp ; This is the branch from which we compute displacement |
| 43 | * cbnz r_idx, lp |
| 44 | */ |
| 45 | void ArmMir2Lir::GenSparseSwitch(MIR* mir, uint32_t table_offset, |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 46 | RegLocation rl_src) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 47 | const uint16_t* table = cu_->insns + current_dalvik_offset_ + table_offset; |
| 48 | if (cu_->verbose) { |
| 49 | DumpSparseSwitchTable(table); |
| 50 | } |
| 51 | // Add the table to the list - we'll process it later |
| 52 | SwitchTable *tab_rec = |
Vladimir Marko | 83cc7ae | 2014-02-12 18:02:05 +0000 | [diff] [blame] | 53 | static_cast<SwitchTable*>(arena_->Alloc(sizeof(SwitchTable), kArenaAllocData)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 54 | tab_rec->table = table; |
| 55 | tab_rec->vaddr = current_dalvik_offset_; |
buzbee | 0d82948 | 2013-10-11 15:24:55 -0700 | [diff] [blame] | 56 | uint32_t size = table[1]; |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 57 | tab_rec->targets = static_cast<LIR**>(arena_->Alloc(size * sizeof(LIR*), kArenaAllocLIR)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 58 | switch_tables_.Insert(tab_rec); |
| 59 | |
| 60 | // Get the switch value |
| 61 | rl_src = LoadValue(rl_src, kCoreReg); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 62 | RegStorage r_base = AllocTemp(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 63 | /* Allocate key and disp temps */ |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 64 | RegStorage r_key = AllocTemp(); |
| 65 | RegStorage r_disp = AllocTemp(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 66 | // Make sure r_key's register number is less than r_disp's number for ldmia |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 67 | if (r_key.GetReg() > r_disp.GetReg()) { |
| 68 | RegStorage tmp = r_disp; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 69 | r_disp = r_key; |
| 70 | r_key = tmp; |
| 71 | } |
| 72 | // Materialize a pointer to the switch table |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 73 | NewLIR3(kThumb2Adr, r_base.GetReg(), 0, WrapPointer(tab_rec)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 74 | // Set up r_idx |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 75 | RegStorage r_idx = AllocTemp(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 76 | LoadConstant(r_idx, size); |
| 77 | // Establish loop branch target |
| 78 | LIR* target = NewLIR0(kPseudoTargetLabel); |
| 79 | // Load next key/disp |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 80 | NewLIR2(kThumb2LdmiaWB, r_base.GetReg(), (1 << r_key.GetRegNum()) | (1 << r_disp.GetRegNum())); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 81 | OpRegReg(kOpCmp, r_key, rl_src.reg); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 82 | // Go if match. NOTE: No instruction set switch here - must stay Thumb2 |
Dave Allison | 3da67a5 | 2014-04-02 17:03:45 -0700 | [diff] [blame] | 83 | LIR* it = OpIT(kCondEq, ""); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 84 | LIR* switch_branch = NewLIR1(kThumb2AddPCR, r_disp.GetReg()); |
Dave Allison | 3da67a5 | 2014-04-02 17:03:45 -0700 | [diff] [blame] | 85 | OpEndIT(it); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 86 | tab_rec->anchor = switch_branch; |
| 87 | // Needs to use setflags encoding here |
Vladimir Marko | dbb8c49 | 2014-02-28 17:36:39 +0000 | [diff] [blame] | 88 | OpRegRegImm(kOpSub, r_idx, r_idx, 1); // For value == 1, this should set flags. |
| 89 | DCHECK(last_lir_insn_->u.m.def_mask & ENCODE_CCODE); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 90 | OpCondBranch(kCondNe, target); |
| 91 | } |
| 92 | |
| 93 | |
| 94 | void ArmMir2Lir::GenPackedSwitch(MIR* mir, uint32_t table_offset, |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 95 | RegLocation rl_src) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 96 | const uint16_t* table = cu_->insns + current_dalvik_offset_ + table_offset; |
| 97 | if (cu_->verbose) { |
| 98 | DumpPackedSwitchTable(table); |
| 99 | } |
| 100 | // Add the table to the list - we'll process it later |
| 101 | SwitchTable *tab_rec = |
Vladimir Marko | 83cc7ae | 2014-02-12 18:02:05 +0000 | [diff] [blame] | 102 | static_cast<SwitchTable*>(arena_->Alloc(sizeof(SwitchTable), kArenaAllocData)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 103 | tab_rec->table = table; |
| 104 | tab_rec->vaddr = current_dalvik_offset_; |
buzbee | 0d82948 | 2013-10-11 15:24:55 -0700 | [diff] [blame] | 105 | uint32_t size = table[1]; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 106 | tab_rec->targets = |
Vladimir Marko | 83cc7ae | 2014-02-12 18:02:05 +0000 | [diff] [blame] | 107 | static_cast<LIR**>(arena_->Alloc(size * sizeof(LIR*), kArenaAllocLIR)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 108 | switch_tables_.Insert(tab_rec); |
| 109 | |
| 110 | // Get the switch value |
| 111 | rl_src = LoadValue(rl_src, kCoreReg); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 112 | RegStorage table_base = AllocTemp(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 113 | // Materialize a pointer to the switch table |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 114 | NewLIR3(kThumb2Adr, table_base.GetReg(), 0, WrapPointer(tab_rec)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 115 | int low_key = s4FromSwitchData(&table[2]); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 116 | RegStorage keyReg; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 117 | // Remove the bias, if necessary |
| 118 | if (low_key == 0) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 119 | keyReg = rl_src.reg; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 120 | } else { |
| 121 | keyReg = AllocTemp(); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 122 | OpRegRegImm(kOpSub, keyReg, rl_src.reg, low_key); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 123 | } |
| 124 | // Bounds check - if < 0 or >= size continue following switch |
| 125 | OpRegImm(kOpCmp, keyReg, size-1); |
| 126 | LIR* branch_over = OpCondBranch(kCondHi, NULL); |
| 127 | |
| 128 | // Load the displacement from the switch table |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 129 | RegStorage disp_reg = AllocTemp(); |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 130 | LoadBaseIndexed(table_base, keyReg, disp_reg, 2, k32); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 131 | |
| 132 | // ..and go! NOTE: No instruction set switch here - must stay Thumb2 |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 133 | LIR* switch_branch = NewLIR1(kThumb2AddPCR, disp_reg.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 134 | tab_rec->anchor = switch_branch; |
| 135 | |
| 136 | /* branch_over target here */ |
| 137 | LIR* target = NewLIR0(kPseudoTargetLabel); |
| 138 | branch_over->target = target; |
| 139 | } |
| 140 | |
| 141 | /* |
| 142 | * Array data table format: |
| 143 | * ushort ident = 0x0300 magic value |
| 144 | * ushort width width of each element in the table |
| 145 | * uint size number of elements in the table |
| 146 | * ubyte data[size*width] table of data values (may contain a single-byte |
| 147 | * padding at the end) |
| 148 | * |
| 149 | * Total size is 4+(width * size + 1)/2 16-bit code units. |
| 150 | */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 151 | void ArmMir2Lir::GenFillArrayData(uint32_t table_offset, RegLocation rl_src) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 152 | const uint16_t* table = cu_->insns + current_dalvik_offset_ + table_offset; |
| 153 | // Add the table to the list - we'll process it later |
| 154 | FillArrayData *tab_rec = |
Vladimir Marko | 83cc7ae | 2014-02-12 18:02:05 +0000 | [diff] [blame] | 155 | static_cast<FillArrayData*>(arena_->Alloc(sizeof(FillArrayData), kArenaAllocData)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 156 | tab_rec->table = table; |
| 157 | tab_rec->vaddr = current_dalvik_offset_; |
| 158 | uint16_t width = tab_rec->table[1]; |
| 159 | uint32_t size = tab_rec->table[2] | ((static_cast<uint32_t>(tab_rec->table[3])) << 16); |
| 160 | tab_rec->size = (size * width) + 8; |
| 161 | |
| 162 | fill_array_data_.Insert(tab_rec); |
| 163 | |
| 164 | // Making a call - use explicit registers |
| 165 | FlushAllRegs(); /* Everything to home location */ |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 166 | LoadValueDirectFixed(rl_src, rs_r0); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 167 | LoadWordDisp(rs_rARM_SELF, QUICK_ENTRYPOINT_OFFSET(4, pHandleFillArrayData).Int32Value(), |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 168 | rs_rARM_LR); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 169 | // Materialize a pointer to the fill data image |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 170 | NewLIR3(kThumb2Adr, rs_r1.GetReg(), 0, WrapPointer(tab_rec)); |
Vladimir Marko | 31c2aac | 2013-12-09 16:31:19 +0000 | [diff] [blame] | 171 | ClobberCallerSave(); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 172 | LIR* call_inst = OpReg(kOpBlx, rs_rARM_LR); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 173 | MarkSafepointPC(call_inst); |
| 174 | } |
| 175 | |
| 176 | /* |
Ian Rogers | d9c4fc9 | 2013-10-01 19:45:43 -0700 | [diff] [blame] | 177 | * Handle unlocked -> thin locked transition inline or else call out to quick entrypoint. For more |
| 178 | * details see monitor.cc. |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 179 | */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 180 | void ArmMir2Lir::GenMonitorEnter(int opt_flags, RegLocation rl_src) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 181 | FlushAllRegs(); |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 182 | // FIXME: need separate LoadValues for object references. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 183 | LoadValueDirectFixed(rl_src, rs_r0); // Get obj |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 184 | LockCallTemps(); // Prepare for explicit register usage |
Ian Rogers | d9c4fc9 | 2013-10-01 19:45:43 -0700 | [diff] [blame] | 185 | constexpr bool kArchVariantHasGoodBranchPredictor = false; // TODO: true if cortex-A15. |
| 186 | if (kArchVariantHasGoodBranchPredictor) { |
Dave Allison | f943914 | 2014-03-27 15:10:22 -0700 | [diff] [blame] | 187 | LIR* null_check_branch = nullptr; |
Ian Rogers | d9c4fc9 | 2013-10-01 19:45:43 -0700 | [diff] [blame] | 188 | if ((opt_flags & MIR_IGNORE_NULL_CHECK) && !(cu_->disable_opt & (1 << kNullCheckElimination))) { |
| 189 | null_check_branch = nullptr; // No null check. |
| 190 | } else { |
| 191 | // If the null-check fails its handled by the slow-path to reduce exception related meta-data. |
Dave Allison | f943914 | 2014-03-27 15:10:22 -0700 | [diff] [blame] | 192 | if (Runtime::Current()->ExplicitNullChecks()) { |
| 193 | null_check_branch = OpCmpImmBranch(kCondEq, rs_r0, 0, NULL); |
| 194 | } |
Ian Rogers | d9c4fc9 | 2013-10-01 19:45:43 -0700 | [diff] [blame] | 195 | } |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 196 | Load32Disp(rs_rARM_SELF, Thread::ThinLockIdOffset<4>().Int32Value(), rs_r2); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 197 | NewLIR3(kThumb2Ldrex, rs_r1.GetReg(), rs_r0.GetReg(), |
| 198 | mirror::Object::MonitorOffset().Int32Value() >> 2); |
Dave Allison | f943914 | 2014-03-27 15:10:22 -0700 | [diff] [blame] | 199 | MarkPossibleNullPointerException(opt_flags); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 200 | LIR* not_unlocked_branch = OpCmpImmBranch(kCondNe, rs_r1, 0, NULL); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 201 | NewLIR4(kThumb2Strex, rs_r1.GetReg(), rs_r2.GetReg(), rs_r0.GetReg(), |
| 202 | mirror::Object::MonitorOffset().Int32Value() >> 2); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 203 | LIR* lock_success_branch = OpCmpImmBranch(kCondEq, rs_r1, 0, NULL); |
Ian Rogers | d9c4fc9 | 2013-10-01 19:45:43 -0700 | [diff] [blame] | 204 | |
| 205 | |
| 206 | LIR* slow_path_target = NewLIR0(kPseudoTargetLabel); |
| 207 | not_unlocked_branch->target = slow_path_target; |
| 208 | if (null_check_branch != nullptr) { |
| 209 | null_check_branch->target = slow_path_target; |
| 210 | } |
| 211 | // TODO: move to a slow path. |
| 212 | // Go expensive route - artLockObjectFromCode(obj); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 213 | LoadWordDisp(rs_rARM_SELF, QUICK_ENTRYPOINT_OFFSET(4, pLockObject).Int32Value(), rs_rARM_LR); |
Vladimir Marko | 31c2aac | 2013-12-09 16:31:19 +0000 | [diff] [blame] | 214 | ClobberCallerSave(); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 215 | LIR* call_inst = OpReg(kOpBlx, rs_rARM_LR); |
Ian Rogers | d9c4fc9 | 2013-10-01 19:45:43 -0700 | [diff] [blame] | 216 | MarkSafepointPC(call_inst); |
| 217 | |
| 218 | LIR* success_target = NewLIR0(kPseudoTargetLabel); |
| 219 | lock_success_branch->target = success_target; |
| 220 | GenMemBarrier(kLoadLoad); |
| 221 | } else { |
| 222 | // Explicit null-check as slow-path is entered using an IT. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 223 | GenNullCheck(rs_r0, opt_flags); |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 224 | Load32Disp(rs_rARM_SELF, Thread::ThinLockIdOffset<4>().Int32Value(), rs_r2); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 225 | NewLIR3(kThumb2Ldrex, rs_r1.GetReg(), rs_r0.GetReg(), |
| 226 | mirror::Object::MonitorOffset().Int32Value() >> 2); |
Dave Allison | f943914 | 2014-03-27 15:10:22 -0700 | [diff] [blame] | 227 | MarkPossibleNullPointerException(opt_flags); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 228 | OpRegImm(kOpCmp, rs_r1, 0); |
Dave Allison | 3da67a5 | 2014-04-02 17:03:45 -0700 | [diff] [blame] | 229 | LIR* it = OpIT(kCondEq, ""); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 230 | NewLIR4(kThumb2Strex/*eq*/, rs_r1.GetReg(), rs_r2.GetReg(), rs_r0.GetReg(), |
| 231 | mirror::Object::MonitorOffset().Int32Value() >> 2); |
Dave Allison | 3da67a5 | 2014-04-02 17:03:45 -0700 | [diff] [blame] | 232 | OpEndIT(it); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 233 | OpRegImm(kOpCmp, rs_r1, 0); |
Dave Allison | 3da67a5 | 2014-04-02 17:03:45 -0700 | [diff] [blame] | 234 | it = OpIT(kCondNe, "T"); |
Ian Rogers | d9c4fc9 | 2013-10-01 19:45:43 -0700 | [diff] [blame] | 235 | // Go expensive route - artLockObjectFromCode(self, obj); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 236 | LoadWordDisp/*ne*/(rs_rARM_SELF, QUICK_ENTRYPOINT_OFFSET(4, pLockObject).Int32Value(), |
| 237 | rs_rARM_LR); |
Vladimir Marko | 31c2aac | 2013-12-09 16:31:19 +0000 | [diff] [blame] | 238 | ClobberCallerSave(); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 239 | LIR* call_inst = OpReg(kOpBlx/*ne*/, rs_rARM_LR); |
Dave Allison | 3da67a5 | 2014-04-02 17:03:45 -0700 | [diff] [blame] | 240 | OpEndIT(it); |
Ian Rogers | d9c4fc9 | 2013-10-01 19:45:43 -0700 | [diff] [blame] | 241 | MarkSafepointPC(call_inst); |
| 242 | GenMemBarrier(kLoadLoad); |
| 243 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 244 | } |
| 245 | |
| 246 | /* |
Ian Rogers | d9c4fc9 | 2013-10-01 19:45:43 -0700 | [diff] [blame] | 247 | * Handle thin locked -> unlocked transition inline or else call out to quick entrypoint. For more |
| 248 | * details see monitor.cc. Note the code below doesn't use ldrex/strex as the code holds the lock |
| 249 | * and can only give away ownership if its suspended. |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 250 | */ |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 251 | void ArmMir2Lir::GenMonitorExit(int opt_flags, RegLocation rl_src) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 252 | FlushAllRegs(); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 253 | LoadValueDirectFixed(rl_src, rs_r0); // Get obj |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 254 | LockCallTemps(); // Prepare for explicit register usage |
Dave Allison | f943914 | 2014-03-27 15:10:22 -0700 | [diff] [blame] | 255 | LIR* null_check_branch = nullptr; |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 256 | Load32Disp(rs_rARM_SELF, Thread::ThinLockIdOffset<4>().Int32Value(), rs_r2); |
Ian Rogers | d9c4fc9 | 2013-10-01 19:45:43 -0700 | [diff] [blame] | 257 | constexpr bool kArchVariantHasGoodBranchPredictor = false; // TODO: true if cortex-A15. |
| 258 | if (kArchVariantHasGoodBranchPredictor) { |
| 259 | if ((opt_flags & MIR_IGNORE_NULL_CHECK) && !(cu_->disable_opt & (1 << kNullCheckElimination))) { |
| 260 | null_check_branch = nullptr; // No null check. |
| 261 | } else { |
| 262 | // If the null-check fails its handled by the slow-path to reduce exception related meta-data. |
Dave Allison | f943914 | 2014-03-27 15:10:22 -0700 | [diff] [blame] | 263 | if (Runtime::Current()->ExplicitNullChecks()) { |
| 264 | null_check_branch = OpCmpImmBranch(kCondEq, rs_r0, 0, NULL); |
| 265 | } |
Ian Rogers | d9c4fc9 | 2013-10-01 19:45:43 -0700 | [diff] [blame] | 266 | } |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 267 | Load32Disp(rs_r0, mirror::Object::MonitorOffset().Int32Value(), rs_r1); |
Dave Allison | f943914 | 2014-03-27 15:10:22 -0700 | [diff] [blame] | 268 | MarkPossibleNullPointerException(opt_flags); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 269 | LoadConstantNoClobber(rs_r3, 0); |
| 270 | LIR* slow_unlock_branch = OpCmpBranch(kCondNe, rs_r1, rs_r2, NULL); |
Andreas Gampe | 9b9dec8 | 2014-05-13 19:01:42 -0700 | [diff] [blame] | 271 | GenMemBarrier(kStoreLoad); |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 272 | Store32Disp(rs_r0, mirror::Object::MonitorOffset().Int32Value(), rs_r3); |
Ian Rogers | d9c4fc9 | 2013-10-01 19:45:43 -0700 | [diff] [blame] | 273 | LIR* unlock_success_branch = OpUnconditionalBranch(NULL); |
| 274 | |
| 275 | LIR* slow_path_target = NewLIR0(kPseudoTargetLabel); |
| 276 | slow_unlock_branch->target = slow_path_target; |
| 277 | if (null_check_branch != nullptr) { |
| 278 | null_check_branch->target = slow_path_target; |
| 279 | } |
| 280 | // TODO: move to a slow path. |
| 281 | // Go expensive route - artUnlockObjectFromCode(obj); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 282 | LoadWordDisp(rs_rARM_SELF, QUICK_ENTRYPOINT_OFFSET(4, pUnlockObject).Int32Value(), rs_rARM_LR); |
Vladimir Marko | 31c2aac | 2013-12-09 16:31:19 +0000 | [diff] [blame] | 283 | ClobberCallerSave(); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 284 | LIR* call_inst = OpReg(kOpBlx, rs_rARM_LR); |
Ian Rogers | d9c4fc9 | 2013-10-01 19:45:43 -0700 | [diff] [blame] | 285 | MarkSafepointPC(call_inst); |
| 286 | |
| 287 | LIR* success_target = NewLIR0(kPseudoTargetLabel); |
| 288 | unlock_success_branch->target = success_target; |
Ian Rogers | d9c4fc9 | 2013-10-01 19:45:43 -0700 | [diff] [blame] | 289 | } else { |
| 290 | // Explicit null-check as slow-path is entered using an IT. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 291 | GenNullCheck(rs_r0, opt_flags); |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 292 | Load32Disp(rs_r0, mirror::Object::MonitorOffset().Int32Value(), rs_r1); // Get lock |
Dave Allison | b373e09 | 2014-02-20 16:06:36 -0800 | [diff] [blame] | 293 | MarkPossibleNullPointerException(opt_flags); |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 294 | Load32Disp(rs_rARM_SELF, Thread::ThinLockIdOffset<4>().Int32Value(), rs_r2); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 295 | LoadConstantNoClobber(rs_r3, 0); |
Ian Rogers | d9c4fc9 | 2013-10-01 19:45:43 -0700 | [diff] [blame] | 296 | // Is lock unheld on lock or held by us (==thread_id) on unlock? |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 297 | OpRegReg(kOpCmp, rs_r1, rs_r2); |
Andreas Gampe | b14329f | 2014-05-15 11:16:06 -0700 | [diff] [blame] | 298 | |
| 299 | LIR* it = OpIT(kCondEq, "EE"); |
| 300 | if (GenMemBarrier(kStoreLoad)) { |
| 301 | UpdateIT(it, "TEE"); |
| 302 | } |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 303 | Store32Disp/*eq*/(rs_r0, mirror::Object::MonitorOffset().Int32Value(), rs_r3); |
Ian Rogers | d9c4fc9 | 2013-10-01 19:45:43 -0700 | [diff] [blame] | 304 | // Go expensive route - UnlockObjectFromCode(obj); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 305 | LoadWordDisp/*ne*/(rs_rARM_SELF, QUICK_ENTRYPOINT_OFFSET(4, pUnlockObject).Int32Value(), |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 306 | rs_rARM_LR); |
Vladimir Marko | 31c2aac | 2013-12-09 16:31:19 +0000 | [diff] [blame] | 307 | ClobberCallerSave(); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 308 | LIR* call_inst = OpReg(kOpBlx/*ne*/, rs_rARM_LR); |
Dave Allison | 3da67a5 | 2014-04-02 17:03:45 -0700 | [diff] [blame] | 309 | OpEndIT(it); |
Ian Rogers | d9c4fc9 | 2013-10-01 19:45:43 -0700 | [diff] [blame] | 310 | MarkSafepointPC(call_inst); |
Ian Rogers | d9c4fc9 | 2013-10-01 19:45:43 -0700 | [diff] [blame] | 311 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 312 | } |
| 313 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 314 | void ArmMir2Lir::GenMoveException(RegLocation rl_dest) { |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 315 | int ex_offset = Thread::ExceptionOffset<4>().Int32Value(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 316 | RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 317 | RegStorage reset_reg = AllocTemp(); |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 318 | Load32Disp(rs_rARM_SELF, ex_offset, rl_result.reg); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 319 | LoadConstant(reset_reg, 0); |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 320 | Store32Disp(rs_rARM_SELF, ex_offset, reset_reg); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 321 | FreeTemp(reset_reg); |
| 322 | StoreValue(rl_dest, rl_result); |
| 323 | } |
| 324 | |
| 325 | /* |
| 326 | * Mark garbage collection card. Skip if the value we're storing is null. |
| 327 | */ |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 328 | void ArmMir2Lir::MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg) { |
| 329 | RegStorage reg_card_base = AllocTemp(); |
| 330 | RegStorage reg_card_no = AllocTemp(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 331 | LIR* branch_over = OpCmpImmBranch(kCondEq, val_reg, 0, NULL); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 332 | LoadWordDisp(rs_rARM_SELF, Thread::CardTableOffset<4>().Int32Value(), reg_card_base); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 333 | OpRegRegImm(kOpLsr, reg_card_no, tgt_addr_reg, gc::accounting::CardTable::kCardShift); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 334 | StoreBaseIndexed(reg_card_base, reg_card_no, reg_card_base, 0, kUnsignedByte); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 335 | LIR* target = NewLIR0(kPseudoTargetLabel); |
| 336 | branch_over->target = target; |
| 337 | FreeTemp(reg_card_base); |
| 338 | FreeTemp(reg_card_no); |
| 339 | } |
| 340 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 341 | void ArmMir2Lir::GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 342 | int spill_count = num_core_spills_ + num_fp_spills_; |
| 343 | /* |
| 344 | * On entry, r0, r1, r2 & r3 are live. Let the register allocation |
| 345 | * mechanism know so it doesn't try to use any of them when |
| 346 | * expanding the frame or flushing. This leaves the utility |
| 347 | * code with a single temp: r12. This should be enough. |
| 348 | */ |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 349 | LockTemp(rs_r0); |
| 350 | LockTemp(rs_r1); |
| 351 | LockTemp(rs_r2); |
| 352 | LockTemp(rs_r3); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 353 | |
| 354 | /* |
| 355 | * We can safely skip the stack overflow check if we're |
| 356 | * a leaf *and* our frame size < fudge factor. |
| 357 | */ |
| 358 | bool skip_overflow_check = (mir_graph_->MethodIsLeaf() && |
| 359 | (static_cast<size_t>(frame_size_) < |
| 360 | Thread::kStackOverflowReservedBytes)); |
| 361 | NewLIR0(kPseudoMethodEntry); |
Bill Buzbee | fe8cf8b | 2014-05-15 13:57:54 +0000 | [diff] [blame] | 362 | bool large_frame = (static_cast<size_t>(frame_size_) > Thread::kStackOverflowReservedUsableBytes); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 363 | if (!skip_overflow_check) { |
Dave Allison | b373e09 | 2014-02-20 16:06:36 -0800 | [diff] [blame] | 364 | if (Runtime::Current()->ExplicitStackOverflowChecks()) { |
Bill Buzbee | fe8cf8b | 2014-05-15 13:57:54 +0000 | [diff] [blame] | 365 | if (!large_frame) { |
| 366 | /* Load stack limit */ |
| 367 | LockTemp(rs_r12); |
| 368 | Load32Disp(rs_rARM_SELF, Thread::StackEndOffset<4>().Int32Value(), rs_r12); |
| 369 | } |
Dave Allison | 5cd3375 | 2014-04-15 15:57:58 -0700 | [diff] [blame] | 370 | } else { |
| 371 | // Implicit stack overflow check. |
| 372 | // Generate a load from [sp, #-overflowsize]. If this is in the stack |
| 373 | // redzone we will get a segmentation fault. |
| 374 | // |
| 375 | // Caveat coder: if someone changes the kStackOverflowReservedBytes value |
| 376 | // we need to make sure that it's loadable in an immediate field of |
| 377 | // a sub instruction. Otherwise we will get a temp allocation and the |
| 378 | // code size will increase. |
| 379 | // |
| 380 | // This is done before the callee save instructions to avoid any possibility |
| 381 | // of these overflowing. This uses r12 and that's never saved in a callee |
| 382 | // save. |
| 383 | OpRegRegImm(kOpSub, rs_r12, rs_rARM_SP, Thread::kStackOverflowReservedBytes); |
| 384 | Load32Disp(rs_r12, 0, rs_r12); |
| 385 | MarkPossibleStackOverflowException(); |
Dave Allison | b373e09 | 2014-02-20 16:06:36 -0800 | [diff] [blame] | 386 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 387 | } |
| 388 | /* Spill core callee saves */ |
| 389 | NewLIR1(kThumb2Push, core_spill_mask_); |
| 390 | /* Need to spill any FP regs? */ |
| 391 | if (num_fp_spills_) { |
| 392 | /* |
| 393 | * NOTE: fp spills are a little different from core spills in that |
| 394 | * they are pushed as a contiguous block. When promoting from |
| 395 | * the fp set, we must allocate all singles from s16..highest-promoted |
| 396 | */ |
| 397 | NewLIR1(kThumb2VPushCS, num_fp_spills_); |
| 398 | } |
Mathieu Chartier | 0d507d1 | 2014-03-19 10:17:28 -0700 | [diff] [blame] | 399 | |
Mathieu Chartier | 05a48b1 | 2014-03-31 16:11:41 -0700 | [diff] [blame] | 400 | const int spill_size = spill_count * 4; |
| 401 | const int frame_size_without_spills = frame_size_ - spill_size; |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 402 | if (!skip_overflow_check) { |
Dave Allison | b373e09 | 2014-02-20 16:06:36 -0800 | [diff] [blame] | 403 | if (Runtime::Current()->ExplicitStackOverflowChecks()) { |
Mathieu Chartier | 0d507d1 | 2014-03-19 10:17:28 -0700 | [diff] [blame] | 404 | class StackOverflowSlowPath : public LIRSlowPath { |
| 405 | public: |
| 406 | StackOverflowSlowPath(Mir2Lir* m2l, LIR* branch, bool restore_lr, size_t sp_displace) |
| 407 | : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch, nullptr), restore_lr_(restore_lr), |
| 408 | sp_displace_(sp_displace) { |
| 409 | } |
| 410 | void Compile() OVERRIDE { |
| 411 | m2l_->ResetRegPool(); |
| 412 | m2l_->ResetDefTracking(); |
Mingyao Yang | 6ffcfa0 | 2014-04-25 11:06:00 -0700 | [diff] [blame] | 413 | GenerateTargetLabel(kPseudoThrowTarget); |
Mathieu Chartier | 0d507d1 | 2014-03-19 10:17:28 -0700 | [diff] [blame] | 414 | if (restore_lr_) { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 415 | m2l_->LoadWordDisp(rs_rARM_SP, sp_displace_ - 4, rs_rARM_LR); |
Mathieu Chartier | 0d507d1 | 2014-03-19 10:17:28 -0700 | [diff] [blame] | 416 | } |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 417 | m2l_->OpRegImm(kOpAdd, rs_rARM_SP, sp_displace_); |
Mathieu Chartier | 0d507d1 | 2014-03-19 10:17:28 -0700 | [diff] [blame] | 418 | m2l_->ClobberCallerSave(); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 419 | ThreadOffset<4> func_offset = QUICK_ENTRYPOINT_OFFSET(4, pThrowStackOverflow); |
Mathieu Chartier | 0d507d1 | 2014-03-19 10:17:28 -0700 | [diff] [blame] | 420 | // Load the entrypoint directly into the pc instead of doing a load + branch. Assumes |
| 421 | // codegen and target are in thumb2 mode. |
buzbee | 695d13a | 2014-04-19 13:32:20 -0700 | [diff] [blame] | 422 | // NOTE: native pointer. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 423 | m2l_->LoadWordDisp(rs_rARM_SELF, func_offset.Int32Value(), rs_rARM_PC); |
Mathieu Chartier | 0d507d1 | 2014-03-19 10:17:28 -0700 | [diff] [blame] | 424 | } |
| 425 | |
| 426 | private: |
| 427 | const bool restore_lr_; |
| 428 | const size_t sp_displace_; |
| 429 | }; |
Bill Buzbee | fe8cf8b | 2014-05-15 13:57:54 +0000 | [diff] [blame] | 430 | if (large_frame) { |
| 431 | // Note: may need a temp reg, and we only have r12 free at this point. |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 432 | OpRegRegImm(kOpSub, rs_rARM_LR, rs_rARM_SP, frame_size_without_spills); |
Bill Buzbee | fe8cf8b | 2014-05-15 13:57:54 +0000 | [diff] [blame] | 433 | Load32Disp(rs_rARM_SELF, Thread::StackEndOffset<4>().Int32Value(), rs_r12); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 434 | LIR* branch = OpCmpBranch(kCondUlt, rs_rARM_LR, rs_r12, nullptr); |
Mathieu Chartier | 0d507d1 | 2014-03-19 10:17:28 -0700 | [diff] [blame] | 435 | // Need to restore LR since we used it as a temp. |
Mathieu Chartier | 05a48b1 | 2014-03-31 16:11:41 -0700 | [diff] [blame] | 436 | AddSlowPath(new(arena_)StackOverflowSlowPath(this, branch, true, spill_size)); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 437 | OpRegCopy(rs_rARM_SP, rs_rARM_LR); // Establish stack |
Mathieu Chartier | 0d507d1 | 2014-03-19 10:17:28 -0700 | [diff] [blame] | 438 | } else { |
Bill Buzbee | fe8cf8b | 2014-05-15 13:57:54 +0000 | [diff] [blame] | 439 | /* |
| 440 | * If the frame is small enough we are guaranteed to have enough space that remains to |
| 441 | * handle signals on the user stack. However, we may not have any free temp |
| 442 | * registers at this point, so we'll temporarily add LR to the temp pool. |
| 443 | */ |
| 444 | DCHECK(!GetRegInfo(rs_rARM_LR)->IsTemp()); |
| 445 | MarkTemp(rs_rARM_LR); |
| 446 | FreeTemp(rs_rARM_LR); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 447 | OpRegRegImm(kOpSub, rs_rARM_SP, rs_rARM_SP, frame_size_without_spills); |
Bill Buzbee | fe8cf8b | 2014-05-15 13:57:54 +0000 | [diff] [blame] | 448 | Clobber(rs_rARM_LR); |
| 449 | UnmarkTemp(rs_rARM_LR); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 450 | LIR* branch = OpCmpBranch(kCondUlt, rs_rARM_SP, rs_r12, nullptr); |
Mathieu Chartier | 0d507d1 | 2014-03-19 10:17:28 -0700 | [diff] [blame] | 451 | AddSlowPath(new(arena_)StackOverflowSlowPath(this, branch, false, frame_size_)); |
| 452 | } |
Dave Allison | b373e09 | 2014-02-20 16:06:36 -0800 | [diff] [blame] | 453 | } else { |
Dave Allison | 5cd3375 | 2014-04-15 15:57:58 -0700 | [diff] [blame] | 454 | // Implicit stack overflow check has already been done. Just make room on the |
| 455 | // stack for the frame now. |
Dave Allison | f943914 | 2014-03-27 15:10:22 -0700 | [diff] [blame] | 456 | OpRegImm(kOpSub, rs_rARM_SP, frame_size_without_spills); |
Dave Allison | b373e09 | 2014-02-20 16:06:36 -0800 | [diff] [blame] | 457 | } |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 458 | } else { |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 459 | OpRegImm(kOpSub, rs_rARM_SP, frame_size_without_spills); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 460 | } |
| 461 | |
| 462 | FlushIns(ArgLocs, rl_method); |
| 463 | |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 464 | FreeTemp(rs_r0); |
| 465 | FreeTemp(rs_r1); |
| 466 | FreeTemp(rs_r2); |
| 467 | FreeTemp(rs_r3); |
Bill Buzbee | fe8cf8b | 2014-05-15 13:57:54 +0000 | [diff] [blame] | 468 | FreeTemp(rs_r12); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 469 | } |
| 470 | |
Brian Carlstrom | 2ce745c | 2013-07-17 17:44:30 -0700 | [diff] [blame] | 471 | void ArmMir2Lir::GenExitSequence() { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 472 | int spill_count = num_core_spills_ + num_fp_spills_; |
| 473 | /* |
| 474 | * In the exit path, r0/r1 are live - make sure they aren't |
| 475 | * allocated by the register utilities as temps. |
| 476 | */ |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 477 | LockTemp(rs_r0); |
| 478 | LockTemp(rs_r1); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 479 | |
| 480 | NewLIR0(kPseudoMethodExit); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 481 | OpRegImm(kOpAdd, rs_rARM_SP, frame_size_ - (spill_count * 4)); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 482 | /* Need to restore any FP callee saves? */ |
| 483 | if (num_fp_spills_) { |
| 484 | NewLIR1(kThumb2VPopCS, num_fp_spills_); |
| 485 | } |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 486 | if (core_spill_mask_ & (1 << rs_rARM_LR.GetRegNum())) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 487 | /* Unspill rARM_LR to rARM_PC */ |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 488 | core_spill_mask_ &= ~(1 << rs_rARM_LR.GetRegNum()); |
| 489 | core_spill_mask_ |= (1 << rs_rARM_PC.GetRegNum()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 490 | } |
| 491 | NewLIR1(kThumb2Pop, core_spill_mask_); |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 492 | if (!(core_spill_mask_ & (1 << rs_rARM_PC.GetRegNum()))) { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 493 | /* We didn't pop to rARM_PC, so must do a bv rARM_LR */ |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 494 | NewLIR1(kThumbBx, rs_rARM_LR.GetReg()); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 495 | } |
| 496 | } |
| 497 | |
Razvan A Lupusoru | 3bc0174 | 2014-02-06 13:18:43 -0800 | [diff] [blame] | 498 | void ArmMir2Lir::GenSpecialExitSequence() { |
buzbee | 091cc40 | 2014-03-31 10:14:40 -0700 | [diff] [blame] | 499 | NewLIR1(kThumbBx, rs_rARM_LR.GetReg()); |
Razvan A Lupusoru | 3bc0174 | 2014-02-06 13:18:43 -0800 | [diff] [blame] | 500 | } |
| 501 | |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 502 | } // namespace art |