blob: b7715af6c412049b4582cc4b67ac8a5780e70304 [file] [log] [blame]
Serban Constantinescued8dd492014-02-11 14:15:10 +00001/*
2 * Copyright (C) 2014 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13* See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef ART_COMPILER_UTILS_ARM64_ASSEMBLER_ARM64_H_
18#define ART_COMPILER_UTILS_ARM64_ASSEMBLER_ARM64_H_
19
Stuart Monteithb95a5342014-03-12 13:32:32 +000020#include <stdint.h>
Ian Rogers700a4022014-05-19 16:49:03 -070021#include <memory>
22#include <vector>
Serban Constantinescued8dd492014-02-11 14:15:10 +000023
24#include "base/logging.h"
25#include "constants_arm64.h"
26#include "utils/arm64/managed_register_arm64.h"
27#include "utils/assembler.h"
28#include "offsets.h"
29#include "utils.h"
Andreas Gampe277ccbd2014-11-03 21:36:10 -080030
31// TODO: make vixl clean wrt -Wshadow.
32#pragma GCC diagnostic push
Andreas Gampe65b798e2015-04-06 09:35:22 -070033#pragma GCC diagnostic ignored "-Wunknown-pragmas"
Andreas Gampe277ccbd2014-11-03 21:36:10 -080034#pragma GCC diagnostic ignored "-Wshadow"
Andreas Gampe65b798e2015-04-06 09:35:22 -070035#pragma GCC diagnostic ignored "-Wmissing-noreturn"
Serban Constantinescu82e52ce2015-03-26 16:50:57 +000036#include "vixl/a64/macro-assembler-a64.h"
37#include "vixl/a64/disasm-a64.h"
Andreas Gampe277ccbd2014-11-03 21:36:10 -080038#pragma GCC diagnostic pop
Serban Constantinescued8dd492014-02-11 14:15:10 +000039
40namespace art {
41namespace arm64 {
42
Andreas Gampec8ccf682014-09-29 20:07:43 -070043#define MEM_OP(...) vixl::MemOperand(__VA_ARGS__)
Serban Constantinescued8dd492014-02-11 14:15:10 +000044
45enum LoadOperandType {
46 kLoadSignedByte,
47 kLoadUnsignedByte,
48 kLoadSignedHalfword,
49 kLoadUnsignedHalfword,
50 kLoadWord,
51 kLoadCoreWord,
52 kLoadSWord,
53 kLoadDWord
54};
55
56enum StoreOperandType {
57 kStoreByte,
58 kStoreHalfword,
59 kStoreWord,
60 kStoreCoreWord,
61 kStoreSWord,
62 kStoreDWord
63};
64
65class Arm64Exception;
66
Ian Rogersdd7624d2014-03-14 17:43:00 -070067class Arm64Assembler FINAL : public Assembler {
Serban Constantinescued8dd492014-02-11 14:15:10 +000068 public:
Alexandre Ramescee75242014-10-08 18:41:21 +010069 // We indicate the size of the initial code generation buffer to the VIXL
70 // assembler. From there we it will automatically manage the buffer.
71 Arm64Assembler() : vixl_masm_(new vixl::MacroAssembler(kArm64BaseBufferSize)) {}
Serban Constantinescued8dd492014-02-11 14:15:10 +000072
73 virtual ~Arm64Assembler() {
Serban Constantinescu0f89dac2014-05-08 13:52:53 +010074 delete vixl_masm_;
Serban Constantinescued8dd492014-02-11 14:15:10 +000075 }
76
77 // Emit slow paths queued during assembly.
78 void EmitSlowPaths();
79
80 // Size of generated code.
81 size_t CodeSize() const;
82
83 // Copy instructions out of assembly buffer into the given region of memory.
84 void FinalizeInstructions(const MemoryRegion& region);
85
Zheng Xu69a50302015-04-14 20:04:41 +080086 void SpillRegisters(vixl::CPURegList registers, int offset);
87 void UnspillRegisters(vixl::CPURegList registers, int offset);
88
Serban Constantinescued8dd492014-02-11 14:15:10 +000089 // Emit code that will create an activation on the stack.
90 void BuildFrame(size_t frame_size, ManagedRegister method_reg,
91 const std::vector<ManagedRegister>& callee_save_regs,
Ian Rogersdd7624d2014-03-14 17:43:00 -070092 const ManagedRegisterEntrySpills& entry_spills) OVERRIDE;
Serban Constantinescued8dd492014-02-11 14:15:10 +000093
94 // Emit code that will remove an activation from the stack.
Ian Rogersdd7624d2014-03-14 17:43:00 -070095 void RemoveFrame(size_t frame_size, const std::vector<ManagedRegister>& callee_save_regs)
96 OVERRIDE;
Serban Constantinescued8dd492014-02-11 14:15:10 +000097
Ian Rogersdd7624d2014-03-14 17:43:00 -070098 void IncreaseFrameSize(size_t adjust) OVERRIDE;
99 void DecreaseFrameSize(size_t adjust) OVERRIDE;
Serban Constantinescued8dd492014-02-11 14:15:10 +0000100
101 // Store routines.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700102 void Store(FrameOffset offs, ManagedRegister src, size_t size) OVERRIDE;
103 void StoreRef(FrameOffset dest, ManagedRegister src) OVERRIDE;
104 void StoreRawPtr(FrameOffset dest, ManagedRegister src) OVERRIDE;
105 void StoreImmediateToFrame(FrameOffset dest, uint32_t imm, ManagedRegister scratch) OVERRIDE;
Serban Constantinescu75b91132014-04-09 18:39:10 +0100106 void StoreImmediateToThread64(ThreadOffset<8> dest, uint32_t imm, ManagedRegister scratch)
Ian Rogersdd7624d2014-03-14 17:43:00 -0700107 OVERRIDE;
Serban Constantinescu75b91132014-04-09 18:39:10 +0100108 void StoreStackOffsetToThread64(ThreadOffset<8> thr_offs, FrameOffset fr_offs,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700109 ManagedRegister scratch) OVERRIDE;
Serban Constantinescu75b91132014-04-09 18:39:10 +0100110 void StoreStackPointerToThread64(ThreadOffset<8> thr_offs) OVERRIDE;
Ian Rogersdd7624d2014-03-14 17:43:00 -0700111 void StoreSpanning(FrameOffset dest, ManagedRegister src, FrameOffset in_off,
112 ManagedRegister scratch) OVERRIDE;
Serban Constantinescued8dd492014-02-11 14:15:10 +0000113
114 // Load routines.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700115 void Load(ManagedRegister dest, FrameOffset src, size_t size) OVERRIDE;
Serban Constantinescu75b91132014-04-09 18:39:10 +0100116 void LoadFromThread64(ManagedRegister dest, ThreadOffset<8> src, size_t size) OVERRIDE;
Ian Rogersdd7624d2014-03-14 17:43:00 -0700117 void LoadRef(ManagedRegister dest, FrameOffset src) OVERRIDE;
118 void LoadRef(ManagedRegister dest, ManagedRegister base, MemberOffset offs) OVERRIDE;
119 void LoadRawPtr(ManagedRegister dest, ManagedRegister base, Offset offs) OVERRIDE;
Serban Constantinescu75b91132014-04-09 18:39:10 +0100120 void LoadRawPtrFromThread64(ManagedRegister dest, ThreadOffset<8> offs) OVERRIDE;
Ian Rogersdd7624d2014-03-14 17:43:00 -0700121
Serban Constantinescued8dd492014-02-11 14:15:10 +0000122 // Copying routines.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700123 void Move(ManagedRegister dest, ManagedRegister src, size_t size) OVERRIDE;
Serban Constantinescu75b91132014-04-09 18:39:10 +0100124 void CopyRawPtrFromThread64(FrameOffset fr_offs, ThreadOffset<8> thr_offs,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700125 ManagedRegister scratch) OVERRIDE;
Serban Constantinescu75b91132014-04-09 18:39:10 +0100126 void CopyRawPtrToThread64(ThreadOffset<8> thr_offs, FrameOffset fr_offs, ManagedRegister scratch)
Ian Rogersdd7624d2014-03-14 17:43:00 -0700127 OVERRIDE;
128 void CopyRef(FrameOffset dest, FrameOffset src, ManagedRegister scratch) OVERRIDE;
129 void Copy(FrameOffset dest, FrameOffset src, ManagedRegister scratch, size_t size) OVERRIDE;
130 void Copy(FrameOffset dest, ManagedRegister src_base, Offset src_offset, ManagedRegister scratch,
131 size_t size) OVERRIDE;
132 void Copy(ManagedRegister dest_base, Offset dest_offset, FrameOffset src, ManagedRegister scratch,
133 size_t size) OVERRIDE;
134 void Copy(FrameOffset dest, FrameOffset src_base, Offset src_offset, ManagedRegister scratch,
135 size_t size) OVERRIDE;
136 void Copy(ManagedRegister dest, Offset dest_offset, ManagedRegister src, Offset src_offset,
137 ManagedRegister scratch, size_t size) OVERRIDE;
Serban Constantinescued8dd492014-02-11 14:15:10 +0000138 void Copy(FrameOffset dest, Offset dest_offset, FrameOffset src, Offset src_offset,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700139 ManagedRegister scratch, size_t size) OVERRIDE;
140 void MemoryBarrier(ManagedRegister scratch) OVERRIDE;
Serban Constantinescued8dd492014-02-11 14:15:10 +0000141
142 // Sign extension.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700143 void SignExtend(ManagedRegister mreg, size_t size) OVERRIDE;
Serban Constantinescued8dd492014-02-11 14:15:10 +0000144
145 // Zero extension.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700146 void ZeroExtend(ManagedRegister mreg, size_t size) OVERRIDE;
Serban Constantinescued8dd492014-02-11 14:15:10 +0000147
148 // Exploit fast access in managed code to Thread::Current().
Ian Rogersdd7624d2014-03-14 17:43:00 -0700149 void GetCurrentThread(ManagedRegister tr) OVERRIDE;
150 void GetCurrentThread(FrameOffset dest_offset, ManagedRegister scratch) OVERRIDE;
Serban Constantinescued8dd492014-02-11 14:15:10 +0000151
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700152 // Set up out_reg to hold a Object** into the handle scope, or to be NULL if the
Serban Constantinescued8dd492014-02-11 14:15:10 +0000153 // value is null and null_allowed. in_reg holds a possibly stale reference
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700154 // that can be used to avoid loading the handle scope entry to see if the value is
Serban Constantinescued8dd492014-02-11 14:15:10 +0000155 // NULL.
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700156 void CreateHandleScopeEntry(ManagedRegister out_reg, FrameOffset handlescope_offset,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700157 ManagedRegister in_reg, bool null_allowed) OVERRIDE;
Serban Constantinescued8dd492014-02-11 14:15:10 +0000158
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700159 // Set up out_off to hold a Object** into the handle scope, or to be NULL if the
Serban Constantinescued8dd492014-02-11 14:15:10 +0000160 // value is null and null_allowed.
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700161 void CreateHandleScopeEntry(FrameOffset out_off, FrameOffset handlescope_offset,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700162 ManagedRegister scratch, bool null_allowed) OVERRIDE;
Serban Constantinescued8dd492014-02-11 14:15:10 +0000163
Mathieu Chartiereb8167a2014-05-07 15:43:14 -0700164 // src holds a handle scope entry (Object**) load this into dst.
165 void LoadReferenceFromHandleScope(ManagedRegister dst, ManagedRegister src) OVERRIDE;
Serban Constantinescued8dd492014-02-11 14:15:10 +0000166
167 // Heap::VerifyObject on src. In some cases (such as a reference to this) we
168 // know that src may not be null.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700169 void VerifyObject(ManagedRegister src, bool could_be_null) OVERRIDE;
170 void VerifyObject(FrameOffset src, bool could_be_null) OVERRIDE;
Serban Constantinescued8dd492014-02-11 14:15:10 +0000171
172 // Call to address held at [base+offset].
Ian Rogersdd7624d2014-03-14 17:43:00 -0700173 void Call(ManagedRegister base, Offset offset, ManagedRegister scratch) OVERRIDE;
174 void Call(FrameOffset base, Offset offset, ManagedRegister scratch) OVERRIDE;
Serban Constantinescu75b91132014-04-09 18:39:10 +0100175 void CallFromThread64(ThreadOffset<8> offset, ManagedRegister scratch) OVERRIDE;
Serban Constantinescued8dd492014-02-11 14:15:10 +0000176
Andreas Gampec6ee54e2014-03-24 16:45:44 -0700177 // Jump to address (not setting link register)
178 void JumpTo(ManagedRegister m_base, Offset offs, ManagedRegister m_scratch);
179
Serban Constantinescued8dd492014-02-11 14:15:10 +0000180 // Generate code to check if Thread::Current()->exception_ is non-null
181 // and branch to a ExceptionSlowPath if it is.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700182 void ExceptionPoll(ManagedRegister scratch, size_t stack_adjust) OVERRIDE;
Serban Constantinescued8dd492014-02-11 14:15:10 +0000183
184 private:
185 static vixl::Register reg_x(int code) {
Alexandre Rames37c92df2014-10-17 14:35:27 +0100186 CHECK(code < kNumberOfXRegisters) << code;
Serban Constantinescued8dd492014-02-11 14:15:10 +0000187 if (code == SP) {
188 return vixl::sp;
Serban Constantinescu15523732014-04-02 13:18:05 +0100189 } else if (code == XZR) {
190 return vixl::xzr;
Serban Constantinescued8dd492014-02-11 14:15:10 +0000191 }
192 return vixl::Register::XRegFromCode(code);
193 }
194
195 static vixl::Register reg_w(int code) {
Alexandre Rames37c92df2014-10-17 14:35:27 +0100196 CHECK(code < kNumberOfWRegisters) << code;
Alexandre Ramesa304f972014-10-17 14:35:27 +0100197 if (code == WSP) {
198 return vixl::wsp;
199 } else if (code == WZR) {
200 return vixl::wzr;
201 }
Serban Constantinescued8dd492014-02-11 14:15:10 +0000202 return vixl::Register::WRegFromCode(code);
203 }
204
205 static vixl::FPRegister reg_d(int code) {
206 return vixl::FPRegister::DRegFromCode(code);
207 }
208
209 static vixl::FPRegister reg_s(int code) {
210 return vixl::FPRegister::SRegFromCode(code);
211 }
212
213 // Emits Exception block.
214 void EmitExceptionPoll(Arm64Exception *exception);
215
216 void StoreWToOffset(StoreOperandType type, WRegister source,
Alexandre Rames37c92df2014-10-17 14:35:27 +0100217 XRegister base, int32_t offset);
218 void StoreToOffset(XRegister source, XRegister base, int32_t offset);
219 void StoreSToOffset(SRegister source, XRegister base, int32_t offset);
220 void StoreDToOffset(DRegister source, XRegister base, int32_t offset);
Serban Constantinescued8dd492014-02-11 14:15:10 +0000221
Alexandre Rames37c92df2014-10-17 14:35:27 +0100222 void LoadImmediate(XRegister dest, int32_t value, vixl::Condition cond = vixl::al);
223 void Load(Arm64ManagedRegister dst, XRegister src, int32_t src_offset, size_t size);
Serban Constantinescued8dd492014-02-11 14:15:10 +0000224 void LoadWFromOffset(LoadOperandType type, WRegister dest,
Alexandre Rames37c92df2014-10-17 14:35:27 +0100225 XRegister base, int32_t offset);
226 void LoadFromOffset(XRegister dest, XRegister base, int32_t offset);
227 void LoadSFromOffset(SRegister dest, XRegister base, int32_t offset);
228 void LoadDFromOffset(DRegister dest, XRegister base, int32_t offset);
229 void AddConstant(XRegister rd, int32_t value, vixl::Condition cond = vixl::al);
230 void AddConstant(XRegister rd, XRegister rn, int32_t value, vixl::Condition cond = vixl::al);
Serban Constantinescued8dd492014-02-11 14:15:10 +0000231
Serban Constantinescued8dd492014-02-11 14:15:10 +0000232 // List of exception blocks to generate at the end of the code cache.
233 std::vector<Arm64Exception*> exception_blocks_;
Serban Constantinescu15523732014-04-02 13:18:05 +0100234
Alexandre Rames5319def2014-10-23 10:03:10 +0100235 public:
236 // Vixl assembler.
237 vixl::MacroAssembler* const vixl_masm_;
238
Serban Constantinescu15523732014-04-02 13:18:05 +0100239 // Used for testing.
240 friend class Arm64ManagedRegister_VixlRegisters_Test;
Serban Constantinescued8dd492014-02-11 14:15:10 +0000241};
242
243class Arm64Exception {
244 private:
245 explicit Arm64Exception(Arm64ManagedRegister scratch, size_t stack_adjust)
246 : scratch_(scratch), stack_adjust_(stack_adjust) {
247 }
248
249 vixl::Label* Entry() { return &exception_entry_; }
250
251 // Register used for passing Thread::Current()->exception_ .
252 const Arm64ManagedRegister scratch_;
253
254 // Stack adjust for ExceptionPool.
255 const size_t stack_adjust_;
256
257 vixl::Label exception_entry_;
258
259 friend class Arm64Assembler;
260 DISALLOW_COPY_AND_ASSIGN(Arm64Exception);
261};
262
263} // namespace arm64
264} // namespace art
265
266#endif // ART_COMPILER_UTILS_ARM64_ASSEMBLER_ARM64_H_