Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2011 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
Brian Carlstrom | fc0e321 | 2013-07-17 14:40:12 -0700 | [diff] [blame] | 17 | #ifndef ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_ |
| 18 | #define ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_ |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 19 | |
| 20 | #include "dex/compiler_internals.h" |
| 21 | #include "mips_lir.h" |
| 22 | |
| 23 | namespace art { |
| 24 | |
Ian Rogers | e2143c0 | 2014-03-28 08:47:16 -0700 | [diff] [blame] | 25 | class MipsMir2Lir FINAL : public Mir2Lir { |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 26 | public: |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 27 | MipsMir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena); |
| 28 | |
| 29 | // Required for target - codegen utilities. |
buzbee | 11b63d1 | 2013-08-27 07:34:17 -0700 | [diff] [blame] | 30 | bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div, RegLocation rl_src, |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 31 | RegLocation rl_dest, int lit); |
Ian Rogers | e2143c0 | 2014-03-28 08:47:16 -0700 | [diff] [blame] | 32 | bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) OVERRIDE; |
Dave Allison | b373e09 | 2014-02-20 16:06:36 -0800 | [diff] [blame] | 33 | LIR* CheckSuspendUsingLoad() OVERRIDE; |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 34 | RegStorage LoadHelper(ThreadOffset<4> offset); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 35 | LIR* LoadBaseDisp(int r_base, int displacement, int r_dest, OpSize size, int s_reg); |
| 36 | LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest, OpSize size, |
| 37 | int s_reg); |
| 38 | LIR* LoadBaseDispWide(RegStorage r_base, int displacement, RegStorage r_dest, int s_reg); |
| 39 | LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest, int scale, |
| 40 | OpSize size); |
| 41 | LIR* LoadBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement, |
| 42 | RegStorage r_dest, RegStorage r_dest_hi, OpSize size, int s_reg); |
| 43 | LIR* LoadConstantNoClobber(RegStorage r_dest, int value); |
| 44 | LIR* LoadConstantWide(RegStorage r_dest, int64_t value); |
| 45 | LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src, OpSize size); |
| 46 | LIR* StoreBaseDispWide(RegStorage r_base, int displacement, RegStorage r_src); |
| 47 | LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src, int scale, |
| 48 | OpSize size); |
| 49 | LIR* StoreBaseIndexedDisp(RegStorage r_base, RegStorage r_index, int scale, int displacement, |
| 50 | RegStorage r_src, RegStorage r_src_hi, OpSize size, int s_reg); |
| 51 | void MarkGCCard(RegStorage val_reg, RegStorage tgt_addr_reg); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 52 | |
| 53 | // Required for target - register utilities. |
| 54 | bool IsFpReg(int reg); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 55 | bool IsFpReg(RegStorage reg); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 56 | bool SameRegType(int reg1, int reg2); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 57 | RegStorage AllocTypedTemp(bool fp_hint, int reg_class); |
Bill Buzbee | 00e1ec6 | 2014-02-27 23:44:13 +0000 | [diff] [blame] | 58 | RegStorage AllocTypedTempWide(bool fp_hint, int reg_class); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 59 | int S2d(int low_reg, int high_reg); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 60 | RegStorage TargetReg(SpecialTargetRegister reg); |
| 61 | RegStorage GetArgMappingToPhysicalReg(int arg_num); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 62 | RegLocation GetReturnAlt(); |
| 63 | RegLocation GetReturnWideAlt(); |
| 64 | RegLocation LocCReturn(); |
| 65 | RegLocation LocCReturnDouble(); |
| 66 | RegLocation LocCReturnFloat(); |
| 67 | RegLocation LocCReturnWide(); |
| 68 | uint32_t FpRegMask(); |
| 69 | uint64_t GetRegMaskCommon(int reg); |
| 70 | void AdjustSpillMask(); |
Vladimir Marko | 31c2aac | 2013-12-09 16:31:19 +0000 | [diff] [blame] | 71 | void ClobberCallerSave(); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 72 | void FlushReg(RegStorage reg); |
| 73 | void FlushRegWide(RegStorage reg); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 74 | void FreeCallTemps(); |
| 75 | void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free); |
| 76 | void LockCallTemps(); |
| 77 | void MarkPreservedSingle(int v_reg, int reg); |
| 78 | void CompilerInitializeRegAlloc(); |
| 79 | |
| 80 | // Required for target - miscellaneous. |
buzbee | b48819d | 2013-09-14 16:15:25 -0700 | [diff] [blame] | 81 | void AssembleLIR(); |
| 82 | int AssignInsnOffsets(); |
| 83 | void AssignOffsets(); |
buzbee | 0d82948 | 2013-10-11 15:24:55 -0700 | [diff] [blame] | 84 | AssemblerStatus AssembleInstructions(CodeOffset start_addr); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 85 | void DumpResourceMask(LIR* lir, uint64_t mask, const char* prefix); |
buzbee | b48819d | 2013-09-14 16:15:25 -0700 | [diff] [blame] | 86 | void SetupTargetResourceMasks(LIR* lir, uint64_t flags); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 87 | const char* GetTargetInstFmt(int opcode); |
| 88 | const char* GetTargetInstName(int opcode); |
| 89 | std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr); |
| 90 | uint64_t GetPCUseDefEncoding(); |
| 91 | uint64_t GetTargetInstFlags(int opcode); |
| 92 | int GetInsnSize(LIR* lir); |
| 93 | bool IsUnconditionalBranch(LIR* lir); |
| 94 | |
| 95 | // Required for target - Dalvik-level generators. |
| 96 | void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest, |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 97 | RegLocation rl_src1, RegLocation rl_src2); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 98 | void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array, |
Ian Rogers | a9a8254 | 2013-10-04 11:17:26 -0700 | [diff] [blame] | 99 | RegLocation rl_index, RegLocation rl_dest, int scale); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 100 | void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array, |
Ian Rogers | a9a8254 | 2013-10-04 11:17:26 -0700 | [diff] [blame] | 101 | RegLocation rl_index, RegLocation rl_src, int scale, bool card_mark); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 102 | void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1, |
| 103 | RegLocation rl_shift); |
| 104 | void GenMulLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1, |
| 105 | RegLocation rl_src2); |
| 106 | void GenAddLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1, |
| 107 | RegLocation rl_src2); |
| 108 | void GenAndLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1, |
| 109 | RegLocation rl_src2); |
| 110 | void GenArithOpDouble(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1, |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 111 | RegLocation rl_src2); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 112 | void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1, |
| 113 | RegLocation rl_src2); |
| 114 | void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1, |
| 115 | RegLocation rl_src2); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 116 | void GenConversion(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src); |
Vladimir Marko | 1c282e2 | 2013-11-21 14:49:47 +0000 | [diff] [blame] | 117 | bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 118 | bool GenInlinedMinMaxInt(CallInfo* info, bool is_min); |
| 119 | bool GenInlinedSqrt(CallInfo* info); |
Vladimir Marko | e508a20 | 2013-11-04 15:24:22 +0000 | [diff] [blame] | 120 | bool GenInlinedPeek(CallInfo* info, OpSize size); |
| 121 | bool GenInlinedPoke(CallInfo* info, OpSize size); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 122 | void GenNegLong(RegLocation rl_dest, RegLocation rl_src); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 123 | void GenOrLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1, |
| 124 | RegLocation rl_src2); |
| 125 | void GenSubLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1, |
| 126 | RegLocation rl_src2); |
| 127 | void GenXorLong(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src1, |
| 128 | RegLocation rl_src2); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 129 | RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi, bool is_div); |
| 130 | RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit, bool is_div); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 131 | void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2); |
Mingyao Yang | e643a17 | 2014-04-08 11:02:52 -0700 | [diff] [blame] | 132 | void GenDivZeroCheckWide(RegStorage reg); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 133 | void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method); |
| 134 | void GenExitSequence(); |
Razvan A Lupusoru | 3bc0174 | 2014-02-06 13:18:43 -0800 | [diff] [blame] | 135 | void GenSpecialExitSequence(); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 136 | void GenFillArrayData(uint32_t table_offset, RegLocation rl_src); |
| 137 | void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double); |
| 138 | void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir); |
| 139 | void GenSelect(BasicBlock* bb, MIR* mir); |
| 140 | void GenMemBarrier(MemBarrierKind barrier_kind); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 141 | void GenMoveException(RegLocation rl_dest); |
| 142 | void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit, |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 143 | int first_bit, int second_bit); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 144 | void GenNegDouble(RegLocation rl_dest, RegLocation rl_src); |
| 145 | void GenNegFloat(RegLocation rl_dest, RegLocation rl_src); |
| 146 | void GenPackedSwitch(MIR* mir, uint32_t table_offset, RegLocation rl_src); |
| 147 | void GenSparseSwitch(MIR* mir, uint32_t table_offset, RegLocation rl_src); |
Razvan A Lupusoru | 3bc0174 | 2014-02-06 13:18:43 -0800 | [diff] [blame] | 148 | bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 149 | |
| 150 | // Required for target - single operation generators. |
| 151 | LIR* OpUnconditionalBranch(LIR* target); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 152 | LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target); |
| 153 | LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value, LIR* target); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 154 | LIR* OpCondBranch(ConditionCode cc, LIR* target); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 155 | LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target); |
| 156 | LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 157 | LIR* OpIT(ConditionCode cond, const char* guide); |
Dave Allison | 3da67a5 | 2014-04-02 17:03:45 -0700 | [diff] [blame] | 158 | void OpEndIT(LIR* it); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 159 | LIR* OpMem(OpKind op, RegStorage r_base, int disp); |
| 160 | LIR* OpPcRelLoad(RegStorage reg, LIR* target); |
| 161 | LIR* OpReg(OpKind op, RegStorage r_dest_src); |
| 162 | LIR* OpRegCopy(RegStorage r_dest, RegStorage r_src); |
| 163 | LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src); |
| 164 | LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value); |
| 165 | LIR* OpRegMem(OpKind op, RegStorage r_dest, RegStorage r_base, int offset); |
| 166 | LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2); |
| 167 | LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset, MoveType move_type); |
| 168 | LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src, MoveType move_type); |
| 169 | LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src); |
| 170 | LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value); |
| 171 | LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1, RegStorage r_src2); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 172 | LIR* OpTestSuspend(LIR* target); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 173 | LIR* OpThreadMem(OpKind op, ThreadOffset<4> thread_offset); |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 174 | LIR* OpVldm(RegStorage r_base, int count); |
| 175 | LIR* OpVstm(RegStorage r_base, int count); |
| 176 | void OpLea(RegStorage r_base, RegStorage reg1, RegStorage reg2, int scale, int offset); |
| 177 | void OpRegCopyWide(RegStorage dest, RegStorage src); |
Ian Rogers | dd7624d | 2014-03-14 17:43:00 -0700 | [diff] [blame] | 178 | void OpTlsCmp(ThreadOffset<4> offset, int val); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 179 | |
buzbee | 2700f7e | 2014-03-07 09:46:20 -0800 | [diff] [blame] | 180 | // TODO: collapse r_dest. |
| 181 | LIR* LoadBaseDispBody(RegStorage r_base, int displacement, RegStorage r_dest, |
| 182 | RegStorage r_dest_hi, OpSize size, int s_reg); |
| 183 | // TODO: collapse r_src. |
| 184 | LIR* StoreBaseDispBody(RegStorage r_base, int displacement, RegStorage r_src, |
| 185 | RegStorage r_src_hi, OpSize size); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 186 | void SpillCoreRegs(); |
| 187 | void UnSpillCoreRegs(); |
| 188 | static const MipsEncodingMap EncodingMap[kMipsLast]; |
| 189 | bool InexpensiveConstantInt(int32_t value); |
| 190 | bool InexpensiveConstantFloat(int32_t value); |
| 191 | bool InexpensiveConstantLong(int64_t value); |
| 192 | bool InexpensiveConstantDouble(int64_t value); |
| 193 | |
| 194 | private: |
| 195 | void ConvertShortToLongBranch(LIR* lir); |
Mark Mendell | 2bf31e6 | 2014-01-23 12:13:40 -0800 | [diff] [blame] | 196 | RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1, |
| 197 | RegLocation rl_src2, bool is_div, bool check_zero); |
| 198 | RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit, bool is_div); |
Brian Carlstrom | 7940e44 | 2013-07-12 13:46:57 -0700 | [diff] [blame] | 199 | }; |
| 200 | |
| 201 | } // namespace art |
| 202 | |
Brian Carlstrom | fc0e321 | 2013-07-17 14:40:12 -0700 | [diff] [blame] | 203 | #endif // ART_COMPILER_DEX_QUICK_MIPS_CODEGEN_MIPS_H_ |