Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 1 | /* linux/arch/arm/mach-exynos4/include/mach/regs-pmu.h |
Changhwan Youn | d6d8b48 | 2010-12-03 17:15:40 +0900 | [diff] [blame] | 2 | * |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 3 | * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd. |
Changhwan Youn | d6d8b48 | 2010-12-03 17:15:40 +0900 | [diff] [blame] | 4 | * http://www.samsung.com |
| 5 | * |
Kukjin Kim | 7d30e8b | 2011-02-14 16:33:10 +0900 | [diff] [blame] | 6 | * EXYNOS4 - Power management unit definition |
Changhwan Youn | d6d8b48 | 2010-12-03 17:15:40 +0900 | [diff] [blame] | 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | */ |
| 12 | |
| 13 | #ifndef __ASM_ARCH_REGS_PMU_H |
| 14 | #define __ASM_ARCH_REGS_PMU_H __FILE__ |
| 15 | |
| 16 | #include <mach/map.h> |
| 17 | |
Jaecheol Lee | b77ca65 | 2011-03-10 13:21:51 +0900 | [diff] [blame] | 18 | #define S5P_PMUREG(x) (S5P_VA_PMU + (x)) |
Changhwan Youn | d6d8b48 | 2010-12-03 17:15:40 +0900 | [diff] [blame] | 19 | |
Jaecheol Lee | b77ca65 | 2011-03-10 13:21:51 +0900 | [diff] [blame] | 20 | #define S5P_CENTRAL_SEQ_CONFIGURATION S5P_PMUREG(0x0200) |
Sylwester Nawrocki | 1d45ac4 | 2011-03-10 21:53:40 +0900 | [diff] [blame] | 21 | |
Jaecheol Lee | b77ca65 | 2011-03-10 13:21:51 +0900 | [diff] [blame] | 22 | #define S5P_CENTRAL_LOWPWR_CFG (1 << 16) |
Changhwan Youn | d6d8b48 | 2010-12-03 17:15:40 +0900 | [diff] [blame] | 23 | |
Jaecheol Lee | b77ca65 | 2011-03-10 13:21:51 +0900 | [diff] [blame] | 24 | #define S5P_CENTRAL_SEQ_OPTION S5P_PMUREG(0x0208) |
| 25 | |
| 26 | #define S5P_USE_STANDBY_WFI0 (1 << 16) |
| 27 | #define S5P_USE_STANDBY_WFI1 (1 << 17) |
| 28 | #define S5P_USE_STANDBY_WFE0 (1 << 24) |
| 29 | #define S5P_USE_STANDBY_WFE1 (1 << 25) |
| 30 | #define S5P_USE_MASK ((0x3 << 16) | (0x3 << 24)) |
| 31 | |
| 32 | #define S5P_WAKEUP_STAT S5P_PMUREG(0x0600) |
| 33 | #define S5P_EINT_WAKEUP_MASK S5P_PMUREG(0x0604) |
| 34 | #define S5P_WAKEUP_MASK S5P_PMUREG(0x0608) |
| 35 | |
Joonyoung Shim | 8f1d169 | 2011-04-08 13:22:10 +0900 | [diff] [blame] | 36 | #define S5P_USBHOST_PHY_CONTROL S5P_PMUREG(0x0708) |
| 37 | #define S5P_USBHOST_PHY_ENABLE (1 << 0) |
| 38 | |
Kukjin Kim | be7004f | 2011-03-12 10:20:07 +0900 | [diff] [blame] | 39 | #define S5P_MIPI_DPHY_CONTROL(n) S5P_PMUREG(0x0710 + (n) * 4) |
| 40 | #define S5P_MIPI_DPHY_ENABLE (1 << 0) |
| 41 | #define S5P_MIPI_DPHY_SRESETN (1 << 1) |
| 42 | #define S5P_MIPI_DPHY_MRESETN (1 << 2) |
| 43 | |
Abhilash Kesavan | 4036021 | 2011-03-15 18:35:24 +0900 | [diff] [blame] | 44 | #define S5P_PMU_SATA_PHY_CONTROL S5P_PMUREG(0x0720) |
Jaecheol Lee | b77ca65 | 2011-03-10 13:21:51 +0900 | [diff] [blame] | 45 | #define S5P_INFORM0 S5P_PMUREG(0x0800) |
| 46 | #define S5P_INFORM1 S5P_PMUREG(0x0804) |
| 47 | #define S5P_INFORM2 S5P_PMUREG(0x0808) |
| 48 | #define S5P_INFORM3 S5P_PMUREG(0x080C) |
| 49 | #define S5P_INFORM4 S5P_PMUREG(0x0810) |
| 50 | #define S5P_INFORM5 S5P_PMUREG(0x0814) |
| 51 | #define S5P_INFORM6 S5P_PMUREG(0x0818) |
| 52 | #define S5P_INFORM7 S5P_PMUREG(0x081C) |
| 53 | |
| 54 | #define S5P_ARM_CORE0_LOWPWR S5P_PMUREG(0x1000) |
| 55 | #define S5P_DIS_IRQ_CORE0 S5P_PMUREG(0x1004) |
| 56 | #define S5P_DIS_IRQ_CENTRAL0 S5P_PMUREG(0x1008) |
| 57 | #define S5P_ARM_CORE1_LOWPWR S5P_PMUREG(0x1010) |
| 58 | #define S5P_DIS_IRQ_CORE1 S5P_PMUREG(0x1014) |
| 59 | #define S5P_DIS_IRQ_CENTRAL1 S5P_PMUREG(0x1018) |
| 60 | #define S5P_ARM_COMMON_LOWPWR S5P_PMUREG(0x1080) |
| 61 | #define S5P_L2_0_LOWPWR S5P_PMUREG(0x10C0) |
| 62 | #define S5P_L2_1_LOWPWR S5P_PMUREG(0x10C4) |
| 63 | #define S5P_CMU_ACLKSTOP_LOWPWR S5P_PMUREG(0x1100) |
| 64 | #define S5P_CMU_SCLKSTOP_LOWPWR S5P_PMUREG(0x1104) |
| 65 | #define S5P_CMU_RESET_LOWPWR S5P_PMUREG(0x110C) |
| 66 | #define S5P_APLL_SYSCLK_LOWPWR S5P_PMUREG(0x1120) |
| 67 | #define S5P_MPLL_SYSCLK_LOWPWR S5P_PMUREG(0x1124) |
| 68 | #define S5P_VPLL_SYSCLK_LOWPWR S5P_PMUREG(0x1128) |
| 69 | #define S5P_EPLL_SYSCLK_LOWPWR S5P_PMUREG(0x112C) |
| 70 | #define S5P_CMU_CLKSTOP_GPS_ALIVE_LOWPWR S5P_PMUREG(0x1138) |
| 71 | #define S5P_CMU_RESET_GPSALIVE_LOWPWR S5P_PMUREG(0x113C) |
| 72 | #define S5P_CMU_CLKSTOP_CAM_LOWPWR S5P_PMUREG(0x1140) |
| 73 | #define S5P_CMU_CLKSTOP_TV_LOWPWR S5P_PMUREG(0x1144) |
| 74 | #define S5P_CMU_CLKSTOP_MFC_LOWPWR S5P_PMUREG(0x1148) |
| 75 | #define S5P_CMU_CLKSTOP_G3D_LOWPWR S5P_PMUREG(0x114C) |
| 76 | #define S5P_CMU_CLKSTOP_LCD0_LOWPWR S5P_PMUREG(0x1150) |
| 77 | #define S5P_CMU_CLKSTOP_LCD1_LOWPWR S5P_PMUREG(0x1154) |
| 78 | #define S5P_CMU_CLKSTOP_MAUDIO_LOWPWR S5P_PMUREG(0x1158) |
| 79 | #define S5P_CMU_CLKSTOP_GPS_LOWPWR S5P_PMUREG(0x115C) |
| 80 | #define S5P_CMU_RESET_CAM_LOWPWR S5P_PMUREG(0x1160) |
| 81 | #define S5P_CMU_RESET_TV_LOWPWR S5P_PMUREG(0x1164) |
| 82 | #define S5P_CMU_RESET_MFC_LOWPWR S5P_PMUREG(0x1168) |
| 83 | #define S5P_CMU_RESET_G3D_LOWPWR S5P_PMUREG(0x116C) |
| 84 | #define S5P_CMU_RESET_LCD0_LOWPWR S5P_PMUREG(0x1170) |
| 85 | #define S5P_CMU_RESET_LCD1_LOWPWR S5P_PMUREG(0x1174) |
| 86 | #define S5P_CMU_RESET_MAUDIO_LOWPWR S5P_PMUREG(0x1178) |
| 87 | #define S5P_CMU_RESET_GPS_LOWPWR S5P_PMUREG(0x117C) |
| 88 | #define S5P_TOP_BUS_LOWPWR S5P_PMUREG(0x1180) |
| 89 | #define S5P_TOP_RETENTION_LOWPWR S5P_PMUREG(0x1184) |
| 90 | #define S5P_TOP_PWR_LOWPWR S5P_PMUREG(0x1188) |
| 91 | #define S5P_LOGIC_RESET_LOWPWR S5P_PMUREG(0x11A0) |
| 92 | #define S5P_ONENAND_MEM_LOWPWR S5P_PMUREG(0x11C0) |
| 93 | #define S5P_MODIMIF_MEM_LOWPWR S5P_PMUREG(0x11C4) |
| 94 | #define S5P_G2D_ACP_MEM_LOWPWR S5P_PMUREG(0x11C8) |
| 95 | #define S5P_USBOTG_MEM_LOWPWR S5P_PMUREG(0x11CC) |
| 96 | #define S5P_HSMMC_MEM_LOWPWR S5P_PMUREG(0x11D0) |
| 97 | #define S5P_CSSYS_MEM_LOWPWR S5P_PMUREG(0x11D4) |
| 98 | #define S5P_SECSS_MEM_LOWPWR S5P_PMUREG(0x11D8) |
| 99 | #define S5P_PCIE_MEM_LOWPWR S5P_PMUREG(0x11E0) |
| 100 | #define S5P_SATA_MEM_LOWPWR S5P_PMUREG(0x11E4) |
| 101 | #define S5P_PAD_RETENTION_DRAM_LOWPWR S5P_PMUREG(0x1200) |
| 102 | #define S5P_PAD_RETENTION_MAUDIO_LOWPWR S5P_PMUREG(0x1204) |
| 103 | #define S5P_PAD_RETENTION_GPIO_LOWPWR S5P_PMUREG(0x1220) |
| 104 | #define S5P_PAD_RETENTION_UART_LOWPWR S5P_PMUREG(0x1224) |
| 105 | #define S5P_PAD_RETENTION_MMCA_LOWPWR S5P_PMUREG(0x1228) |
| 106 | #define S5P_PAD_RETENTION_MMCB_LOWPWR S5P_PMUREG(0x122C) |
| 107 | #define S5P_PAD_RETENTION_EBIA_LOWPWR S5P_PMUREG(0x1230) |
| 108 | #define S5P_PAD_RETENTION_EBIB_LOWPWR S5P_PMUREG(0x1234) |
| 109 | #define S5P_PAD_RETENTION_ISOLATION_LOWPWR S5P_PMUREG(0x1240) |
| 110 | #define S5P_PAD_RETENTION_ALV_SEL_LOWPWR S5P_PMUREG(0x1260) |
| 111 | #define S5P_XUSBXTI_LOWPWR S5P_PMUREG(0x1280) |
| 112 | #define S5P_XXTI_LOWPWR S5P_PMUREG(0x1284) |
| 113 | #define S5P_EXT_REGULATOR_LOWPWR S5P_PMUREG(0x12C0) |
| 114 | #define S5P_GPIO_MODE_LOWPWR S5P_PMUREG(0x1300) |
| 115 | #define S5P_GPIO_MODE_MAUDIO_LOWPWR S5P_PMUREG(0x1340) |
| 116 | #define S5P_CAM_LOWPWR S5P_PMUREG(0x1380) |
| 117 | #define S5P_TV_LOWPWR S5P_PMUREG(0x1384) |
| 118 | #define S5P_MFC_LOWPWR S5P_PMUREG(0x1388) |
| 119 | #define S5P_G3D_LOWPWR S5P_PMUREG(0x138C) |
| 120 | #define S5P_LCD0_LOWPWR S5P_PMUREG(0x1390) |
| 121 | #define S5P_LCD1_LOWPWR S5P_PMUREG(0x1394) |
| 122 | #define S5P_MAUDIO_LOWPWR S5P_PMUREG(0x1398) |
| 123 | #define S5P_GPS_LOWPWR S5P_PMUREG(0x139C) |
| 124 | #define S5P_GPS_ALIVE_LOWPWR S5P_PMUREG(0x13A0) |
| 125 | |
| 126 | #define S5P_ARM_CORE0_CONFIGURATION S5P_PMUREG(0x2000) |
| 127 | #define S5P_ARM_CORE0_OPTION S5P_PMUREG(0x2008) |
| 128 | #define S5P_ARM_CORE1_CONFIGURATION S5P_PMUREG(0x2080) |
| 129 | #define S5P_ARM_CORE1_STATUS S5P_PMUREG(0x2084) |
| 130 | #define S5P_ARM_CORE1_OPTION S5P_PMUREG(0x2088) |
| 131 | |
| 132 | #define S5P_ARM_COMMON_OPTION S5P_PMUREG(0x2408) |
| 133 | #define S5P_TOP_PWR_OPTION S5P_PMUREG(0x2C48) |
| 134 | #define S5P_CAM_OPTION S5P_PMUREG(0x3C08) |
| 135 | #define S5P_TV_OPTION S5P_PMUREG(0x3C28) |
| 136 | #define S5P_MFC_OPTION S5P_PMUREG(0x3C48) |
| 137 | #define S5P_G3D_OPTION S5P_PMUREG(0x3C68) |
| 138 | #define S5P_LCD0_OPTION S5P_PMUREG(0x3C88) |
| 139 | #define S5P_LCD1_OPTION S5P_PMUREG(0x3CA8) |
| 140 | #define S5P_MAUDIO_OPTION S5P_PMUREG(0x3CC8) |
| 141 | #define S5P_GPS_OPTION S5P_PMUREG(0x3CE8) |
| 142 | #define S5P_GPS_ALIVE_OPTION S5P_PMUREG(0x3D08) |
| 143 | |
| 144 | #define S5P_PAD_RET_MAUDIO_OPTION S5P_PMUREG(0x3028) |
| 145 | #define S5P_PAD_RET_GPIO_OPTION S5P_PMUREG(0x3108) |
| 146 | #define S5P_PAD_RET_UART_OPTION S5P_PMUREG(0x3128) |
| 147 | #define S5P_PAD_RET_MMCA_OPTION S5P_PMUREG(0x3148) |
| 148 | #define S5P_PAD_RET_MMCB_OPTION S5P_PMUREG(0x3168) |
| 149 | #define S5P_PAD_RET_EBIA_OPTION S5P_PMUREG(0x3188) |
| 150 | #define S5P_PAD_RET_EBIB_OPTION S5P_PMUREG(0x31A8) |
| 151 | |
| 152 | #define S5P_PMU_CAM_CONF S5P_PMUREG(0x3C00) |
| 153 | #define S5P_PMU_TV_CONF S5P_PMUREG(0x3C20) |
| 154 | #define S5P_PMU_MFC_CONF S5P_PMUREG(0x3C40) |
| 155 | #define S5P_PMU_G3D_CONF S5P_PMUREG(0x3C60) |
| 156 | #define S5P_PMU_LCD0_CONF S5P_PMUREG(0x3C80) |
| 157 | #define S5P_PMU_LCD1_CONF S5P_PMUREG(0x3CA0) |
| 158 | #define S5P_PMU_GPS_CONF S5P_PMUREG(0x3CE0) |
| 159 | |
Abhilash Kesavan | 4036021 | 2011-03-15 18:35:24 +0900 | [diff] [blame] | 160 | #define S5P_PMU_SATA_PHY_CONTROL_EN 0x1 |
Jaecheol Lee | b77ca65 | 2011-03-10 13:21:51 +0900 | [diff] [blame] | 161 | #define S5P_INT_LOCAL_PWR_EN 0x7 |
| 162 | |
| 163 | #define S5P_CHECK_SLEEP 0x00000BAD |
Changhwan Youn | d6d8b48 | 2010-12-03 17:15:40 +0900 | [diff] [blame] | 164 | |
| 165 | #endif /* __ASM_ARCH_REGS_PMU_H */ |