blob: 65024af169d3ecf79ea7886773952bb6c5cdf065 [file] [log] [blame]
Santosh Shilimkarb2b97622010-06-16 22:19:48 +05301/*
2 * OMAP MPUSS low power code
3 *
4 * Copyright (C) 2011 Texas Instruments, Inc.
5 * Santosh Shilimkar <santosh.shilimkar@ti.com>
6 *
7 * OMAP4430 MPUSS mainly consists of dual Cortex-A9 with per-CPU
8 * Local timer and Watchdog, GIC, SCU, PL310 L2 cache controller,
9 * CPU0 and CPU1 LPRM modules.
10 * CPU0, CPU1 and MPUSS each have there own power domain and
11 * hence multiple low power combinations of MPUSS are possible.
12 *
13 * The CPU0 and CPU1 can't support Closed switch Retention (CSWR)
14 * because the mode is not supported by hw constraints of dormant
15 * mode. While waking up from the dormant mode, a reset signal
16 * to the Cortex-A9 processor must be asserted by the external
17 * power controller.
18 *
19 * With architectural inputs and hardware recommendations, only
20 * below modes are supported from power gain vs latency point of view.
21 *
22 * CPU0 CPU1 MPUSS
23 * ----------------------------------------------
24 * ON ON ON
25 * ON(Inactive) OFF ON(Inactive)
26 * OFF OFF CSWR
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +053027 * OFF OFF OSWR
28 * OFF OFF OFF(Device OFF *TBD)
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053029 * ----------------------------------------------
30 *
31 * Note: CPU0 is the master core and it is the last CPU to go down
32 * and first to wake-up when MPUSS low power states are excercised
33 *
34 *
35 * This program is free software; you can redistribute it and/or modify
36 * it under the terms of the GNU General Public License version 2 as
37 * published by the Free Software Foundation.
38 */
39
40#include <linux/kernel.h>
41#include <linux/io.h>
42#include <linux/errno.h>
43#include <linux/linkage.h>
44#include <linux/smp.h>
45
46#include <asm/cacheflush.h>
47#include <asm/tlbflush.h>
48#include <asm/smp_scu.h>
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053049#include <asm/pgalloc.h>
50#include <asm/suspend.h>
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +053051#include <asm/hardware/cache-l2x0.h>
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053052
Tony Lindgrene4c060d2012-10-05 13:25:59 -070053#include "soc.h"
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053054#include "common.h"
Tony Lindgrenc49f34b2012-08-31 16:08:07 -070055#include "omap44xx.h"
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053056#include "omap4-sar-layout.h"
57#include "pm.h"
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +053058#include "prcm_mpu44xx.h"
Santosh Shilimkara89726d2013-02-06 19:39:07 +053059#include "prcm_mpu54xx.h"
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +053060#include "prminst44xx.h"
61#include "prcm44xx.h"
62#include "prm44xx.h"
63#include "prm-regbits-44xx.h"
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053064
65#ifdef CONFIG_SMP
66
67struct omap4_cpu_pm_info {
68 struct powerdomain *pwrdm;
69 void __iomem *scu_sar_addr;
70 void __iomem *wkup_sar_addr;
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +053071 void __iomem *l2x0_sar_addr;
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053072};
73
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +053074/**
75 * struct cpu_pm_ops - CPU pm operations
76 * @finish_suspend: CPU suspend finisher function pointer
77 * @resume: CPU resume function pointer
78 * @scu_prepare: CPU Snoop Control program function pointer
Santosh Shilimkare97c4eb2014-06-06 17:30:43 -050079 * @hotplug_restart: CPU restart function pointer
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +053080 *
81 * Structure holds functions pointer for CPU low power operations like
82 * suspend, resume and scu programming.
83 */
84struct cpu_pm_ops {
85 int (*finish_suspend)(unsigned long cpu_state);
86 void (*resume)(void);
87 void (*scu_prepare)(unsigned int cpu_id, unsigned int cpu_state);
Santosh Shilimkare97c4eb2014-06-06 17:30:43 -050088 void (*hotplug_restart)(void);
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +053089};
90
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053091static DEFINE_PER_CPU(struct omap4_cpu_pm_info, omap4_pm_info);
Santosh Shilimkare44f9a72010-06-16 22:19:49 +053092static struct powerdomain *mpuss_pd;
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +053093static void __iomem *sar_base;
Santosh Shilimkara89726d2013-02-06 19:39:07 +053094static u32 cpu_context_offset;
Santosh Shilimkarb2b97622010-06-16 22:19:48 +053095
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +053096static int default_finish_suspend(unsigned long cpu_state)
97{
98 omap_do_wfi();
99 return 0;
100}
101
102static void dummy_cpu_resume(void)
103{}
104
105static void dummy_scu_prepare(unsigned int cpu_id, unsigned int cpu_state)
106{}
107
Sekhar Norif734a9b2015-07-11 20:29:15 +0530108static struct cpu_pm_ops omap_pm_ops = {
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530109 .finish_suspend = default_finish_suspend,
110 .resume = dummy_cpu_resume,
111 .scu_prepare = dummy_scu_prepare,
Santosh Shilimkare97c4eb2014-06-06 17:30:43 -0500112 .hotplug_restart = dummy_cpu_resume,
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530113};
114
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530115/*
116 * Program the wakeup routine address for the CPU0 and CPU1
117 * used for OFF or DORMANT wakeup.
118 */
119static inline void set_cpu_wakeup_addr(unsigned int cpu_id, u32 addr)
120{
121 struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id);
122
Rajendra Nayak325f29d2013-05-03 15:34:40 +0530123 if (pm_info->wkup_sar_addr)
124 writel_relaxed(addr, pm_info->wkup_sar_addr);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530125}
126
127/*
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530128 * Store the SCU power status value to scratchpad memory
129 */
130static void scu_pwrst_prepare(unsigned int cpu_id, unsigned int cpu_state)
131{
132 struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id);
133 u32 scu_pwr_st;
134
135 switch (cpu_state) {
136 case PWRDM_POWER_RET:
137 scu_pwr_st = SCU_PM_DORMANT;
138 break;
139 case PWRDM_POWER_OFF:
140 scu_pwr_st = SCU_PM_POWEROFF;
141 break;
142 case PWRDM_POWER_ON:
143 case PWRDM_POWER_INACTIVE:
144 default:
145 scu_pwr_st = SCU_PM_NORMAL;
146 break;
147 }
148
Rajendra Nayak325f29d2013-05-03 15:34:40 +0530149 if (pm_info->scu_sar_addr)
150 writel_relaxed(scu_pwr_st, pm_info->scu_sar_addr);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530151}
152
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530153/* Helper functions for MPUSS OSWR */
154static inline void mpuss_clear_prev_logic_pwrst(void)
155{
156 u32 reg;
157
158 reg = omap4_prminst_read_inst_reg(OMAP4430_PRM_PARTITION,
159 OMAP4430_PRM_MPU_INST, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET);
160 omap4_prminst_write_inst_reg(reg, OMAP4430_PRM_PARTITION,
161 OMAP4430_PRM_MPU_INST, OMAP4_RM_MPU_MPU_CONTEXT_OFFSET);
162}
163
164static inline void cpu_clear_prev_logic_pwrst(unsigned int cpu_id)
165{
166 u32 reg;
167
168 if (cpu_id) {
169 reg = omap4_prcm_mpu_read_inst_reg(OMAP4430_PRCM_MPU_CPU1_INST,
Santosh Shilimkara89726d2013-02-06 19:39:07 +0530170 cpu_context_offset);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530171 omap4_prcm_mpu_write_inst_reg(reg, OMAP4430_PRCM_MPU_CPU1_INST,
Santosh Shilimkara89726d2013-02-06 19:39:07 +0530172 cpu_context_offset);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530173 } else {
174 reg = omap4_prcm_mpu_read_inst_reg(OMAP4430_PRCM_MPU_CPU0_INST,
Santosh Shilimkara89726d2013-02-06 19:39:07 +0530175 cpu_context_offset);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530176 omap4_prcm_mpu_write_inst_reg(reg, OMAP4430_PRCM_MPU_CPU0_INST,
Santosh Shilimkara89726d2013-02-06 19:39:07 +0530177 cpu_context_offset);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530178 }
179}
180
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530181/*
182 * Store the CPU cluster state for L2X0 low power operations.
183 */
184static void l2x0_pwrst_prepare(unsigned int cpu_id, unsigned int save_state)
185{
186 struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu_id);
187
Rajendra Nayak325f29d2013-05-03 15:34:40 +0530188 if (pm_info->l2x0_sar_addr)
189 writel_relaxed(save_state, pm_info->l2x0_sar_addr);
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530190}
191
192/*
193 * Save the L2X0 AUXCTRL and POR value to SAR memory. Its used to
194 * in every restore MPUSS OFF path.
195 */
196#ifdef CONFIG_CACHE_L2X0
Russell King7a09b282014-04-05 10:57:44 +0100197static void __init save_l2x0_context(void)
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530198{
Rajendra Nayak325f29d2013-05-03 15:34:40 +0530199 void __iomem *l2x0_base = omap4_get_l2cache_base();
200
201 if (l2x0_base && sar_base) {
202 writel_relaxed(l2x0_saved_regs.aux_ctrl,
203 sar_base + L2X0_AUXCTRL_OFFSET);
204 writel_relaxed(l2x0_saved_regs.prefetch_ctrl,
205 sar_base + L2X0_PREFETCH_CTRL_OFFSET);
206 }
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530207}
208#else
Russell King7a09b282014-04-05 10:57:44 +0100209static void __init save_l2x0_context(void)
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530210{}
211#endif
212
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530213/**
214 * omap4_enter_lowpower: OMAP4 MPUSS Low Power Entry Function
215 * The purpose of this function is to manage low power programming
216 * of OMAP4 MPUSS subsystem
217 * @cpu : CPU ID
218 * @power_state: Low power state.
Santosh Shilimkare44f9a72010-06-16 22:19:49 +0530219 *
220 * MPUSS states for the context save:
221 * save_state =
222 * 0 - Nothing lost and no need to save: MPUSS INACTIVE
223 * 1 - CPUx L1 and logic lost: MPUSS CSWR
224 * 2 - CPUx L1 and logic lost + GIC lost: MPUSS OSWR
225 * 3 - CPUx L1 and logic lost + GIC + L2 lost: DEVICE OFF
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530226 */
227int omap4_enter_lowpower(unsigned int cpu, unsigned int power_state)
228{
Paul Walmsley32d174e2013-01-26 00:58:13 -0700229 struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu);
Nishanth Menona30d81b2014-10-21 15:24:36 -0500230 unsigned int save_state = 0, cpu_logic_state = PWRDM_POWER_RET;
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530231 unsigned int wakeup_cpu;
232
233 if (omap_rev() == OMAP4430_REV_ES1_0)
234 return -ENXIO;
235
236 switch (power_state) {
237 case PWRDM_POWER_ON:
238 case PWRDM_POWER_INACTIVE:
239 save_state = 0;
240 break;
241 case PWRDM_POWER_OFF:
Nishanth Menona30d81b2014-10-21 15:24:36 -0500242 cpu_logic_state = PWRDM_POWER_OFF;
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530243 save_state = 1;
244 break;
245 case PWRDM_POWER_RET:
Rajendra Nayak6099dd32013-05-27 15:46:44 +0530246 if (IS_PM44XX_ERRATUM(PM_OMAP4_CPU_OSWR_DISABLE)) {
247 save_state = 0;
248 break;
249 }
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530250 default:
251 /*
252 * CPUx CSWR is invalid hardware state. Also CPUx OSWR
253 * doesn't make much scense, since logic is lost and $L1
254 * needs to be cleaned because of coherency. This makes
255 * CPUx OSWR equivalent to CPUX OFF and hence not supported
256 */
257 WARN_ON(1);
258 return -ENXIO;
259 }
260
Kevin Hilmane0555482012-05-11 16:00:24 -0700261 pwrdm_pre_transition(NULL);
Santosh Shilimkar49404dd2011-01-10 01:02:15 +0530262
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530263 /*
264 * Check MPUSS next state and save interrupt controller if needed.
265 * In MPUSS OSWR or device OFF, interrupt controller contest is lost.
266 */
267 mpuss_clear_prev_logic_pwrst();
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530268 if ((pwrdm_read_next_pwrst(mpuss_pd) == PWRDM_POWER_RET) &&
269 (pwrdm_read_logic_retst(mpuss_pd) == PWRDM_POWER_OFF))
270 save_state = 2;
271
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530272 cpu_clear_prev_logic_pwrst(cpu);
Paul Walmsley32d174e2013-01-26 00:58:13 -0700273 pwrdm_set_next_pwrst(pm_info->pwrdm, power_state);
Nishanth Menona30d81b2014-10-21 15:24:36 -0500274 pwrdm_set_logic_retst(pm_info->pwrdm, cpu_logic_state);
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530275 set_cpu_wakeup_addr(cpu, virt_to_phys(omap_pm_ops.resume));
276 omap_pm_ops.scu_prepare(cpu, power_state);
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530277 l2x0_pwrst_prepare(cpu, save_state);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530278
279 /*
280 * Call low level function with targeted low power state.
281 */
Santosh Shilimkar72433eb2013-02-13 14:25:24 +0530282 if (save_state)
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530283 cpu_suspend(save_state, omap_pm_ops.finish_suspend);
Santosh Shilimkar72433eb2013-02-13 14:25:24 +0530284 else
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530285 omap_pm_ops.finish_suspend(save_state);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530286
Strashko, Grygorii74ed7bd2013-10-22 22:07:15 +0300287 if (IS_PM44XX_ERRATUM(PM_OMAP4_ROM_SMP_BOOT_ERRATUM_GICD) && cpu)
288 gic_dist_enable();
289
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530290 /*
291 * Restore the CPUx power state to ON otherwise CPUx
292 * power domain can transitions to programmed low power
293 * state while doing WFI outside the low powe code. On
294 * secure devices, CPUx does WFI which can result in
295 * domain transition
296 */
297 wakeup_cpu = smp_processor_id();
Paul Walmsley32d174e2013-01-26 00:58:13 -0700298 pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530299
Kevin Hilmane0555482012-05-11 16:00:24 -0700300 pwrdm_post_transition(NULL);
Santosh Shilimkar49404dd2011-01-10 01:02:15 +0530301
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530302 return 0;
303}
304
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530305/**
306 * omap4_hotplug_cpu: OMAP4 CPU hotplug entry
307 * @cpu : CPU ID
308 * @power_state: CPU low power state.
309 */
Paul Gortmaker8bd26e32013-06-17 15:43:14 -0400310int omap4_hotplug_cpu(unsigned int cpu, unsigned int power_state)
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530311{
Santosh Shilimkarff999b82012-10-18 12:20:05 +0300312 struct omap4_cpu_pm_info *pm_info = &per_cpu(omap4_pm_info, cpu);
Paul Walmsley32d174e2013-01-26 00:58:13 -0700313 unsigned int cpu_state = 0;
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530314
315 if (omap_rev() == OMAP4430_REV_ES1_0)
316 return -ENXIO;
317
Nishanth Menon3e6a1c92014-07-24 10:24:19 -0500318 /* Use the achievable power state for the domain */
319 power_state = pwrdm_get_valid_lp_state(pm_info->pwrdm,
320 false, power_state);
321
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530322 if (power_state == PWRDM_POWER_OFF)
323 cpu_state = 1;
324
Paul Walmsley32d174e2013-01-26 00:58:13 -0700325 pwrdm_clear_all_prev_pwrst(pm_info->pwrdm);
326 pwrdm_set_next_pwrst(pm_info->pwrdm, power_state);
Santosh Shilimkare97c4eb2014-06-06 17:30:43 -0500327 set_cpu_wakeup_addr(cpu, virt_to_phys(omap_pm_ops.hotplug_restart));
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530328 omap_pm_ops.scu_prepare(cpu, power_state);
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530329
330 /*
Masanari Iida260db902012-07-12 00:56:57 +0900331 * CPU never retuns back if targeted power state is OFF mode.
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530332 * CPU ONLINE follows normal CPU ONLINE ptah via
Santosh Shilimkarbaf4b7d2013-04-05 18:29:02 +0530333 * omap4_secondary_startup().
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530334 */
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530335 omap_pm_ops.finish_suspend(cpu_state);
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530336
Paul Walmsley32d174e2013-01-26 00:58:13 -0700337 pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
Santosh Shilimkarb5b4f282010-06-16 22:19:48 +0530338 return 0;
339}
340
341
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530342/*
Santosh Shilimkar6d846c42012-04-12 17:01:52 +0530343 * Enable Mercury Fast HG retention mode by default.
344 */
345static void enable_mercury_retention_mode(void)
346{
347 u32 reg;
348
349 reg = omap4_prcm_mpu_read_inst_reg(OMAP54XX_PRCM_MPU_DEVICE_INST,
350 OMAP54XX_PRCM_MPU_PRM_PSCON_COUNT_OFFSET);
351 /* Enable HG_EN, HG_RAMPUP = fast mode */
352 reg |= BIT(24) | BIT(25);
353 omap4_prcm_mpu_write_inst_reg(reg, OMAP54XX_PRCM_MPU_DEVICE_INST,
354 OMAP54XX_PRCM_MPU_PRM_PSCON_COUNT_OFFSET);
355}
356
357/*
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530358 * Initialise OMAP4 MPUSS
359 */
360int __init omap4_mpuss_init(void)
361{
362 struct omap4_cpu_pm_info *pm_info;
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530363
364 if (omap_rev() == OMAP4430_REV_ES1_0) {
365 WARN(1, "Power Management not supported on OMAP4430 ES1.0\n");
366 return -ENODEV;
367 }
368
Rajendra Nayak325f29d2013-05-03 15:34:40 +0530369 if (cpu_is_omap44xx())
370 sar_base = omap4_get_sar_ram_base();
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530371
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530372 /* Initilaise per CPU PM information */
373 pm_info = &per_cpu(omap4_pm_info, 0x0);
Rajendra Nayak325f29d2013-05-03 15:34:40 +0530374 if (sar_base) {
375 pm_info->scu_sar_addr = sar_base + SCU_OFFSET0;
376 pm_info->wkup_sar_addr = sar_base +
377 CPU0_WAKEUP_NS_PA_ADDR_OFFSET;
378 pm_info->l2x0_sar_addr = sar_base + L2X0_SAVE_OFFSET0;
379 }
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530380 pm_info->pwrdm = pwrdm_lookup("cpu0_pwrdm");
381 if (!pm_info->pwrdm) {
382 pr_err("Lookup failed for CPU0 pwrdm\n");
383 return -ENODEV;
384 }
385
386 /* Clear CPU previous power domain state */
387 pwrdm_clear_all_prev_pwrst(pm_info->pwrdm);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530388 cpu_clear_prev_logic_pwrst(0);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530389
390 /* Initialise CPU0 power domain state to ON */
391 pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
392
393 pm_info = &per_cpu(omap4_pm_info, 0x1);
Rajendra Nayak325f29d2013-05-03 15:34:40 +0530394 if (sar_base) {
395 pm_info->scu_sar_addr = sar_base + SCU_OFFSET1;
396 pm_info->wkup_sar_addr = sar_base +
397 CPU1_WAKEUP_NS_PA_ADDR_OFFSET;
398 pm_info->l2x0_sar_addr = sar_base + L2X0_SAVE_OFFSET1;
399 }
Santosh Shilimkarff999b82012-10-18 12:20:05 +0300400
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530401 pm_info->pwrdm = pwrdm_lookup("cpu1_pwrdm");
402 if (!pm_info->pwrdm) {
403 pr_err("Lookup failed for CPU1 pwrdm\n");
404 return -ENODEV;
405 }
406
407 /* Clear CPU previous power domain state */
408 pwrdm_clear_all_prev_pwrst(pm_info->pwrdm);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530409 cpu_clear_prev_logic_pwrst(1);
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530410
411 /* Initialise CPU1 power domain state to ON */
412 pwrdm_set_next_pwrst(pm_info->pwrdm, PWRDM_POWER_ON);
413
Santosh Shilimkare44f9a72010-06-16 22:19:49 +0530414 mpuss_pd = pwrdm_lookup("mpu_pwrdm");
415 if (!mpuss_pd) {
416 pr_err("Failed to lookup MPUSS power domain\n");
417 return -ENODEV;
418 }
419 pwrdm_clear_all_prev_pwrst(mpuss_pd);
Santosh Shilimkar3ba2a732011-06-06 14:33:29 +0530420 mpuss_clear_prev_logic_pwrst();
Santosh Shilimkare44f9a72010-06-16 22:19:49 +0530421
Rajendra Nayak325f29d2013-05-03 15:34:40 +0530422 if (sar_base) {
423 /* Save device type on scratchpad for low level code to use */
424 writel_relaxed((omap_type() != OMAP2_DEVICE_TYPE_GP) ? 1 : 0,
425 sar_base + OMAP_TYPE_OFFSET);
426 save_l2x0_context();
427 }
Santosh Shilimkar5e94c6e32011-01-09 02:59:09 +0530428
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530429 if (cpu_is_omap44xx()) {
430 omap_pm_ops.finish_suspend = omap4_finish_suspend;
431 omap_pm_ops.resume = omap4_cpu_resume;
432 omap_pm_ops.scu_prepare = scu_pwrst_prepare;
Santosh Shilimkare97c4eb2014-06-06 17:30:43 -0500433 omap_pm_ops.hotplug_restart = omap4_secondary_startup;
Santosh Shilimkara89726d2013-02-06 19:39:07 +0530434 cpu_context_offset = OMAP4_RM_CPU0_CPU0_CONTEXT_OFFSET;
435 } else if (soc_is_omap54xx() || soc_is_dra7xx()) {
436 cpu_context_offset = OMAP54XX_RM_CPU0_CPU0_CONTEXT_OFFSET;
Santosh Shilimkar6d846c42012-04-12 17:01:52 +0530437 enable_mercury_retention_mode();
Santosh Shilimkar9f192cf2013-04-05 18:29:00 +0530438 }
439
Santosh Shilimkare97c4eb2014-06-06 17:30:43 -0500440 if (cpu_is_omap446x())
441 omap_pm_ops.hotplug_restart = omap4460_secondary_startup;
442
Santosh Shilimkarb2b97622010-06-16 22:19:48 +0530443 return 0;
444}
445
446#endif