blob: cd833bbaac3d60bf2e1b46395220a3a16d2bc907 [file] [log] [blame]
Archit Tanejae1ef4d22010-09-15 18:47:29 +05301/*
2 * linux/drivers/video/omap2/dss/dss_features.h
3 *
4 * Copyright (C) 2010 Texas Instruments
5 * Author: Archit Taneja <archit@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#ifndef __OMAP2_DSS_FEATURES_H
21#define __OMAP2_DSS_FEATURES_H
22
Mythri P K60634a22011-09-08 19:06:26 +053023#if defined(CONFIG_OMAP4_DSS_HDMI)
24#include "ti_hdmi.h"
25#endif
26
Archit Tanejad50cd032010-12-02 11:27:08 +000027#define MAX_DSS_MANAGERS 3
Archit Tanejab8c095b2011-09-13 18:20:33 +053028#define MAX_DSS_OVERLAYS 4
Taneja, Architea751592011-03-08 05:50:35 -060029#define MAX_DSS_LCD_MANAGERS 2
Archit Tanejaa72b64b2011-05-12 17:26:26 +053030#define MAX_NUM_DSI 2
Archit Tanejae1ef4d22010-09-15 18:47:29 +053031
32/* DSS has feature id */
33enum dss_feat_id {
Archit Taneja9613c022011-03-22 06:33:36 -050034 FEAT_LCDENABLEPOL = 1 << 3,
35 FEAT_LCDENABLESIGNAL = 1 << 4,
36 FEAT_PCKFREEENABLE = 1 << 5,
37 FEAT_FUNCGATED = 1 << 6,
38 FEAT_MGR_LCD2 = 1 << 7,
39 FEAT_LINEBUFFERSPLIT = 1 << 8,
40 FEAT_ROWREPEATENABLE = 1 << 9,
41 FEAT_RESIZECONF = 1 << 10,
Murthy, Raghuveer5c6366e2011-03-03 09:27:58 -060042 /* Independent core clk divider */
Archit Taneja9613c022011-03-22 06:33:36 -050043 FEAT_CORE_CLK_DIV = 1 << 11,
44 FEAT_LCD_CLK_SRC = 1 << 12,
Tomi Valkeinenc94dfe02011-04-15 10:42:59 +030045 /* DSI-PLL power command 0x3 is not working */
Archit Taneja9613c022011-03-22 06:33:36 -050046 FEAT_DSI_PLL_PWR_BUG = 1 << 13,
47 FEAT_DSI_PLL_FREQSEL = 1 << 14,
Tomi Valkeinen95861362011-04-14 11:42:22 +030048 FEAT_DSI_DCS_CMD_CONFIG_VC = 1 << 15,
49 FEAT_DSI_VC_OCP_WIDTH = 1 << 16,
Tomi Valkeinen293ef192011-04-15 15:07:33 +030050 FEAT_DSI_REVERSE_TXCLKESC = 1 << 17,
Archit Taneja75d72472011-05-16 15:17:08 +053051 FEAT_DSI_GNQ = 1 << 18,
Ricardo Neri72e91ac2011-05-18 22:27:56 -050052 FEAT_HDMI_CTS_SWMODE = 1 << 19,
Amber Jainab5ca072011-05-19 19:47:53 +053053 FEAT_HANDLE_UV_SEPARATE = 1 << 20,
54 FEAT_ATTR2 = 1 << 21,
Tomi Valkeinen525dae62011-05-18 11:59:21 +030055 FEAT_VENC_REQUIRES_TV_DAC_CLK = 1 << 22,
Tomi Valkeinen332e9d72011-05-27 14:22:16 +030056 FEAT_CPR = 1 << 23,
57 FEAT_PRELOAD = 1 << 24,
58 FEAT_FIR_COEF_V = 1 << 25,
Archit Taneja11354dd2011-09-26 11:47:29 +053059 FEAT_ALPHA_FIXED_ZORDER = 1 << 26,
60 FEAT_ALPHA_FREE_ZORDER = 1 << 27,
Archit Tanejae1ef4d22010-09-15 18:47:29 +053061};
62
63/* DSS register field id */
64enum dss_feat_reg_field {
65 FEAT_REG_FIRHINC,
66 FEAT_REG_FIRVINC,
67 FEAT_REG_FIFOHIGHTHRESHOLD,
68 FEAT_REG_FIFOLOWTHRESHOLD,
69 FEAT_REG_FIFOSIZE,
Archit Taneja87a74842011-03-02 11:19:50 +053070 FEAT_REG_HORIZONTALACCU,
71 FEAT_REG_VERTICALACCU,
Taneja, Architea751592011-03-08 05:50:35 -060072 FEAT_REG_DISPC_CLK_SWITCH,
Taneja, Archit49641112011-03-14 23:28:23 -050073 FEAT_REG_DSIPLL_REGN,
74 FEAT_REG_DSIPLL_REGM,
75 FEAT_REG_DSIPLL_REGM_DISPC,
76 FEAT_REG_DSIPLL_REGM_DSI,
Archit Tanejae1ef4d22010-09-15 18:47:29 +053077};
78
Taneja, Archit31ef8232011-03-14 23:28:22 -050079enum dss_range_param {
80 FEAT_PARAM_DSS_FCK,
Tomi Valkeinen9eaaf202011-08-29 15:56:04 +030081 FEAT_PARAM_DSS_PCD,
Taneja, Archit49641112011-03-14 23:28:23 -050082 FEAT_PARAM_DSIPLL_REGN,
83 FEAT_PARAM_DSIPLL_REGM,
84 FEAT_PARAM_DSIPLL_REGM_DISPC,
85 FEAT_PARAM_DSIPLL_REGM_DSI,
86 FEAT_PARAM_DSIPLL_FINT,
87 FEAT_PARAM_DSIPLL_LPDIV,
Archit Taneja0373cac2011-09-08 13:25:17 +053088 FEAT_PARAM_DOWNSCALE,
Chandrabhanu Mahapatra7282f1b2011-12-19 14:03:56 +053089 FEAT_PARAM_LINEWIDTH,
Taneja, Archit31ef8232011-03-14 23:28:22 -050090};
91
Archit Tanejae1ef4d22010-09-15 18:47:29 +053092/* DSS Feature Functions */
93int dss_feat_get_num_mgrs(void);
94int dss_feat_get_num_ovls(void);
Taneja, Archit31ef8232011-03-14 23:28:22 -050095unsigned long dss_feat_get_param_min(enum dss_range_param param);
96unsigned long dss_feat_get_param_max(enum dss_range_param param);
Archit Tanejae1ef4d22010-09-15 18:47:29 +053097enum omap_display_type dss_feat_get_supported_displays(enum omap_channel channel);
98enum omap_color_mode dss_feat_get_supported_color_modes(enum omap_plane plane);
Tomi Valkeinen67019db2011-08-15 15:18:15 +030099enum omap_overlay_caps dss_feat_get_overlay_caps(enum omap_plane plane);
Archit Taneja8dad2ab2010-11-25 17:58:10 +0530100bool dss_feat_color_mode_supported(enum omap_plane plane,
101 enum omap_color_mode color_mode);
Archit Taneja89a35e52011-04-12 13:52:23 +0530102const char *dss_feat_get_clk_source_name(enum omap_dss_clk_source id);
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530103
Tomi Valkeinen5ed8cf52011-06-21 09:35:36 +0300104u32 dss_feat_get_buffer_size_unit(void); /* in bytes */
105u32 dss_feat_get_burst_size_unit(void); /* in bytes */
106
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530107bool dss_has_feature(enum dss_feat_id id);
108void dss_feat_get_reg_field(enum dss_feat_reg_field id, u8 *start, u8 *end);
109void dss_features_init(void);
Mythri P K60634a22011-09-08 19:06:26 +0530110#if defined(CONFIG_OMAP4_DSS_HDMI)
111void dss_init_hdmi_ip_ops(struct hdmi_ip_data *ip_data);
112#endif
Archit Tanejae1ef4d22010-09-15 18:47:29 +0530113#endif