Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Based on arch/arm/kernel/setup.c |
| 3 | * |
| 4 | * Copyright (C) 1995-2001 Russell King |
| 5 | * Copyright (C) 2012 ARM Ltd. |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License version 2 as |
| 9 | * published by the Free Software Foundation. |
| 10 | * |
| 11 | * This program is distributed in the hope that it will be useful, |
| 12 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 13 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 14 | * GNU General Public License for more details. |
| 15 | * |
| 16 | * You should have received a copy of the GNU General Public License |
| 17 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
| 18 | */ |
| 19 | |
Al Stone | 3765516 | 2015-03-24 14:02:37 +0000 | [diff] [blame] | 20 | #include <linux/acpi.h> |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 21 | #include <linux/export.h> |
| 22 | #include <linux/kernel.h> |
| 23 | #include <linux/stddef.h> |
| 24 | #include <linux/ioport.h> |
| 25 | #include <linux/delay.h> |
| 26 | #include <linux/utsname.h> |
| 27 | #include <linux/initrd.h> |
| 28 | #include <linux/console.h> |
Catalin Marinas | a41dc0e | 2014-04-03 17:48:54 +0100 | [diff] [blame] | 29 | #include <linux/cache.h> |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 30 | #include <linux/bootmem.h> |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 31 | #include <linux/screen_info.h> |
| 32 | #include <linux/init.h> |
| 33 | #include <linux/kexec.h> |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 34 | #include <linux/root_dev.h> |
| 35 | #include <linux/cpu.h> |
| 36 | #include <linux/interrupt.h> |
| 37 | #include <linux/smp.h> |
| 38 | #include <linux/fs.h> |
| 39 | #include <linux/proc_fs.h> |
| 40 | #include <linux/memblock.h> |
| 41 | #include <linux/of_fdt.h> |
Mark Salter | f84d027 | 2014-04-15 21:59:30 -0400 | [diff] [blame] | 42 | #include <linux/efi.h> |
Mark Rutland | bff6079 | 2015-07-31 15:46:16 +0100 | [diff] [blame] | 43 | #include <linux/psci.h> |
Ingo Molnar | 9164bb4 | 2017-02-04 01:20:53 +0100 | [diff] [blame] | 44 | #include <linux/sched/task.h> |
Laura Abbott | 2077be6 | 2017-01-10 13:35:49 -0800 | [diff] [blame] | 45 | #include <linux/mm.h> |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 46 | |
Al Stone | 3765516 | 2015-03-24 14:02:37 +0000 | [diff] [blame] | 47 | #include <asm/acpi.h> |
Mark Salter | bf4b558 | 2014-04-07 15:39:52 -0700 | [diff] [blame] | 48 | #include <asm/fixmap.h> |
Mark Rutland | df85741 | 2014-07-16 16:32:44 +0100 | [diff] [blame] | 49 | #include <asm/cpu.h> |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 50 | #include <asm/cputype.h> |
| 51 | #include <asm/elf.h> |
Andre Przywara | 930da09 | 2014-11-14 15:54:07 +0000 | [diff] [blame] | 52 | #include <asm/cpufeature.h> |
Mark Rutland | e8765b2 | 2013-10-24 20:30:17 +0100 | [diff] [blame] | 53 | #include <asm/cpu_ops.h> |
Andrey Ryabinin | 39d114d | 2015-10-12 18:52:58 +0300 | [diff] [blame] | 54 | #include <asm/kasan.h> |
Ganapatrao Kulkarni | 1a2db30 | 2016-04-08 15:50:27 -0700 | [diff] [blame] | 55 | #include <asm/numa.h> |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 56 | #include <asm/sections.h> |
| 57 | #include <asm/setup.h> |
Javi Merino | 4c7aa00 | 2012-08-29 09:47:19 +0100 | [diff] [blame] | 58 | #include <asm/smp_plat.h> |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 59 | #include <asm/cacheflush.h> |
| 60 | #include <asm/tlbflush.h> |
| 61 | #include <asm/traps.h> |
| 62 | #include <asm/memblock.h> |
Mark Salter | f84d027 | 2014-04-15 21:59:30 -0400 | [diff] [blame] | 63 | #include <asm/efi.h> |
Stefano Stabellini | 5882bfe | 2015-05-06 14:13:31 +0000 | [diff] [blame] | 64 | #include <asm/xen/hypervisor.h> |
Mark Rutland | 9e8e865 | 2016-01-25 11:44:58 +0000 | [diff] [blame] | 65 | #include <asm/mmu_context.h> |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 66 | |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 67 | phys_addr_t __fdt_pointer __initdata; |
| 68 | |
| 69 | /* |
| 70 | * Standard memory resources |
| 71 | */ |
| 72 | static struct resource mem_res[] = { |
| 73 | { |
| 74 | .name = "Kernel code", |
| 75 | .start = 0, |
| 76 | .end = 0, |
Toshi Kani | 35d98e9 | 2016-01-26 21:57:22 +0100 | [diff] [blame] | 77 | .flags = IORESOURCE_SYSTEM_RAM |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 78 | }, |
| 79 | { |
| 80 | .name = "Kernel data", |
| 81 | .start = 0, |
| 82 | .end = 0, |
Toshi Kani | 35d98e9 | 2016-01-26 21:57:22 +0100 | [diff] [blame] | 83 | .flags = IORESOURCE_SYSTEM_RAM |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 84 | } |
| 85 | }; |
| 86 | |
| 87 | #define kernel_code mem_res[0] |
| 88 | #define kernel_data mem_res[1] |
| 89 | |
Ard Biesheuvel | da9c177 | 2015-03-17 10:55:12 +0100 | [diff] [blame] | 90 | /* |
| 91 | * The recorded values of x0 .. x3 upon kernel entry. |
| 92 | */ |
| 93 | u64 __cacheline_aligned boot_args[4]; |
| 94 | |
Will Deacon | 7158627 | 2013-11-05 18:10:47 +0000 | [diff] [blame] | 95 | void __init smp_setup_processor_id(void) |
| 96 | { |
Mark Rutland | 8070867 | 2014-11-04 10:50:16 +0000 | [diff] [blame] | 97 | u64 mpidr = read_cpuid_mpidr() & MPIDR_HWID_BITMASK; |
| 98 | cpu_logical_map(0) = mpidr; |
| 99 | |
Will Deacon | 7158627 | 2013-11-05 18:10:47 +0000 | [diff] [blame] | 100 | /* |
| 101 | * clear __my_cpu_offset on boot CPU to avoid hang caused by |
| 102 | * using percpu variable early, for example, lockdep will |
| 103 | * access percpu variable inside lock_release |
| 104 | */ |
| 105 | set_my_cpu_offset(0); |
Mark Rutland | 8070867 | 2014-11-04 10:50:16 +0000 | [diff] [blame] | 106 | pr_info("Booting Linux on physical CPU 0x%lx\n", (unsigned long)mpidr); |
Will Deacon | 7158627 | 2013-11-05 18:10:47 +0000 | [diff] [blame] | 107 | } |
| 108 | |
Sudeep KarkadaNagesha | 6e15d0e | 2013-10-21 13:29:42 +0100 | [diff] [blame] | 109 | bool arch_match_cpu_phys_id(int cpu, u64 phys_id) |
| 110 | { |
| 111 | return phys_id == cpu_logical_map(cpu); |
| 112 | } |
| 113 | |
Lorenzo Pieralisi | 976d7d3 | 2013-05-16 10:32:09 +0100 | [diff] [blame] | 114 | struct mpidr_hash mpidr_hash; |
Lorenzo Pieralisi | 976d7d3 | 2013-05-16 10:32:09 +0100 | [diff] [blame] | 115 | /** |
| 116 | * smp_build_mpidr_hash - Pre-compute shifts required at each affinity |
| 117 | * level in order to build a linear index from an |
| 118 | * MPIDR value. Resulting algorithm is a collision |
| 119 | * free hash carried out through shifting and ORing |
| 120 | */ |
| 121 | static void __init smp_build_mpidr_hash(void) |
| 122 | { |
| 123 | u32 i, affinity, fs[4], bits[4], ls; |
| 124 | u64 mask = 0; |
| 125 | /* |
| 126 | * Pre-scan the list of MPIDRS and filter out bits that do |
| 127 | * not contribute to affinity levels, ie they never toggle. |
| 128 | */ |
| 129 | for_each_possible_cpu(i) |
| 130 | mask |= (cpu_logical_map(i) ^ cpu_logical_map(0)); |
| 131 | pr_debug("mask of set bits %#llx\n", mask); |
| 132 | /* |
| 133 | * Find and stash the last and first bit set at all affinity levels to |
| 134 | * check how many bits are required to represent them. |
| 135 | */ |
| 136 | for (i = 0; i < 4; i++) { |
| 137 | affinity = MPIDR_AFFINITY_LEVEL(mask, i); |
| 138 | /* |
| 139 | * Find the MSB bit and LSB bits position |
| 140 | * to determine how many bits are required |
| 141 | * to express the affinity level. |
| 142 | */ |
| 143 | ls = fls(affinity); |
| 144 | fs[i] = affinity ? ffs(affinity) - 1 : 0; |
| 145 | bits[i] = ls - fs[i]; |
| 146 | } |
| 147 | /* |
| 148 | * An index can be created from the MPIDR_EL1 by isolating the |
| 149 | * significant bits at each affinity level and by shifting |
| 150 | * them in order to compress the 32 bits values space to a |
| 151 | * compressed set of values. This is equivalent to hashing |
| 152 | * the MPIDR_EL1 through shifting and ORing. It is a collision free |
| 153 | * hash though not minimal since some levels might contain a number |
| 154 | * of CPUs that is not an exact power of 2 and their bit |
| 155 | * representation might contain holes, eg MPIDR_EL1[7:0] = {0x2, 0x80}. |
| 156 | */ |
| 157 | mpidr_hash.shift_aff[0] = MPIDR_LEVEL_SHIFT(0) + fs[0]; |
| 158 | mpidr_hash.shift_aff[1] = MPIDR_LEVEL_SHIFT(1) + fs[1] - bits[0]; |
| 159 | mpidr_hash.shift_aff[2] = MPIDR_LEVEL_SHIFT(2) + fs[2] - |
| 160 | (bits[1] + bits[0]); |
| 161 | mpidr_hash.shift_aff[3] = MPIDR_LEVEL_SHIFT(3) + |
| 162 | fs[3] - (bits[2] + bits[1] + bits[0]); |
| 163 | mpidr_hash.mask = mask; |
| 164 | mpidr_hash.bits = bits[3] + bits[2] + bits[1] + bits[0]; |
| 165 | pr_debug("MPIDR hash: aff0[%u] aff1[%u] aff2[%u] aff3[%u] mask[%#llx] bits[%u]\n", |
| 166 | mpidr_hash.shift_aff[0], |
| 167 | mpidr_hash.shift_aff[1], |
| 168 | mpidr_hash.shift_aff[2], |
| 169 | mpidr_hash.shift_aff[3], |
| 170 | mpidr_hash.mask, |
| 171 | mpidr_hash.bits); |
| 172 | /* |
| 173 | * 4x is an arbitrary value used to warn on a hash table much bigger |
| 174 | * than expected on most systems. |
| 175 | */ |
| 176 | if (mpidr_hash_size() > 4 * num_possible_cpus()) |
| 177 | pr_warn("Large number of MPIDR hash buckets detected\n"); |
Lorenzo Pieralisi | 976d7d3 | 2013-05-16 10:32:09 +0100 | [diff] [blame] | 178 | } |
Mark Rutland | 137650aa | 2015-03-13 16:14:34 +0000 | [diff] [blame] | 179 | |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 180 | static void __init setup_machine_fdt(phys_addr_t dt_phys) |
| 181 | { |
Ard Biesheuvel | 61bd93c | 2015-06-01 13:40:32 +0200 | [diff] [blame] | 182 | void *dt_virt = fixmap_remap_fdt(dt_phys); |
Geert Uytterhoeven | 2f9a0be | 2017-04-27 14:33:05 +0200 | [diff] [blame] | 183 | const char *name; |
Ard Biesheuvel | 61bd93c | 2015-06-01 13:40:32 +0200 | [diff] [blame] | 184 | |
| 185 | if (!dt_virt || !early_init_dt_scan(dt_virt)) { |
| 186 | pr_crit("\n" |
| 187 | "Error: invalid device tree blob at physical address %pa (virtual address 0x%p)\n" |
| 188 | "The dtb must be 8-byte aligned and must not exceed 2 MB in size\n" |
| 189 | "\nPlease check your bootloader.", |
| 190 | &dt_phys, dt_virt); |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 191 | |
| 192 | while (true) |
| 193 | cpu_relax(); |
| 194 | } |
Will Deacon | 5e39977 | 2014-09-01 15:47:19 +0100 | [diff] [blame] | 195 | |
Geert Uytterhoeven | 2f9a0be | 2017-04-27 14:33:05 +0200 | [diff] [blame] | 196 | name = of_flat_dt_get_machine_name(); |
Kefeng Wang | 690e95d | 2017-05-16 15:36:16 +0800 | [diff] [blame] | 197 | if (!name) |
| 198 | return; |
| 199 | |
Geert Uytterhoeven | 2f9a0be | 2017-04-27 14:33:05 +0200 | [diff] [blame] | 200 | pr_info("Machine model: %s\n", name); |
| 201 | dump_stack_set_arch_desc("%s (DT)", name); |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 202 | } |
| 203 | |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 204 | static void __init request_standard_resources(void) |
| 205 | { |
| 206 | struct memblock_region *region; |
| 207 | struct resource *res; |
| 208 | |
Laura Abbott | 2077be6 | 2017-01-10 13:35:49 -0800 | [diff] [blame] | 209 | kernel_code.start = __pa_symbol(_text); |
| 210 | kernel_code.end = __pa_symbol(__init_begin - 1); |
| 211 | kernel_data.start = __pa_symbol(_sdata); |
| 212 | kernel_data.end = __pa_symbol(_end - 1); |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 213 | |
| 214 | for_each_memblock(memory, region) { |
| 215 | res = alloc_bootmem_low(sizeof(*res)); |
AKASHI Takahiro | e7cd190 | 2016-08-22 15:55:24 +0900 | [diff] [blame] | 216 | if (memblock_is_nomap(region)) { |
| 217 | res->name = "reserved"; |
Ard Biesheuvel | 79ba11d | 2017-01-24 17:11:40 +0000 | [diff] [blame] | 218 | res->flags = IORESOURCE_MEM; |
AKASHI Takahiro | e7cd190 | 2016-08-22 15:55:24 +0900 | [diff] [blame] | 219 | } else { |
| 220 | res->name = "System RAM"; |
| 221 | res->flags = IORESOURCE_SYSTEM_RAM | IORESOURCE_BUSY; |
| 222 | } |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 223 | res->start = __pfn_to_phys(memblock_region_memory_base_pfn(region)); |
| 224 | res->end = __pfn_to_phys(memblock_region_memory_end_pfn(region)) - 1; |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 225 | |
| 226 | request_resource(&iomem_resource, res); |
| 227 | |
| 228 | if (kernel_code.start >= res->start && |
| 229 | kernel_code.end <= res->end) |
| 230 | request_resource(res, &kernel_code); |
| 231 | if (kernel_data.start >= res->start && |
| 232 | kernel_data.end <= res->end) |
| 233 | request_resource(res, &kernel_data); |
AKASHI Takahiro | 764b51e | 2017-04-03 11:24:32 +0900 | [diff] [blame] | 234 | #ifdef CONFIG_KEXEC_CORE |
| 235 | /* Userspace will find "Crash kernel" region in /proc/iomem. */ |
| 236 | if (crashk_res.end && crashk_res.start >= res->start && |
| 237 | crashk_res.end <= res->end) |
| 238 | request_resource(res, &crashk_res); |
| 239 | #endif |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 240 | } |
| 241 | } |
| 242 | |
Javi Merino | 4c7aa00 | 2012-08-29 09:47:19 +0100 | [diff] [blame] | 243 | u64 __cpu_logical_map[NR_CPUS] = { [0 ... NR_CPUS-1] = INVALID_HWID }; |
| 244 | |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 245 | void __init setup_arch(char **cmdline_p) |
| 246 | { |
Suzuki K. Poulose | 4b998ff | 2015-10-19 14:24:40 +0100 | [diff] [blame] | 247 | pr_info("Boot CPU: AArch64 Processor [%08x]\n", read_cpuid_id()); |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 248 | |
Michal Marek | cfa88c7 | 2016-08-30 10:31:35 +0200 | [diff] [blame] | 249 | sprintf(init_utsname()->machine, UTS_MACHINE); |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 250 | init_mm.start_code = (unsigned long) _text; |
| 251 | init_mm.end_code = (unsigned long) _etext; |
| 252 | init_mm.end_data = (unsigned long) _edata; |
| 253 | init_mm.brk = (unsigned long) _end; |
| 254 | |
| 255 | *cmdline_p = boot_command_line; |
| 256 | |
Laura Abbott | af86e59 | 2014-11-21 21:50:42 +0000 | [diff] [blame] | 257 | early_fixmap_init(); |
Mark Salter | bf4b558 | 2014-04-07 15:39:52 -0700 | [diff] [blame] | 258 | early_ioremap_init(); |
Mark Salter | 0bf757c | 2014-04-07 15:39:51 -0700 | [diff] [blame] | 259 | |
Ard Biesheuvel | 61bd93c | 2015-06-01 13:40:32 +0200 | [diff] [blame] | 260 | setup_machine_fdt(__fdt_pointer); |
| 261 | |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 262 | parse_early_param(); |
| 263 | |
Jon Masters | 7a9c43b | 2014-08-26 21:23:38 +0100 | [diff] [blame] | 264 | /* |
| 265 | * Unmask asynchronous aborts after bringing up possible earlycon. |
| 266 | * (Report possible System Errors once we can report this occurred) |
| 267 | */ |
| 268 | local_async_enable(); |
| 269 | |
Mark Rutland | 86ccce8 | 2016-01-25 11:44:59 +0000 | [diff] [blame] | 270 | /* |
| 271 | * TTBR0 is only used for the identity mapping at this stage. Make it |
| 272 | * point to zero page to avoid speculatively fetching new entries. |
| 273 | */ |
| 274 | cpu_uninstall_idmap(); |
| 275 | |
Shannon Zhao | 9b08aaa | 2016-04-07 20:03:28 +0800 | [diff] [blame] | 276 | xen_early_init(); |
Mark Salter | f84d027 | 2014-04-15 21:59:30 -0400 | [diff] [blame] | 277 | efi_init(); |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 278 | arm64_memblock_init(); |
| 279 | |
Jon Masters | 38b04a7 | 2016-06-20 13:56:13 +0300 | [diff] [blame] | 280 | paging_init(); |
| 281 | |
| 282 | acpi_table_upgrade(); |
| 283 | |
Al Stone | 3765516 | 2015-03-24 14:02:37 +0000 | [diff] [blame] | 284 | /* Parse the ACPI tables for possible boot-time configuration */ |
| 285 | acpi_boot_table_init(); |
| 286 | |
David Daney | 3194ac6 | 2016-04-08 15:50:26 -0700 | [diff] [blame] | 287 | if (acpi_disabled) |
| 288 | unflatten_device_tree(); |
| 289 | |
| 290 | bootmem_init(); |
| 291 | |
Andrey Ryabinin | 39d114d | 2015-10-12 18:52:58 +0300 | [diff] [blame] | 292 | kasan_init(); |
| 293 | |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 294 | request_standard_resources(); |
| 295 | |
Ard Biesheuvel | 0e63ea4 | 2015-01-08 09:54:58 +0000 | [diff] [blame] | 296 | early_ioremap_reset(); |
Mark Salter | f84d027 | 2014-04-15 21:59:30 -0400 | [diff] [blame] | 297 | |
David Daney | 3194ac6 | 2016-04-08 15:50:26 -0700 | [diff] [blame] | 298 | if (acpi_disabled) |
Graeme Gregory | 7c59a3d | 2015-03-24 14:02:43 +0000 | [diff] [blame] | 299 | psci_dt_init(); |
David Daney | 3194ac6 | 2016-04-08 15:50:26 -0700 | [diff] [blame] | 300 | else |
Graeme Gregory | 7c59a3d | 2015-03-24 14:02:43 +0000 | [diff] [blame] | 301 | psci_acpi_init(); |
David Daney | 3194ac6 | 2016-04-08 15:50:26 -0700 | [diff] [blame] | 302 | |
Lorenzo Pieralisi | 0f07833 | 2015-05-13 14:12:47 +0100 | [diff] [blame] | 303 | cpu_read_bootcpu_ops(); |
Lorenzo Pieralisi | 0f07833 | 2015-05-13 14:12:47 +0100 | [diff] [blame] | 304 | smp_init_cpus(); |
Lorenzo Pieralisi | 976d7d3 | 2013-05-16 10:32:09 +0100 | [diff] [blame] | 305 | smp_build_mpidr_hash(); |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 306 | |
Catalin Marinas | 39bc88e | 2016-09-02 14:54:03 +0100 | [diff] [blame] | 307 | #ifdef CONFIG_ARM64_SW_TTBR0_PAN |
| 308 | /* |
| 309 | * Make sure init_thread_info.ttbr0 always generates translation |
| 310 | * faults in case uaccess_enable() is inadvertently called by the init |
| 311 | * thread. |
| 312 | */ |
Geert Uytterhoeven | cbb999d | 2017-01-24 12:43:40 +0100 | [diff] [blame] | 313 | init_task.thread_info.ttbr0 = __pa_symbol(empty_zero_page); |
Catalin Marinas | 39bc88e | 2016-09-02 14:54:03 +0100 | [diff] [blame] | 314 | #endif |
| 315 | |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 316 | #ifdef CONFIG_VT |
| 317 | #if defined(CONFIG_VGA_CONSOLE) |
| 318 | conswitchp = &vga_con; |
| 319 | #elif defined(CONFIG_DUMMY_CONSOLE) |
| 320 | conswitchp = &dummy_con; |
| 321 | #endif |
| 322 | #endif |
Ard Biesheuvel | da9c177 | 2015-03-17 10:55:12 +0100 | [diff] [blame] | 323 | if (boot_args[1] || boot_args[2] || boot_args[3]) { |
| 324 | pr_err("WARNING: x1-x3 nonzero in violation of boot protocol:\n" |
| 325 | "\tx1: %016llx\n\tx2: %016llx\n\tx3: %016llx\n" |
| 326 | "This indicates a broken bootloader or old kernel\n", |
| 327 | boot_args[1], boot_args[2], boot_args[3]); |
| 328 | } |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 329 | } |
| 330 | |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 331 | static int __init topology_init(void) |
| 332 | { |
| 333 | int i; |
| 334 | |
Ganapatrao Kulkarni | 1a2db30 | 2016-04-08 15:50:27 -0700 | [diff] [blame] | 335 | for_each_online_node(i) |
| 336 | register_one_node(i); |
| 337 | |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 338 | for_each_possible_cpu(i) { |
Mark Rutland | df85741 | 2014-07-16 16:32:44 +0100 | [diff] [blame] | 339 | struct cpu *cpu = &per_cpu(cpu_data.cpu, i); |
Catalin Marinas | 9703d9d | 2012-03-05 11:49:27 +0000 | [diff] [blame] | 340 | cpu->hotpluggable = 1; |
| 341 | register_cpu(cpu, i); |
| 342 | } |
| 343 | |
| 344 | return 0; |
| 345 | } |
| 346 | subsys_initcall(topology_init); |
Ard Biesheuvel | f80fb3a | 2016-01-26 14:12:01 +0100 | [diff] [blame] | 347 | |
| 348 | /* |
| 349 | * Dump out kernel offset information on panic. |
| 350 | */ |
| 351 | static int dump_kernel_offset(struct notifier_block *self, unsigned long v, |
| 352 | void *p) |
| 353 | { |
Alexander Popov | 7ede866 | 2016-12-19 16:23:06 -0800 | [diff] [blame] | 354 | const unsigned long offset = kaslr_offset(); |
Ard Biesheuvel | f80fb3a | 2016-01-26 14:12:01 +0100 | [diff] [blame] | 355 | |
Alexander Popov | 7ede866 | 2016-12-19 16:23:06 -0800 | [diff] [blame] | 356 | if (IS_ENABLED(CONFIG_RANDOMIZE_BASE) && offset > 0) { |
| 357 | pr_emerg("Kernel Offset: 0x%lx from 0x%lx\n", |
| 358 | offset, KIMAGE_VADDR); |
Ard Biesheuvel | f80fb3a | 2016-01-26 14:12:01 +0100 | [diff] [blame] | 359 | } else { |
| 360 | pr_emerg("Kernel Offset: disabled\n"); |
| 361 | } |
| 362 | return 0; |
| 363 | } |
| 364 | |
| 365 | static struct notifier_block kernel_offset_notifier = { |
| 366 | .notifier_call = dump_kernel_offset |
| 367 | }; |
| 368 | |
| 369 | static int __init register_kernel_offset_dumper(void) |
| 370 | { |
| 371 | atomic_notifier_chain_register(&panic_notifier_list, |
| 372 | &kernel_offset_notifier); |
| 373 | return 0; |
| 374 | } |
| 375 | __initcall(register_kernel_offset_dumper); |