blob: 1dd0339de372901d753fa70f975e4c5b0f492f21 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Felix Fietkau09d8e312013-11-18 20:14:43 +010020#include <linux/time.h>
Felix Fietkauc67ce332013-12-14 18:03:38 +010021#include <linux/bitops.h>
Felix Fietkau5ca06eb2014-10-25 17:19:35 +020022#include <linux/etherdevice.h>
Miaoqing Pan61b559d2015-04-01 10:19:57 +080023#include <linux/gpio.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070024#include <asm/unaligned.h>
25
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070026#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040027#include "hw-ops.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040028#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053029#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053030#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070031#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Sujithcbe61d82009-02-09 13:27:12 +053033static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040035MODULE_AUTHOR("Atheros Communications");
36MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
37MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
38MODULE_LICENSE("Dual BSD/GPL");
39
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020040static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053041{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020042 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaue4744ec2013-10-11 23:31:01 +020043 struct ath9k_channel *chan = ah->curchan;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020044 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053045
Felix Fietkau087b6ff2011-07-09 11:12:49 +070046 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
47 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
48 clockrate = 117;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020049 else if (!chan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020050 clockrate = ATH9K_CLOCK_RATE_CCK;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020051 else if (IS_CHAN_2GHZ(chan))
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020052 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
53 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
54 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -040055 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020056 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
57
Michal Nazarewiczbeae4162013-11-29 18:06:46 +010058 if (chan) {
59 if (IS_CHAN_HT40(chan))
60 clockrate *= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020061 if (IS_CHAN_HALF_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070062 clockrate /= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +020063 if (IS_CHAN_QUARTER_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +070064 clockrate /= 4;
65 }
66
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020067 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053068}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070069
Sujithcbe61d82009-02-09 13:27:12 +053070static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +053071{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020072 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +053073
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020074 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +053075}
76
Sujith0caa7b12009-02-16 13:23:20 +053077bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070078{
79 int i;
80
Sujith0caa7b12009-02-16 13:23:20 +053081 BUG_ON(timeout < AH_TIME_QUANTUM);
82
83 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070084 if ((REG_READ(ah, reg) & mask) == val)
85 return true;
86
87 udelay(AH_TIME_QUANTUM);
88 }
Sujith04bd4632008-11-28 22:18:05 +053089
Joe Perchesd2182b62011-12-15 14:55:53 -080090 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -080091 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
92 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +053093
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070094 return false;
95}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040096EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070097
Felix Fietkau7c5adc82012-04-19 21:18:26 +020098void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
99 int hw_delay)
100{
Felix Fietkau1a5e6322013-10-11 23:30:54 +0200101 hw_delay /= 10;
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200102
103 if (IS_CHAN_HALF_RATE(chan))
104 hw_delay *= 2;
105 else if (IS_CHAN_QUARTER_RATE(chan))
106 hw_delay *= 4;
107
108 udelay(hw_delay + BASE_ACTIVATE_DELAY);
109}
110
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100111void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100112 int column, unsigned int *writecnt)
113{
114 int r;
115
116 ENABLE_REGWRITE_BUFFER(ah);
117 for (r = 0; r < array->ia_rows; r++) {
118 REG_WRITE(ah, INI_RA(array, r, 0),
119 INI_RA(array, r, column));
120 DO_DELAY(*writecnt);
121 }
122 REGWRITE_BUFFER_FLUSH(ah);
123}
124
Oleksij Rempela57cb452015-03-22 19:29:51 +0100125void ath9k_hw_read_array(struct ath_hw *ah, u32 array[][2], int size)
126{
127 u32 *tmp_reg_list, *tmp_data;
128 int i;
129
130 tmp_reg_list = kmalloc(size * sizeof(u32), GFP_KERNEL);
131 if (!tmp_reg_list) {
132 dev_err(ah->dev, "%s: tmp_reg_list: alloc filed\n", __func__);
133 return;
134 }
135
136 tmp_data = kmalloc(size * sizeof(u32), GFP_KERNEL);
137 if (!tmp_data) {
138 dev_err(ah->dev, "%s tmp_data: alloc filed\n", __func__);
139 goto error_tmp_data;
140 }
141
142 for (i = 0; i < size; i++)
143 tmp_reg_list[i] = array[i][0];
144
145 REG_READ_MULTI(ah, tmp_reg_list, tmp_data, size);
146
147 for (i = 0; i < size; i++)
148 array[i][1] = tmp_data[i];
149
150 kfree(tmp_data);
151error_tmp_data:
152 kfree(tmp_reg_list);
153}
154
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700155u32 ath9k_hw_reverse_bits(u32 val, u32 n)
156{
157 u32 retval;
158 int i;
159
160 for (i = 0, retval = 0; i < n; i++) {
161 retval = (retval << 1) | (val & 1);
162 val >>= 1;
163 }
164 return retval;
165}
166
Sujithcbe61d82009-02-09 13:27:12 +0530167u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100168 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530169 u32 frameLen, u16 rateix,
170 bool shortPreamble)
171{
172 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530173
174 if (kbps == 0)
175 return 0;
176
Felix Fietkau545750d2009-11-23 22:21:01 +0100177 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530178 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530179 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100180 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530181 phyTime >>= 1;
182 numBits = frameLen << 3;
183 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
184 break;
Sujith46d14a52008-11-18 09:08:13 +0530185 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530186 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530187 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
188 numBits = OFDM_PLCP_BITS + (frameLen << 3);
189 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
190 txTime = OFDM_SIFS_TIME_QUARTER
191 + OFDM_PREAMBLE_TIME_QUARTER
192 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530193 } else if (ah->curchan &&
194 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530195 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
196 numBits = OFDM_PLCP_BITS + (frameLen << 3);
197 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
198 txTime = OFDM_SIFS_TIME_HALF +
199 OFDM_PREAMBLE_TIME_HALF
200 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
201 } else {
202 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
203 numBits = OFDM_PLCP_BITS + (frameLen << 3);
204 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
205 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
206 + (numSymbols * OFDM_SYMBOL_TIME);
207 }
208 break;
209 default:
Joe Perches38002762010-12-02 19:12:36 -0800210 ath_err(ath9k_hw_common(ah),
211 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530212 txTime = 0;
213 break;
214 }
215
216 return txTime;
217}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400218EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530219
Sujithcbe61d82009-02-09 13:27:12 +0530220void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530221 struct ath9k_channel *chan,
222 struct chan_centers *centers)
223{
224 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530225
226 if (!IS_CHAN_HT40(chan)) {
227 centers->ctl_center = centers->ext_center =
228 centers->synth_center = chan->channel;
229 return;
230 }
231
Felix Fietkau88969342013-10-11 23:30:53 +0200232 if (IS_CHAN_HT40PLUS(chan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530233 centers->synth_center =
234 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
235 extoff = 1;
236 } else {
237 centers->synth_center =
238 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
239 extoff = -1;
240 }
241
242 centers->ctl_center =
243 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700244 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530245 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700246 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530247}
248
249/******************/
250/* Chip Revisions */
251/******************/
252
Sujithcbe61d82009-02-09 13:27:12 +0530253static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530254{
255 u32 val;
256
Felix Fietkau09c74f72014-09-27 22:49:43 +0200257 if (ah->get_mac_revision)
258 ah->hw_version.macRev = ah->get_mac_revision();
259
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530260 switch (ah->hw_version.devid) {
261 case AR5416_AR9100_DEVID:
262 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
263 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200264 case AR9300_DEVID_AR9330:
265 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
Felix Fietkau09c74f72014-09-27 22:49:43 +0200266 if (!ah->get_mac_revision) {
Gabor Juhos37625612011-06-21 11:23:23 +0200267 val = REG_READ(ah, AR_SREV);
268 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
269 }
270 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530271 case AR9300_DEVID_AR9340:
272 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530273 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200274 case AR9300_DEVID_QCA955X:
275 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
276 return;
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530277 case AR9300_DEVID_AR953X:
278 ah->hw_version.macVersion = AR_SREV_VERSION_9531;
279 return;
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530280 case AR9300_DEVID_QCA956X:
281 ah->hw_version.macVersion = AR_SREV_VERSION_9561;
Felix Fietkau78655982015-06-21 19:47:46 +0200282 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530283 }
284
Sujithf1dc5602008-10-29 10:16:30 +0530285 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
286
287 if (val == 0xFF) {
288 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530289 ah->hw_version.macVersion =
290 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
291 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530292
Sujith Manoharan77fac462012-09-11 20:09:18 +0530293 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530294 ah->is_pciexpress = true;
295 else
296 ah->is_pciexpress = (val &
297 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530298 } else {
299 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530300 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530301
Sujithd535a422009-02-09 13:27:06 +0530302 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530303
Sujithd535a422009-02-09 13:27:06 +0530304 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530305 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530306 }
307}
308
Sujithf1dc5602008-10-29 10:16:30 +0530309/************************************/
310/* HW Attach, Detach, Init Routines */
311/************************************/
312
Sujithcbe61d82009-02-09 13:27:12 +0530313static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530314{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100315 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530316 return;
317
318 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
319 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
320 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
321 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
322 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
323 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
324 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
325 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
326 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
327
328 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
329}
330
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400331/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530332static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530333{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700334 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400335 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530336 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800337 static const u32 patternData[4] = {
338 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
339 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400340 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530341
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400342 if (!AR_SREV_9300_20_OR_LATER(ah)) {
343 loop_max = 2;
344 regAddr[1] = AR_PHY_BASE + (8 << 2);
345 } else
346 loop_max = 1;
347
348 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530349 u32 addr = regAddr[i];
350 u32 wrData, rdData;
351
352 regHold[i] = REG_READ(ah, addr);
353 for (j = 0; j < 0x100; j++) {
354 wrData = (j << 16) | j;
355 REG_WRITE(ah, addr, wrData);
356 rdData = REG_READ(ah, addr);
357 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800358 ath_err(common,
359 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
360 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530361 return false;
362 }
363 }
364 for (j = 0; j < 4; j++) {
365 wrData = patternData[j];
366 REG_WRITE(ah, addr, wrData);
367 rdData = REG_READ(ah, addr);
368 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800369 ath_err(common,
370 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
371 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530372 return false;
373 }
374 }
375 REG_WRITE(ah, regAddr[i], regHold[i]);
376 }
377 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530378
Sujithf1dc5602008-10-29 10:16:30 +0530379 return true;
380}
381
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700382static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700383{
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530384 struct ath_common *common = ath9k_hw_common(ah);
385
Felix Fietkau689e7562012-04-12 22:35:56 +0200386 ah->config.dma_beacon_response_time = 1;
387 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530388 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530389 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700390
Sujith0ce024c2009-12-14 14:57:00 +0530391 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400392
Sujith Manoharana64e1a42014-01-23 08:20:30 +0530393 if (AR_SREV_9300_20_OR_LATER(ah)) {
394 ah->config.rimt_last = 500;
395 ah->config.rimt_first = 2000;
396 } else {
397 ah->config.rimt_last = 250;
398 ah->config.rimt_first = 700;
399 }
400
Sujith Manoharan656cd752015-03-09 14:20:08 +0530401 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
402 ah->config.pll_pwrsave = 7;
403
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400404 /*
405 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
406 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
407 * This means we use it for all AR5416 devices, and the few
408 * minor PCI AR9280 devices out there.
409 *
410 * Serialization is required because these devices do not handle
411 * well the case of two concurrent reads/writes due to the latency
412 * involved. During one read/write another read/write can be issued
413 * on another CPU while the previous read/write may still be working
414 * on our hardware, if we hit this case the hardware poops in a loop.
415 * We prevent this by serializing reads and writes.
416 *
417 * This issue is not present on PCI-Express devices or pre-AR5416
418 * devices (legacy, 802.11abg).
419 */
420 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700421 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530422
423 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
424 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
425 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
426 !ah->is_pciexpress)) {
427 ah->config.serialize_regmode = SER_REG_MODE_ON;
428 } else {
429 ah->config.serialize_regmode = SER_REG_MODE_OFF;
430 }
431 }
432
433 ath_dbg(common, RESET, "serialize_regmode is %d\n",
434 ah->config.serialize_regmode);
435
436 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
437 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
438 else
439 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700440}
441
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700442static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700443{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700444 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
445
446 regulatory->country_code = CTRY_DEFAULT;
447 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700448
Sujithd535a422009-02-09 13:27:06 +0530449 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530450 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700451
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530452 ah->sta_id1_defaults = AR_STA_ID1_CRPT_MIC_ENABLE |
453 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100454 if (AR_SREV_9100(ah))
455 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530456
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530457 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530458 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200459 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100460 ah->htc_reset_init = true;
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530461
Felix Fietkauc09396e2015-03-15 08:07:04 +0100462 ah->tpc_enabled = false;
Lorenzo Bianconia9abe302014-12-19 00:18:12 +0100463
Sujith Manoharanf57cf932013-12-28 09:47:12 +0530464 ah->ani_function = ATH9K_ANI_ALL;
465 if (!AR_SREV_9300_20_OR_LATER(ah))
466 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
467
468 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
469 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
470 else
471 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700472}
473
Sujithcbe61d82009-02-09 13:27:12 +0530474static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700475{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700476 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530477 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700478 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530479 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800480 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700481
Sujithf1dc5602008-10-29 10:16:30 +0530482 sum = 0;
483 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400484 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530485 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700486 common->macaddr[2 * i] = eeval >> 8;
487 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700488 }
Felix Fietkau5ca06eb2014-10-25 17:19:35 +0200489 if (!is_valid_ether_addr(common->macaddr)) {
490 ath_err(common,
491 "eeprom contains invalid mac address: %pM\n",
492 common->macaddr);
493
494 random_ether_addr(common->macaddr);
495 ath_err(common,
496 "random mac address will be used: %pM\n",
497 common->macaddr);
498 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700499
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700500 return 0;
501}
502
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700503static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700504{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530505 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700506 int ecode;
507
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530508 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530509 if (!ath9k_hw_chip_test(ah))
510 return -ENODEV;
511 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700512
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400513 if (!AR_SREV_9300_20_OR_LATER(ah)) {
514 ecode = ar9002_hw_rf_claim(ah);
515 if (ecode != 0)
516 return ecode;
517 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700518
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700519 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700520 if (ecode != 0)
521 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530522
Joe Perchesd2182b62011-12-15 14:55:53 -0800523 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800524 ah->eep_ops->get_eeprom_ver(ah),
525 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530526
Sujith Manoharane3233002013-06-03 09:19:26 +0530527 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530528
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530529 /*
530 * EEPROM needs to be initialized before we do this.
531 * This is required for regulatory compliance.
532 */
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530533 if (AR_SREV_9300_20_OR_LATER(ah)) {
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530534 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
535 if ((regdmn & 0xF0) == CTL_FCC) {
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530536 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
537 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530538 }
539 }
540
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700541 return 0;
542}
543
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100544static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700545{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100546 if (!AR_SREV_9300_20_OR_LATER(ah))
547 return ar9002_hw_attach_ops(ah);
548
549 ar9003_hw_attach_ops(ah);
550 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700551}
552
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400553/* Called for all hardware families */
554static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700555{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700556 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700557 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700558
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530559 ath9k_hw_read_revisions(ah);
560
Sujith Manoharande825822013-12-28 09:47:11 +0530561 switch (ah->hw_version.macVersion) {
562 case AR_SREV_VERSION_5416_PCI:
563 case AR_SREV_VERSION_5416_PCIE:
564 case AR_SREV_VERSION_9160:
565 case AR_SREV_VERSION_9100:
566 case AR_SREV_VERSION_9280:
567 case AR_SREV_VERSION_9285:
568 case AR_SREV_VERSION_9287:
569 case AR_SREV_VERSION_9271:
570 case AR_SREV_VERSION_9300:
571 case AR_SREV_VERSION_9330:
572 case AR_SREV_VERSION_9485:
573 case AR_SREV_VERSION_9340:
574 case AR_SREV_VERSION_9462:
575 case AR_SREV_VERSION_9550:
576 case AR_SREV_VERSION_9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530577 case AR_SREV_VERSION_9531:
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530578 case AR_SREV_VERSION_9561:
Sujith Manoharande825822013-12-28 09:47:11 +0530579 break;
580 default:
581 ath_err(common,
582 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
583 ah->hw_version.macVersion, ah->hw_version.macRev);
584 return -EOPNOTSUPP;
585 }
586
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530587 /*
588 * Read back AR_WA into a permanent copy and set bits 14 and 17.
589 * We need to do this to avoid RMW of this register. We cannot
590 * read the reg when chip is asleep.
591 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530592 if (AR_SREV_9300_20_OR_LATER(ah)) {
593 ah->WARegVal = REG_READ(ah, AR_WA);
594 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
595 AR_WA_ASPM_TIMER_BASED_DISABLE);
596 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530597
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700598 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800599 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700600 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700601 }
602
Sujith Manoharana4a29542012-09-10 09:20:03 +0530603 if (AR_SREV_9565(ah)) {
604 ah->WARegVal |= AR_WA_BIT22;
605 REG_WRITE(ah, AR_WA, ah->WARegVal);
606 }
607
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400608 ath9k_hw_init_defaults(ah);
609 ath9k_hw_init_config(ah);
610
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100611 r = ath9k_hw_attach_ops(ah);
612 if (r)
613 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400614
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700615 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800616 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700617 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700618 }
619
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200620 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200621 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400622 ah->is_pciexpress = false;
623
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700624 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700625 ath9k_hw_init_cal_settings(ah);
626
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200627 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700628 ath9k_hw_disablepcie(ah);
629
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700630 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700631 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700632 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700633
634 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100635 r = ath9k_hw_fill_cap_info(ah);
636 if (r)
637 return r;
638
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700639 r = ath9k_hw_init_macaddr(ah);
640 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800641 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700642 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700643 }
644
Sujith Manoharan45987022013-12-24 10:44:18 +0530645 ath9k_hw_init_hang_checks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700646
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400647 common->state = ATH_HW_INITIALIZED;
648
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700649 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700650}
651
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400652int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530653{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400654 int ret;
655 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530656
Sujith Manoharan77fac462012-09-11 20:09:18 +0530657 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400658 switch (ah->hw_version.devid) {
659 case AR5416_DEVID_PCI:
660 case AR5416_DEVID_PCIE:
661 case AR5416_AR9100_DEVID:
662 case AR9160_DEVID_PCI:
663 case AR9280_DEVID_PCI:
664 case AR9280_DEVID_PCIE:
665 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400666 case AR9287_DEVID_PCI:
667 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400668 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400669 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800670 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200671 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530672 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200673 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700674 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530675 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530676 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530677 case AR9300_DEVID_AR9565:
Sujith Manoharane6b1e462013-12-31 08:11:59 +0530678 case AR9300_DEVID_AR953X:
Miaoqing Pan2131fab2014-12-19 06:33:56 +0530679 case AR9300_DEVID_QCA956X:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400680 break;
681 default:
682 if (common->bus_ops->ath_bus_type == ATH_USB)
683 break;
Joe Perches38002762010-12-02 19:12:36 -0800684 ath_err(common, "Hardware device ID 0x%04x not supported\n",
685 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400686 return -EOPNOTSUPP;
687 }
Sujithf1dc5602008-10-29 10:16:30 +0530688
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400689 ret = __ath9k_hw_init(ah);
690 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800691 ath_err(common,
692 "Unable to initialize hardware; initialization status: %d\n",
693 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400694 return ret;
695 }
Sujithf1dc5602008-10-29 10:16:30 +0530696
Lorenzo Bianconic774d572014-09-16 02:13:09 +0200697 ath_dynack_init(ah);
698
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400699 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530700}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400701EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530702
Sujithcbe61d82009-02-09 13:27:12 +0530703static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530704{
Sujith7d0d0df2010-04-16 11:53:57 +0530705 ENABLE_REGWRITE_BUFFER(ah);
706
Sujithf1dc5602008-10-29 10:16:30 +0530707 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
708 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
709
710 REG_WRITE(ah, AR_QOS_NO_ACK,
711 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
712 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
713 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
714
715 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
716 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
717 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
718 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
719 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530720
721 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530722}
723
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530724u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530725{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530726 struct ath_common *common = ath9k_hw_common(ah);
727 int i = 0;
728
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100729 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
730 udelay(100);
731 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
732
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530733 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
734
Vivek Natarajanb1415812011-01-27 14:45:07 +0530735 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530736
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530737 if (WARN_ON_ONCE(i >= 100)) {
738 ath_err(common, "PLL4 meaurement not done\n");
739 break;
740 }
741
742 i++;
743 }
744
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100745 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530746}
747EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
748
Sujithcbe61d82009-02-09 13:27:12 +0530749static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530750 struct ath9k_channel *chan)
751{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800752 u32 pll;
753
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200754 pll = ath9k_hw_compute_pll_control(ah, chan);
755
Sujith Manoharana4a29542012-09-10 09:20:03 +0530756 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530757 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
758 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
759 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
760 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
761 AR_CH0_DPLL2_KD, 0x40);
762 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
763 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530764
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530765 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
766 AR_CH0_BB_DPLL1_REFDIV, 0x5);
767 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
768 AR_CH0_BB_DPLL1_NINI, 0x58);
769 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
770 AR_CH0_BB_DPLL1_NFRAC, 0x0);
771
772 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
773 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
774 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
775 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
776 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
777 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
778
779 /* program BB PLL phase_shift to 0x6 */
780 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
781 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
782
783 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
784 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530785 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200786 } else if (AR_SREV_9330(ah)) {
787 u32 ddr_dpll2, pll_control2, kd;
788
789 if (ah->is_clk_25mhz) {
790 ddr_dpll2 = 0x18e82f01;
791 pll_control2 = 0xe04a3d;
792 kd = 0x1d;
793 } else {
794 ddr_dpll2 = 0x19e82f01;
795 pll_control2 = 0x886666;
796 kd = 0x3d;
797 }
798
799 /* program DDR PLL ki and kd value */
800 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
801
802 /* program DDR PLL phase_shift */
803 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
804 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
805
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200806 REG_WRITE(ah, AR_RTC_PLL_CONTROL,
807 pll | AR_RTC_9300_PLL_BYPASS);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200808 udelay(1000);
809
810 /* program refdiv, nint, frac to RTC register */
811 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
812
813 /* program BB PLL kd and ki value */
814 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
815 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
816
817 /* program BB PLL phase_shift */
818 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
819 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530820 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
821 AR_SREV_9561(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530822 u32 regval, pll2_divint, pll2_divfrac, refdiv;
823
Felix Fietkau5fb9b1b2014-09-29 20:45:42 +0200824 REG_WRITE(ah, AR_RTC_PLL_CONTROL,
825 pll | AR_RTC_9300_SOC_PLL_BYPASS);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530826 udelay(1000);
827
828 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
829 udelay(100);
830
831 if (ah->is_clk_25mhz) {
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530832 if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
Sujith Manoharan2c323052013-12-31 08:12:02 +0530833 pll2_divint = 0x1c;
834 pll2_divfrac = 0xa3d2;
835 refdiv = 1;
836 } else {
837 pll2_divint = 0x54;
838 pll2_divfrac = 0x1eb85;
839 refdiv = 3;
840 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530841 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200842 if (AR_SREV_9340(ah)) {
843 pll2_divint = 88;
844 pll2_divfrac = 0;
845 refdiv = 5;
846 } else {
847 pll2_divint = 0x11;
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530848 pll2_divfrac = (AR_SREV_9531(ah) ||
849 AR_SREV_9561(ah)) ?
850 0x26665 : 0x26666;
Gabor Juhosfc05a312012-07-03 19:13:31 +0200851 refdiv = 1;
852 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530853 }
854
855 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530856 if (AR_SREV_9531(ah) || AR_SREV_9561(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530857 regval |= (0x1 << 22);
858 else
859 regval |= (0x1 << 16);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530860 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
861 udelay(100);
862
863 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
864 (pll2_divint << 18) | pll2_divfrac);
865 udelay(100);
866
867 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200868 if (AR_SREV_9340(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530869 regval = (regval & 0x80071fff) |
870 (0x1 << 30) |
871 (0x1 << 13) |
872 (0x4 << 26) |
873 (0x18 << 19);
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530874 else if (AR_SREV_9531(ah) || AR_SREV_9561(ah)) {
Sujith Manoharan2c323052013-12-31 08:12:02 +0530875 regval = (regval & 0x01c00fff) |
876 (0x1 << 31) |
877 (0x2 << 29) |
878 (0xa << 25) |
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530879 (0x1 << 19);
880
881 if (AR_SREV_9531(ah))
882 regval |= (0x6 << 12);
883 } else
Sujith Manoharan2c323052013-12-31 08:12:02 +0530884 regval = (regval & 0x80071fff) |
885 (0x3 << 30) |
886 (0x1 << 13) |
887 (0x4 << 26) |
888 (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530889 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
Sujith Manoharan2c323052013-12-31 08:12:02 +0530890
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530891 if (AR_SREV_9531(ah) || AR_SREV_9561(ah))
Sujith Manoharan2c323052013-12-31 08:12:02 +0530892 REG_WRITE(ah, AR_PHY_PLL_MODE,
893 REG_READ(ah, AR_PHY_PLL_MODE) & 0xffbfffff);
894 else
895 REG_WRITE(ah, AR_PHY_PLL_MODE,
896 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
897
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530898 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530899 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800900
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530901 if (AR_SREV_9565(ah))
902 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100903 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530904
Gabor Juhosfc05a312012-07-03 19:13:31 +0200905 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
906 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530907 udelay(1000);
908
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400909 /* Switch the core clock for ar9271 to 117Mhz */
910 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530911 udelay(500);
912 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400913 }
914
Sujithf1dc5602008-10-29 10:16:30 +0530915 udelay(RTC_PLL_SETTLE_DELAY);
916
917 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
918}
919
Sujithcbe61d82009-02-09 13:27:12 +0530920static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800921 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530922{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530923 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400924 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530925 AR_IMR_TXURN |
926 AR_IMR_RXERR |
927 AR_IMR_RXORN |
928 AR_IMR_BCNMISC;
929
Miaoqing Panede6a5e2014-12-19 06:33:59 +0530930 if (AR_SREV_9340(ah) || AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
931 AR_SREV_9561(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530932 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
933
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400934 if (AR_SREV_9300_20_OR_LATER(ah)) {
935 imr_reg |= AR_IMR_RXOK_HP;
936 if (ah->config.rx_intr_mitigation)
937 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
938 else
939 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530940
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400941 } else {
942 if (ah->config.rx_intr_mitigation)
943 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
944 else
945 imr_reg |= AR_IMR_RXOK;
946 }
947
948 if (ah->config.tx_intr_mitigation)
949 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
950 else
951 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530952
Sujith7d0d0df2010-04-16 11:53:57 +0530953 ENABLE_REGWRITE_BUFFER(ah);
954
Pavel Roskin152d5302010-03-31 18:05:37 -0400955 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500956 ah->imrs2_reg |= AR_IMR_S2_GTT;
957 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530958
959 if (!AR_SREV_9100(ah)) {
960 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530961 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530962 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
963 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400964
Sujith7d0d0df2010-04-16 11:53:57 +0530965 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530966
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400967 if (AR_SREV_9300_20_OR_LATER(ah)) {
968 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
969 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
970 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
971 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
972 }
Sujithf1dc5602008-10-29 10:16:30 +0530973}
974
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700975static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
976{
977 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
978 val = min(val, (u32) 0xFFFF);
979 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
980}
981
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200982void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530983{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100984 u32 val = ath9k_hw_mac_to_clks(ah, us);
985 val = min(val, (u32) 0xFFFF);
986 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530987}
988
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200989void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530990{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100991 u32 val = ath9k_hw_mac_to_clks(ah, us);
992 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
993 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
994}
995
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +0200996void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
Felix Fietkau0005baf2010-01-15 02:33:40 +0100997{
998 u32 val = ath9k_hw_mac_to_clks(ah, us);
999 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
1000 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +05301001}
1002
Sujithcbe61d82009-02-09 13:27:12 +05301003static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301004{
Sujithf1dc5602008-10-29 10:16:30 +05301005 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001006 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
1007 tu);
Sujith2660b812009-02-09 13:27:26 +05301008 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301009 return false;
1010 } else {
1011 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301012 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301013 return true;
1014 }
1015}
1016
Felix Fietkau0005baf2010-01-15 02:33:40 +01001017void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301018{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001019 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001020 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001021 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +01001022 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001023 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001024 int rx_lat = 0, tx_lat = 0, eifs = 0;
1025 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001026
Joe Perchesd2182b62011-12-15 14:55:53 -08001027 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001028 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301029
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001030 if (!chan)
1031 return;
1032
Sujith2660b812009-02-09 13:27:26 +05301033 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001034 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001035
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301036 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1037 rx_lat = 41;
1038 else
1039 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001040 tx_lat = 54;
1041
Felix Fietkaue88e4862012-04-19 21:18:22 +02001042 if (IS_CHAN_5GHZ(chan))
1043 sifstime = 16;
1044 else
1045 sifstime = 10;
1046
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001047 if (IS_CHAN_HALF_RATE(chan)) {
1048 eifs = 175;
1049 rx_lat *= 2;
1050 tx_lat *= 2;
1051 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1052 tx_lat += 11;
1053
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001054 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001055 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001056 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001057 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1058 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301059 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001060 tx_lat *= 4;
1061 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1062 tx_lat += 22;
1063
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001064 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001065 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001066 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001067 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301068 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1069 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1070 reg = AR_USEC_ASYNC_FIFO;
1071 } else {
1072 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1073 common->clockrate;
1074 reg = REG_READ(ah, AR_USEC);
1075 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001076 rx_lat = MS(reg, AR_USEC_RX_LAT);
1077 tx_lat = MS(reg, AR_USEC_TX_LAT);
1078
1079 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001080 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001081
Felix Fietkaue239d852010-01-15 02:34:58 +01001082 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001083 slottime += 3 * ah->coverage_class;
1084 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001085 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001086
1087 /*
1088 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001089 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001090 * This was initially only meant to work around an issue with delayed
1091 * BA frames in some implementations, but it has been found to fix ACK
1092 * timeout issues in other cases as well.
1093 */
Felix Fietkaue4744ec2013-10-11 23:31:01 +02001094 if (IS_CHAN_2GHZ(chan) &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001095 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001096 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001097 ctstimeout += 48 - sifstime - ah->slottime;
1098 }
1099
Lorenzo Bianconi7aefa8a2014-09-16 02:13:11 +02001100 if (ah->dynack.enabled) {
1101 acktimeout = ah->dynack.ackto;
1102 ctstimeout = acktimeout;
1103 slottime = (acktimeout - 3) / 2;
1104 } else {
1105 ah->dynack.ackto = acktimeout;
1106 }
1107
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001108 ath9k_hw_set_sifs_time(ah, sifstime);
1109 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001110 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001111 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301112 if (ah->globaltxtimeout != (u32) -1)
1113 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001114
1115 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1116 REG_RMW(ah, AR_USEC,
1117 (common->clockrate - 1) |
1118 SM(rx_lat, AR_USEC_RX_LAT) |
1119 SM(tx_lat, AR_USEC_TX_LAT),
1120 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1121
Sujithf1dc5602008-10-29 10:16:30 +05301122}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001123EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301124
Sujith285f2dd2010-01-08 10:36:07 +05301125void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001126{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001127 struct ath_common *common = ath9k_hw_common(ah);
1128
Sujith736b3a22010-03-17 14:25:24 +05301129 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001130 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001131
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001132 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001133}
Sujith285f2dd2010-01-08 10:36:07 +05301134EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001135
Sujithf1dc5602008-10-29 10:16:30 +05301136/*******/
1137/* INI */
1138/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001139
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001140u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001141{
1142 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1143
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001144 if (IS_CHAN_2GHZ(chan))
Bob Copeland3a702e42009-03-30 22:30:29 -04001145 ctl |= CTL_11G;
1146 else
1147 ctl |= CTL_11A;
1148
1149 return ctl;
1150}
1151
Sujithf1dc5602008-10-29 10:16:30 +05301152/****************************************/
1153/* Reset and Channel Switching Routines */
1154/****************************************/
1155
Sujithcbe61d82009-02-09 13:27:12 +05301156static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301157{
Felix Fietkau57b32222010-04-15 17:39:22 -04001158 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001159 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301160
Sujith7d0d0df2010-04-16 11:53:57 +05301161 ENABLE_REGWRITE_BUFFER(ah);
1162
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001163 /*
1164 * set AHB_MODE not to do cacheline prefetches
1165 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001166 if (!AR_SREV_9300_20_OR_LATER(ah))
1167 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301168
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001169 /*
1170 * let mac dma reads be in 128 byte chunks
1171 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001172 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301173
Sujith7d0d0df2010-04-16 11:53:57 +05301174 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301175
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001176 /*
1177 * Restore TX Trigger Level to its pre-reset value.
1178 * The initial value depends on whether aggregation is enabled, and is
1179 * adjusted whenever underruns are detected.
1180 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001181 if (!AR_SREV_9300_20_OR_LATER(ah))
1182 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301183
Sujith7d0d0df2010-04-16 11:53:57 +05301184 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301185
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001186 /*
1187 * let mac dma writes be in 128 byte chunks
1188 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001189 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301190
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001191 /*
1192 * Setup receive FIFO threshold to hold off TX activities
1193 */
Sujithf1dc5602008-10-29 10:16:30 +05301194 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1195
Felix Fietkau57b32222010-04-15 17:39:22 -04001196 if (AR_SREV_9300_20_OR_LATER(ah)) {
1197 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1198 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1199
1200 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1201 ah->caps.rx_status_len);
1202 }
1203
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001204 /*
1205 * reduce the number of usable entries in PCU TXBUF to avoid
1206 * wrap around issues.
1207 */
Sujithf1dc5602008-10-29 10:16:30 +05301208 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001209 /* For AR9285 the number of Fifos are reduced to half.
1210 * So set the usable tx buf size also to half to
1211 * avoid data/delimiter underruns
1212 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001213 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1214 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1215 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1216 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1217 } else {
1218 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301219 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001220
Felix Fietkau86c157b2013-05-23 12:20:56 +02001221 if (!AR_SREV_9271(ah))
1222 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1223
Sujith7d0d0df2010-04-16 11:53:57 +05301224 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301225
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001226 if (AR_SREV_9300_20_OR_LATER(ah))
1227 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301228}
1229
Sujithcbe61d82009-02-09 13:27:12 +05301230static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301231{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001232 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1233 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301234
Oleksij Rempel7b37e0d2015-03-22 19:29:57 +01001235 ENABLE_REG_RMW_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301236 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001237 case NL80211_IFTYPE_ADHOC:
Felix Fietkau83322eb2014-09-27 22:49:44 +02001238 if (!AR_SREV_9340_13(ah)) {
1239 set |= AR_STA_ID1_ADHOC;
1240 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1241 break;
1242 }
1243 /* fall through */
Thomas Pedersen2664d662013-05-08 10:16:48 -07001244 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001245 case NL80211_IFTYPE_AP:
1246 set |= AR_STA_ID1_STA_AP;
1247 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001248 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001249 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301250 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301251 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001252 if (!ah->is_monitoring)
1253 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301254 break;
Sujithf1dc5602008-10-29 10:16:30 +05301255 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001256 REG_RMW(ah, AR_STA_ID1, set, mask);
Oleksij Rempel7b37e0d2015-03-22 19:29:57 +01001257 REG_RMW_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301258}
1259
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001260void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1261 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001262{
1263 u32 coef_exp, coef_man;
1264
1265 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1266 if ((coef_scaled >> coef_exp) & 0x1)
1267 break;
1268
1269 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1270
1271 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1272
1273 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1274 *coef_exponent = coef_exp - 16;
1275}
1276
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301277/* AR9330 WAR:
1278 * call external reset function to reset WMAC if:
1279 * - doing a cold reset
1280 * - we have pending frames in the TX queues.
1281 */
1282static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
1283{
1284 int i, npend = 0;
1285
1286 for (i = 0; i < AR_NUM_QCU; i++) {
1287 npend = ath9k_hw_numtxpending(ah, i);
1288 if (npend)
1289 break;
1290 }
1291
1292 if (ah->external_reset &&
1293 (npend || type == ATH9K_RESET_COLD)) {
1294 int reset_err = 0;
1295
1296 ath_dbg(ath9k_hw_common(ah), RESET,
1297 "reset MAC via external reset\n");
1298
1299 reset_err = ah->external_reset();
1300 if (reset_err) {
1301 ath_err(ath9k_hw_common(ah),
1302 "External reset failed, err=%d\n",
1303 reset_err);
1304 return false;
1305 }
1306
1307 REG_WRITE(ah, AR_RTC_RESET, 1);
1308 }
1309
1310 return true;
1311}
1312
Sujithcbe61d82009-02-09 13:27:12 +05301313static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301314{
1315 u32 rst_flags;
1316 u32 tmpReg;
1317
Sujith70768492009-02-16 13:23:12 +05301318 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001319 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1320 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301321 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1322 }
1323
Sujith7d0d0df2010-04-16 11:53:57 +05301324 ENABLE_REGWRITE_BUFFER(ah);
1325
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001326 if (AR_SREV_9300_20_OR_LATER(ah)) {
1327 REG_WRITE(ah, AR_WA, ah->WARegVal);
1328 udelay(10);
1329 }
1330
Sujithf1dc5602008-10-29 10:16:30 +05301331 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1332 AR_RTC_FORCE_WAKE_ON_INT);
1333
1334 if (AR_SREV_9100(ah)) {
1335 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1336 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1337 } else {
1338 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001339 if (AR_SREV_9340(ah))
1340 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1341 else
1342 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1343 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1344
1345 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001346 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301347 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001348
1349 val = AR_RC_HOSTIF;
1350 if (!AR_SREV_9300_20_OR_LATER(ah))
1351 val |= AR_RC_AHB;
1352 REG_WRITE(ah, AR_RC, val);
1353
1354 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301355 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301356
1357 rst_flags = AR_RTC_RC_MAC_WARM;
1358 if (type == ATH9K_RESET_COLD)
1359 rst_flags |= AR_RTC_RC_MAC_COLD;
1360 }
1361
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001362 if (AR_SREV_9330(ah)) {
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301363 if (!ath9k_hw_ar9330_reset_war(ah, type))
1364 return false;
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001365 }
1366
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301367 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301368 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301369
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001370 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301371
1372 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301373
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301374 if (AR_SREV_9300_20_OR_LATER(ah))
1375 udelay(50);
1376 else if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05301377 mdelay(10);
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301378 else
1379 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05301380
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001381 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301382 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001383 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301384 return false;
1385 }
1386
1387 if (!AR_SREV_9100(ah))
1388 REG_WRITE(ah, AR_RC, 0);
1389
Sujithf1dc5602008-10-29 10:16:30 +05301390 if (AR_SREV_9100(ah))
1391 udelay(50);
1392
1393 return true;
1394}
1395
Sujithcbe61d82009-02-09 13:27:12 +05301396static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301397{
Sujith7d0d0df2010-04-16 11:53:57 +05301398 ENABLE_REGWRITE_BUFFER(ah);
1399
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001400 if (AR_SREV_9300_20_OR_LATER(ah)) {
1401 REG_WRITE(ah, AR_WA, ah->WARegVal);
1402 udelay(10);
1403 }
1404
Sujithf1dc5602008-10-29 10:16:30 +05301405 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1406 AR_RTC_FORCE_WAKE_ON_INT);
1407
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001408 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301409 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1410
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001411 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301412
Sujith7d0d0df2010-04-16 11:53:57 +05301413 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301414
Sujith Manoharanafe36532013-12-18 09:53:25 +05301415 udelay(2);
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001416
1417 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301418 REG_WRITE(ah, AR_RC, 0);
1419
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001420 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301421
1422 if (!ath9k_hw_wait(ah,
1423 AR_RTC_STATUS,
1424 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301425 AR_RTC_STATUS_ON,
1426 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001427 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301428 return false;
1429 }
1430
Sujithf1dc5602008-10-29 10:16:30 +05301431 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1432}
1433
Sujithcbe61d82009-02-09 13:27:12 +05301434static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301435{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301436 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301437
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001438 if (AR_SREV_9300_20_OR_LATER(ah)) {
1439 REG_WRITE(ah, AR_WA, ah->WARegVal);
1440 udelay(10);
1441 }
1442
Sujithf1dc5602008-10-29 10:16:30 +05301443 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1444 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1445
Felix Fietkauceb26a62012-10-03 21:07:51 +02001446 if (!ah->reset_power_on)
1447 type = ATH9K_RESET_POWER_ON;
1448
Sujithf1dc5602008-10-29 10:16:30 +05301449 switch (type) {
1450 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301451 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301452 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001453 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301454 break;
Sujithf1dc5602008-10-29 10:16:30 +05301455 case ATH9K_RESET_WARM:
1456 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301457 ret = ath9k_hw_set_reset(ah, type);
1458 break;
Sujithf1dc5602008-10-29 10:16:30 +05301459 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301460 break;
Sujithf1dc5602008-10-29 10:16:30 +05301461 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301462
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301463 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301464}
1465
Sujithcbe61d82009-02-09 13:27:12 +05301466static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301467 struct ath9k_channel *chan)
1468{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001469 int reset_type = ATH9K_RESET_WARM;
1470
1471 if (AR_SREV_9280(ah)) {
1472 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1473 reset_type = ATH9K_RESET_POWER_ON;
1474 else
1475 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001476 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1477 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1478 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001479
1480 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301481 return false;
1482
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001483 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301484 return false;
1485
Sujith2660b812009-02-09 13:27:26 +05301486 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001487
1488 if (AR_SREV_9330(ah))
1489 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301490 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301491
1492 return true;
1493}
1494
Sujithcbe61d82009-02-09 13:27:12 +05301495static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001496 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301497{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001498 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301499 struct ath9k_hw_capabilities *pCap = &ah->caps;
1500 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301501 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001502 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001503 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301504
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301505 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001506 u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
1507 band_switch = !!(flags_diff & CHANNEL_5GHZ);
1508 mode_diff = !!(flags_diff & ~CHANNEL_HT);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301509 }
Sujithf1dc5602008-10-29 10:16:30 +05301510
1511 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1512 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001513 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001514 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301515 return false;
1516 }
1517 }
1518
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001519 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001520 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301521 return false;
1522 }
1523
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301524 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301525 ath9k_hw_mark_phy_inactive(ah);
1526 udelay(5);
1527
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301528 if (band_switch)
1529 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301530
1531 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1532 ath_err(common, "Failed to do fast channel change\n");
1533 return false;
1534 }
1535 }
1536
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001537 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301538
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001539 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001540 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001541 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001542 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301543 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001544 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001545 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301546
Felix Fietkau81c507a2013-10-11 23:30:55 +02001547 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001548 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301549
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301550 if (band_switch || ini_reloaded)
1551 ah->eep_ops->set_board_values(ah, chan);
1552
1553 ath9k_hw_init_bb(ah, chan);
1554 ath9k_hw_rfbus_done(ah);
1555
1556 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301557 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301558 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301559 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301560 }
1561
Sujithf1dc5602008-10-29 10:16:30 +05301562 return true;
1563}
1564
Felix Fietkau691680b2011-03-19 13:55:38 +01001565static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1566{
1567 u32 gpio_mask = ah->gpio_mask;
1568 int i;
1569
1570 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1571 if (!(gpio_mask & 1))
1572 continue;
1573
1574 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1575 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1576 }
1577}
1578
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301579void ath9k_hw_check_nav(struct ath_hw *ah)
1580{
1581 struct ath_common *common = ath9k_hw_common(ah);
1582 u32 val;
1583
1584 val = REG_READ(ah, AR_NAV);
1585 if (val != 0xdeadbeef && val > 0x7fff) {
1586 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1587 REG_WRITE(ah, AR_NAV, 0);
1588 }
1589}
1590EXPORT_SYMBOL(ath9k_hw_check_nav);
1591
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001592bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301593{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001594 int count = 50;
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001595 u32 reg, last_val;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301596
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301597 if (AR_SREV_9300(ah))
1598 return !ath9k_hw_detect_mac_hang(ah);
1599
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001600 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001601 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301602
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001603 last_val = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001604 do {
1605 reg = REG_READ(ah, AR_OBS_BUS_1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001606 if (reg != last_val)
1607 return true;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001608
Felix Fietkau105ff412014-03-09 09:51:16 +01001609 udelay(1);
Felix Fietkaud31a36a2014-02-24 22:26:05 +01001610 last_val = reg;
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001611 if ((reg & 0x7E7FFFEF) == 0x00702400)
1612 continue;
1613
1614 switch (reg & 0x7E000B00) {
1615 case 0x1E000000:
1616 case 0x52000B00:
1617 case 0x18000B00:
1618 continue;
1619 default:
1620 return true;
1621 }
1622 } while (count-- > 0);
1623
1624 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301625}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001626EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301627
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301628static void ath9k_hw_init_mfp(struct ath_hw *ah)
1629{
1630 /* Setup MFP options for CCMP */
1631 if (AR_SREV_9280_20_OR_LATER(ah)) {
1632 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1633 * frames when constructing CCMP AAD. */
1634 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1635 0xc7ff);
Chun-Yeow Yeoh60fc4962014-11-16 03:05:41 +08001636 if (AR_SREV_9271(ah) || AR_DEVID_7010(ah))
1637 ah->sw_mgmt_crypto_tx = true;
1638 else
1639 ah->sw_mgmt_crypto_tx = false;
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001640 ah->sw_mgmt_crypto_rx = false;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301641 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1642 /* Disable hardware crypto for management frames */
1643 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1644 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1645 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1646 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001647 ah->sw_mgmt_crypto_tx = true;
1648 ah->sw_mgmt_crypto_rx = true;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301649 } else {
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +08001650 ah->sw_mgmt_crypto_tx = true;
1651 ah->sw_mgmt_crypto_rx = true;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301652 }
1653}
1654
1655static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1656 u32 macStaId1, u32 saveDefAntenna)
1657{
1658 struct ath_common *common = ath9k_hw_common(ah);
1659
1660 ENABLE_REGWRITE_BUFFER(ah);
1661
Felix Fietkauecbbed32013-04-16 12:51:56 +02001662 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301663 | AR_STA_ID1_RTS_USE_DEF
Felix Fietkauecbbed32013-04-16 12:51:56 +02001664 | ah->sta_id1_defaults,
1665 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301666 ath_hw_setbssidmask(common);
1667 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1668 ath9k_hw_write_associd(ah);
1669 REG_WRITE(ah, AR_ISR, ~0);
1670 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1671
1672 REGWRITE_BUFFER_FLUSH(ah);
1673
1674 ath9k_hw_set_operating_mode(ah, ah->opmode);
1675}
1676
1677static void ath9k_hw_init_queues(struct ath_hw *ah)
1678{
1679 int i;
1680
1681 ENABLE_REGWRITE_BUFFER(ah);
1682
1683 for (i = 0; i < AR_NUM_DCU; i++)
1684 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1685
1686 REGWRITE_BUFFER_FLUSH(ah);
1687
1688 ah->intr_txqs = 0;
1689 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1690 ath9k_hw_resettxqueue(ah, i);
1691}
1692
1693/*
1694 * For big endian systems turn on swapping for descriptors
1695 */
1696static void ath9k_hw_init_desc(struct ath_hw *ah)
1697{
1698 struct ath_common *common = ath9k_hw_common(ah);
1699
1700 if (AR_SREV_9100(ah)) {
1701 u32 mask;
1702 mask = REG_READ(ah, AR_CFG);
1703 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1704 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1705 mask);
1706 } else {
1707 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1708 REG_WRITE(ah, AR_CFG, mask);
1709 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1710 REG_READ(ah, AR_CFG));
1711 }
1712 } else {
1713 if (common->bus_ops->ath_bus_type == ATH_USB) {
1714 /* Configure AR9271 target WLAN */
1715 if (AR_SREV_9271(ah))
1716 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1717 else
1718 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1719 }
1720#ifdef __BIG_ENDIAN
1721 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
Miaoqing Panede6a5e2014-12-19 06:33:59 +05301722 AR_SREV_9550(ah) || AR_SREV_9531(ah) ||
1723 AR_SREV_9561(ah))
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301724 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1725 else
1726 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1727#endif
1728 }
1729}
1730
Sujith Manoharancaed6572012-03-14 14:40:46 +05301731/*
1732 * Fast channel change:
1733 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301734 */
1735static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1736{
1737 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301738 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301739 int ret;
1740
1741 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1742 goto fail;
1743
1744 if (ah->chip_fullsleep)
1745 goto fail;
1746
1747 if (!ah->curchan)
1748 goto fail;
1749
1750 if (chan->channel == ah->curchan->channel)
1751 goto fail;
1752
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001753 if ((ah->curchan->channelFlags | chan->channelFlags) &
1754 (CHANNEL_HALF | CHANNEL_QUARTER))
1755 goto fail;
1756
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301757 /*
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001758 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301759 */
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001760 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001761 ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001762 goto fail;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301763
1764 if (!ath9k_hw_check_alive(ah))
1765 goto fail;
1766
1767 /*
1768 * For AR9462, make sure that calibration data for
1769 * re-using are present.
1770 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301771 if (AR_SREV_9462(ah) && (ah->caldata &&
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301772 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
1773 !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
1774 !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301775 goto fail;
1776
1777 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1778 ah->curchan->channel, chan->channel);
1779
1780 ret = ath9k_hw_channel_change(ah, chan);
1781 if (!ret)
1782 goto fail;
1783
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301784 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301785 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301786
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301787 ath9k_hw_loadnf(ah, ah->curchan);
1788 ath9k_hw_start_nfcal(ah, true);
1789
Sujith Manoharancaed6572012-03-14 14:40:46 +05301790 if (AR_SREV_9271(ah))
1791 ar9002_hw_load_ani_reg(ah, chan);
1792
1793 return 0;
1794fail:
1795 return -EINVAL;
1796}
1797
Felix Fietkau8d7e09d2014-06-11 16:18:01 +05301798u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur)
1799{
1800 struct timespec ts;
1801 s64 usec;
1802
1803 if (!cur) {
1804 getrawmonotonic(&ts);
1805 cur = &ts;
1806 }
1807
1808 usec = cur->tv_sec * 1000000ULL + cur->tv_nsec / 1000;
1809 usec -= last->tv_sec * 1000000ULL + last->tv_nsec / 1000;
1810
1811 return (u32) usec;
1812}
1813EXPORT_SYMBOL(ath9k_hw_get_tsf_offset);
1814
Sujithcbe61d82009-02-09 13:27:12 +05301815int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301816 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001817{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001818 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001819 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001820 u32 saveDefAntenna;
1821 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301822 u64 tsf = 0;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001823 s64 usec = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301824 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301825 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301826 bool save_fullsleep = ah->chip_fullsleep;
1827
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301828 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301829 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1830 if (start_mci_reset)
1831 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301832 }
1833
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001834 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001835 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001836
Sujith Manoharancaed6572012-03-14 14:40:46 +05301837 if (ah->curchan && !ah->chip_fullsleep)
1838 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001839
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001840 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301841 if (caldata && (chan->channel != caldata->channel ||
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001842 chan->channelFlags != caldata->channelFlags)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001843 /* Operating channel changed, reset channel calibration data */
1844 memset(caldata, 0, sizeof(*caldata));
1845 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001846 } else if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301847 clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001848 }
Lorenzo Bianconi5bc225a2013-10-11 14:09:54 +02001849 ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001850
Sujith Manoharancaed6572012-03-14 14:40:46 +05301851 if (fastcc) {
1852 r = ath9k_hw_do_fastcc(ah, chan);
1853 if (!r)
1854 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001855 }
1856
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301857 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301858 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301859
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001860 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1861 if (saveDefAntenna == 0)
1862 saveDefAntenna = 1;
1863
1864 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1865
Felix Fietkau09d8e312013-11-18 20:14:43 +01001866 /* Save TSF before chip reset, a cold reset clears it */
1867 tsf = ath9k_hw_gettsf64(ah);
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001868 usec = ktime_to_us(ktime_get_raw());
Sujith46fe7822009-09-17 09:25:25 +05301869
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001870 saveLedState = REG_READ(ah, AR_CFG_LED) &
1871 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1872 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1873
1874 ath9k_hw_mark_phy_inactive(ah);
1875
Vasanthakumar Thiagarajan45ef6a0b2010-12-15 07:30:53 -08001876 ah->paprd_table_write_done = false;
1877
Sujith05020d22010-03-17 14:25:23 +05301878 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001879 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1880 REG_WRITE(ah,
1881 AR9271_RESET_POWER_DOWN_CONTROL,
1882 AR9271_RADIO_RF_RST);
1883 udelay(50);
1884 }
1885
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001886 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001887 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001888 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001889 }
1890
Sujith05020d22010-03-17 14:25:23 +05301891 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001892 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1893 ah->htc_reset_init = false;
1894 REG_WRITE(ah,
1895 AR9271_RESET_POWER_DOWN_CONTROL,
1896 AR9271_GATE_MAC_CTL);
1897 udelay(50);
1898 }
1899
Sujith46fe7822009-09-17 09:25:25 +05301900 /* Restore TSF */
Thomas Gleixner6438e0d2014-07-16 21:05:09 +00001901 usec = ktime_to_us(ktime_get_raw()) - usec;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001902 ath9k_hw_settsf64(ah, tsf + usec);
Sujith46fe7822009-09-17 09:25:25 +05301903
Felix Fietkau7a370812010-09-22 12:34:52 +02001904 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301905 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001906
Sujithe9141f72010-06-01 15:14:10 +05301907 if (!AR_SREV_9300_20_OR_LATER(ah))
1908 ar9002_hw_enable_async_fifo(ah);
1909
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001910 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001911 if (r)
1912 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001913
Lorenzo Bianconi935d00c2013-12-12 18:10:16 +01001914 ath9k_hw_set_rfmode(ah, chan);
1915
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301916 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301917 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1918
Felix Fietkauf860d522010-06-30 02:07:48 +02001919 /*
1920 * Some AR91xx SoC devices frequently fail to accept TSF writes
1921 * right after the chip reset. When that happens, write a new
1922 * value after the initvals have been applied, with an offset
1923 * based on measured time difference
1924 */
1925 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1926 tsf += 1500;
1927 ath9k_hw_settsf64(ah, tsf);
1928 }
1929
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301930 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001931
Felix Fietkau81c507a2013-10-11 23:30:55 +02001932 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001933 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301934 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001935
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301936 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301937
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001938 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001939 if (r)
1940 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001941
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001942 ath9k_hw_set_clockrate(ah);
1943
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301944 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301945 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001946 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001947 ath9k_hw_init_qos(ah);
1948
Sujith2660b812009-02-09 13:27:26 +05301949 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001950 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301951
Felix Fietkau0005baf2010-01-15 02:33:40 +01001952 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001953
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001954 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1955 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1956 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1957 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1958 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1959 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1960 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301961 }
1962
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001963 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001964
1965 ath9k_hw_set_dma(ah);
1966
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301967 if (!ath9k_hw_mci_is_enabled(ah))
1968 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001969
Oleksij Rempel7b37e0d2015-03-22 19:29:57 +01001970 ENABLE_REG_RMW_BUFFER(ah);
Sujith0ce024c2009-12-14 14:57:00 +05301971 if (ah->config.rx_intr_mitigation) {
Sujith Manoharana64e1a42014-01-23 08:20:30 +05301972 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, ah->config.rimt_last);
1973 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, ah->config.rimt_first);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001974 }
1975
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001976 if (ah->config.tx_intr_mitigation) {
1977 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1978 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1979 }
Oleksij Rempel7b37e0d2015-03-22 19:29:57 +01001980 REG_RMW_BUFFER_FLUSH(ah);
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001981
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001982 ath9k_hw_init_bb(ah, chan);
1983
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301984 if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301985 clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
1986 clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301987 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001988 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001989 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001990
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301991 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301992 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301993
Sujith7d0d0df2010-04-16 11:53:57 +05301994 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001995
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001996 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001997 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1998
Sujith7d0d0df2010-04-16 11:53:57 +05301999 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302000
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302001 ath9k_hw_gen_timer_start_tsf2(ah);
2002
Sujith Manoharan15d2b582013-03-04 12:42:53 +05302003 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002004
Sujith Manoharandbccdd12012-02-22 17:55:47 +05302005 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302006 ath9k_hw_btcoex_enable(ah);
2007
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302008 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302009 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302010
Felix Fietkau7b89fcc2014-10-25 17:19:32 +02002011 if (AR_SREV_9300_20_OR_LATER(ah)) {
2012 ath9k_hw_loadnf(ah, chan);
2013 ath9k_hw_start_nfcal(ah, true);
2014 }
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05302015
Sujith Manoharana7abaf72013-12-24 10:44:21 +05302016 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04002017 ar9003_hw_bb_watchdog_config(ah);
Sujith Manoharana7abaf72013-12-24 10:44:21 +05302018
2019 if (ah->config.hw_hang_checks & HW_PHYRESTART_CLC_WAR)
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302020 ar9003_hw_disable_phy_restart(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302021
Felix Fietkau691680b2011-03-19 13:55:38 +01002022 ath9k_hw_apply_gpio_override(ah);
2023
Sujith Manoharan7bdea962013-08-04 14:22:00 +05302024 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05302025 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
2026
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02002027 if (ah->hw->conf.radar_enabled) {
2028 /* set HW specific DFS configuration */
Lorenzo Bianconi7a0a2602014-09-16 16:43:42 +02002029 ah->radar_conf.ext_channel = IS_CHAN_HT40(chan);
Lorenzo Bianconi4307b0f2014-09-11 23:50:54 +02002030 ath9k_hw_set_radar_params(ah);
2031 }
2032
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002033 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002034}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002035EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002036
Sujithf1dc5602008-10-29 10:16:30 +05302037/******************************/
2038/* Power Management (Chipset) */
2039/******************************/
2040
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002041/*
2042 * Notify Power Mgt is disabled in self-generated frames.
2043 * If requested, force chip to sleep.
2044 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302045static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302046{
2047 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302048
Sujith Manoharana4a29542012-09-10 09:20:03 +05302049 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302050 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2051 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2052 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302053 /* xxx Required for WLAN only case ? */
2054 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2055 udelay(100);
2056 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302057
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302058 /*
2059 * Clear the RTC force wake bit to allow the
2060 * mac to go to sleep.
2061 */
2062 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302063
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302064 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302065 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302066
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302067 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2068 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2069
2070 /* Shutdown chip. Active low */
2071 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2072 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2073 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302074 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002075
2076 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002077 if (AR_SREV_9300_20_OR_LATER(ah))
2078 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002079}
2080
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002081/*
2082 * Notify Power Management is enabled in self-generating
2083 * frames. If request, set power mode of chip to
2084 * auto/normal. Duration in units of 128us (1/8 TU).
2085 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302086static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002087{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302088 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302089
Sujithf1dc5602008-10-29 10:16:30 +05302090 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002091
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302092 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2093 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2094 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2095 AR_RTC_FORCE_WAKE_ON_INT);
2096 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302097
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302098 /* When chip goes into network sleep, it could be waken
2099 * up by MCI_INT interrupt caused by BT's HW messages
2100 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2101 * rate (~100us). This will cause chip to leave and
2102 * re-enter network sleep mode frequently, which in
2103 * consequence will have WLAN MCI HW to generate lots of
2104 * SYS_WAKING and SYS_SLEEPING messages which will make
2105 * BT CPU to busy to process.
2106 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302107 if (ath9k_hw_mci_is_enabled(ah))
2108 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2109 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302110 /*
2111 * Clear the RTC force wake bit to allow the
2112 * mac to go to sleep.
2113 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302114 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302115
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302116 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302117 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302118 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002119
2120 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2121 if (AR_SREV_9300_20_OR_LATER(ah))
2122 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302123}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002124
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302125static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302126{
2127 u32 val;
2128 int i;
2129
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002130 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2131 if (AR_SREV_9300_20_OR_LATER(ah)) {
2132 REG_WRITE(ah, AR_WA, ah->WARegVal);
2133 udelay(10);
2134 }
2135
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302136 if ((REG_READ(ah, AR_RTC_STATUS) &
2137 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2138 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302139 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002140 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302141 if (!AR_SREV_9300_20_OR_LATER(ah))
2142 ath9k_hw_init_pll(ah, NULL);
2143 }
2144 if (AR_SREV_9100(ah))
2145 REG_SET_BIT(ah, AR_RTC_RESET,
2146 AR_RTC_RESET_EN);
2147
2148 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2149 AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302150 if (AR_SREV_9100(ah))
Sujith Manoharan3683a072014-02-04 08:37:52 +05302151 mdelay(10);
Sujith Manoharan04575f22013-12-28 09:47:13 +05302152 else
2153 udelay(50);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302154
2155 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2156 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2157 if (val == AR_RTC_STATUS_ON)
2158 break;
2159 udelay(50);
2160 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2161 AR_RTC_FORCE_WAKE_EN);
2162 }
2163 if (i == 0) {
2164 ath_err(ath9k_hw_common(ah),
2165 "Failed to wakeup in %uus\n",
2166 POWER_UP_TIME / 20);
2167 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002168 }
2169
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302170 if (ath9k_hw_mci_is_enabled(ah))
2171 ar9003_mci_set_power_awake(ah);
2172
Sujithf1dc5602008-10-29 10:16:30 +05302173 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2174
2175 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002176}
2177
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002178bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302179{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002180 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302181 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302182 static const char *modes[] = {
2183 "AWAKE",
2184 "FULL-SLEEP",
2185 "NETWORK SLEEP",
2186 "UNDEFINED"
2187 };
Sujithf1dc5602008-10-29 10:16:30 +05302188
Gabor Juhoscbdec972009-07-24 17:27:22 +02002189 if (ah->power_mode == mode)
2190 return status;
2191
Joe Perchesd2182b62011-12-15 14:55:53 -08002192 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002193 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302194
2195 switch (mode) {
2196 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302197 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302198 break;
2199 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302200 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302201 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302202
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302203 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302204 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302205 break;
2206 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302207 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302208 break;
2209 default:
Joe Perches38002762010-12-02 19:12:36 -08002210 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302211 return false;
2212 }
Sujith2660b812009-02-09 13:27:26 +05302213 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302214
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002215 /*
2216 * XXX: If this warning never comes up after a while then
2217 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2218 * ath9k_hw_setpower() return type void.
2219 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302220
2221 if (!(ah->ah_flags & AH_UNPLUGGED))
2222 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002223
Sujithf1dc5602008-10-29 10:16:30 +05302224 return status;
2225}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002226EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302227
Sujithf1dc5602008-10-29 10:16:30 +05302228/*******************/
2229/* Beacon Handling */
2230/*******************/
2231
Sujithcbe61d82009-02-09 13:27:12 +05302232void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002233{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002234 int flags = 0;
2235
Sujith7d0d0df2010-04-16 11:53:57 +05302236 ENABLE_REGWRITE_BUFFER(ah);
2237
Sujith2660b812009-02-09 13:27:26 +05302238 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002239 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002240 REG_SET_BIT(ah, AR_TXCFG,
2241 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Thomas Pedersen2664d662013-05-08 10:16:48 -07002242 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002243 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002244 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2245 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2246 TU_TO_USEC(ah->config.dma_beacon_response_time));
2247 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2248 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002249 flags |=
2250 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2251 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002252 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002253 ath_dbg(ath9k_hw_common(ah), BEACON,
2254 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002255 return;
2256 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002257 }
2258
Felix Fietkaudd347f22011-03-22 21:54:17 +01002259 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2260 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2261 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002262
Sujith7d0d0df2010-04-16 11:53:57 +05302263 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302264
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002265 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2266}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002267EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002268
Sujithcbe61d82009-02-09 13:27:12 +05302269void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302270 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002271{
2272 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302273 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002274 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002275
Sujith7d0d0df2010-04-16 11:53:57 +05302276 ENABLE_REGWRITE_BUFFER(ah);
2277
Felix Fietkau4ed15762013-12-14 18:03:44 +01002278 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
2279 REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
2280 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002281
Sujith7d0d0df2010-04-16 11:53:57 +05302282 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302283
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002284 REG_RMW_FIELD(ah, AR_RSSI_THR,
2285 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2286
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302287 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002288
2289 if (bs->bs_sleepduration > beaconintval)
2290 beaconintval = bs->bs_sleepduration;
2291
2292 dtimperiod = bs->bs_dtimperiod;
2293 if (bs->bs_sleepduration > dtimperiod)
2294 dtimperiod = bs->bs_sleepduration;
2295
2296 if (beaconintval == dtimperiod)
2297 nextTbtt = bs->bs_nextdtim;
2298 else
2299 nextTbtt = bs->bs_nexttbtt;
2300
Joe Perchesd2182b62011-12-15 14:55:53 -08002301 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2302 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2303 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2304 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002305
Sujith7d0d0df2010-04-16 11:53:57 +05302306 ENABLE_REGWRITE_BUFFER(ah);
2307
Felix Fietkau4ed15762013-12-14 18:03:44 +01002308 REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
2309 REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002310
2311 REG_WRITE(ah, AR_SLEEP1,
2312 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2313 | AR_SLEEP1_ASSUME_DTIM);
2314
Sujith60b67f52008-08-07 10:52:38 +05302315 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002316 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2317 else
2318 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2319
2320 REG_WRITE(ah, AR_SLEEP2,
2321 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2322
Felix Fietkau4ed15762013-12-14 18:03:44 +01002323 REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
2324 REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002325
Sujith7d0d0df2010-04-16 11:53:57 +05302326 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302327
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002328 REG_SET_BIT(ah, AR_TIMER_MODE,
2329 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2330 AR_DTIM_TIMER_EN);
2331
Sujith4af9cf42009-02-12 10:06:47 +05302332 /* TSF Out of Range Threshold */
2333 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002334}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002335EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002336
Sujithf1dc5602008-10-29 10:16:30 +05302337/*******************/
2338/* HW Capabilities */
2339/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002340
Felix Fietkau60540692011-07-19 08:46:44 +02002341static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2342{
2343 eeprom_chainmask &= chip_chainmask;
2344 if (eeprom_chainmask)
2345 return eeprom_chainmask;
2346 else
2347 return chip_chainmask;
2348}
2349
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002350/**
2351 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2352 * @ah: the atheros hardware data structure
2353 *
2354 * We enable DFS support upstream on chipsets which have passed a series
2355 * of tests. The testing requirements are going to be documented. Desired
2356 * test requirements are documented at:
2357 *
2358 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2359 *
2360 * Once a new chipset gets properly tested an individual commit can be used
2361 * to document the testing for DFS for that chipset.
2362 */
2363static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2364{
2365
2366 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002367 /* for temporary testing DFS with 9280 */
2368 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002369 /* AR9580 will likely be our first target to get testing on */
2370 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002371 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002372 default:
2373 return false;
2374 }
2375}
2376
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002377int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002378{
Sujith2660b812009-02-09 13:27:26 +05302379 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002380 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002381 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002382
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302383 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002384 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002385
Sujithf74df6f2009-02-09 13:27:24 +05302386 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002387 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302388
Sujith2660b812009-02-09 13:27:26 +05302389 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302390 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002391 if (regulatory->current_rd == 0x64 ||
2392 regulatory->current_rd == 0x65)
2393 regulatory->current_rd += 5;
2394 else if (regulatory->current_rd == 0x41)
2395 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002396 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2397 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002398 }
Sujithdc2222a2008-08-14 13:26:55 +05302399
Sujithf74df6f2009-02-09 13:27:24 +05302400 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Felix Fietkau34689682014-10-25 17:19:34 +02002401
2402 if (eeval & AR5416_OPFLAGS_11A) {
2403 if (ah->disable_5ghz)
2404 ath_warn(common, "disabling 5GHz band\n");
2405 else
2406 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002407 }
2408
Felix Fietkau34689682014-10-25 17:19:34 +02002409 if (eeval & AR5416_OPFLAGS_11G) {
2410 if (ah->disable_2ghz)
2411 ath_warn(common, "disabling 2GHz band\n");
2412 else
2413 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
2414 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002415
Felix Fietkau34689682014-10-25 17:19:34 +02002416 if ((pCap->hw_caps & (ATH9K_HW_CAP_2GHZ | ATH9K_HW_CAP_5GHZ)) == 0) {
2417 ath_err(common, "both bands are disabled\n");
2418 return -EINVAL;
2419 }
Sujithf1dc5602008-10-29 10:16:30 +05302420
Sujith Manoharane41db612012-09-10 09:20:12 +05302421 if (AR_SREV_9485(ah) ||
2422 AR_SREV_9285(ah) ||
2423 AR_SREV_9330(ah) ||
2424 AR_SREV_9565(ah))
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302425 pCap->chip_chainmask = 1;
Felix Fietkau60540692011-07-19 08:46:44 +02002426 else if (!AR_SREV_9280_20_OR_LATER(ah))
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302427 pCap->chip_chainmask = 7;
2428 else if (!AR_SREV_9300_20_OR_LATER(ah) ||
2429 AR_SREV_9340(ah) ||
2430 AR_SREV_9462(ah) ||
2431 AR_SREV_9531(ah))
2432 pCap->chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002433 else
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302434 pCap->chip_chainmask = 7;
Felix Fietkau60540692011-07-19 08:46:44 +02002435
Sujithf74df6f2009-02-09 13:27:24 +05302436 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002437 /*
2438 * For AR9271 we will temporarilly uses the rx chainmax as read from
2439 * the EEPROM.
2440 */
Sujith8147f5d2009-02-20 15:13:23 +05302441 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002442 !(eeval & AR5416_OPFLAGS_11A) &&
2443 !(AR_SREV_9271(ah)))
2444 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302445 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002446 else if (AR_SREV_9100(ah))
2447 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302448 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002449 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302450 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302451
Sujith Manoharanee79ccd2014-11-16 06:11:04 +05302452 pCap->tx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->tx_chainmask);
2453 pCap->rx_chainmask = fixup_chainmask(pCap->chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002454 ah->txchainmask = pCap->tx_chainmask;
2455 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002456
Felix Fietkau7a370812010-09-22 12:34:52 +02002457 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302458
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002459 /* enable key search for every frame in an aggregate */
2460 if (AR_SREV_9300_20_OR_LATER(ah))
2461 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2462
Bruno Randolfce2220d2010-09-17 11:36:25 +09002463 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2464
Felix Fietkau0db156e2011-03-23 20:57:29 +01002465 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302466 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2467 else
2468 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2469
Sujith5b5fa352010-03-17 14:25:15 +05302470 if (AR_SREV_9271(ah))
2471 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302472 else if (AR_DEVID_7010(ah))
2473 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302474 else if (AR_SREV_9300_20_OR_LATER(ah))
2475 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2476 else if (AR_SREV_9287_11_OR_LATER(ah))
2477 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002478 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302479 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002480 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302481 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2482 else
2483 pCap->num_gpio_pins = AR_NUM_GPIO;
2484
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302485 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302486 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302487 else
Sujithf1dc5602008-10-29 10:16:30 +05302488 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302489
Johannes Berg74e13062013-07-03 20:55:38 +02002490#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302491 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2492 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2493 ah->rfkill_gpio =
2494 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2495 ah->rfkill_polarity =
2496 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302497
2498 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2499 }
2500#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002501 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302502 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2503 else
2504 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302505
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302506 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302507 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2508 else
2509 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2510
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002511 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002512 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Miaoqing Panede6a5e2014-12-19 06:33:59 +05302513 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) &&
2514 !AR_SREV_9561(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002515 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2516
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002517 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2518 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2519 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002520 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002521 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002522 } else {
2523 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002524 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002525 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002526 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002527
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002528 if (AR_SREV_9300_20_OR_LATER(ah))
2529 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2530
Miaoqing Panede6a5e2014-12-19 06:33:59 +05302531 if (AR_SREV_9561(ah))
2532 ah->ent_mode = 0x3BDA000;
2533 else if (AR_SREV_9300_20_OR_LATER(ah))
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002534 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2535
Felix Fietkaua42acef2010-09-22 12:34:54 +02002536 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002537 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2538
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302539 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002540 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2541 ant_div_ctl1 =
2542 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302543 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002544 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302545 ath_info(common, "Enable LNA combining\n");
2546 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002547 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302548 }
2549
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302550 if (AR_SREV_9300_20_OR_LATER(ah)) {
2551 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2552 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2553 }
2554
Sujith Manoharan06236e52012-09-16 08:07:12 +05302555 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302556 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302557 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302558 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302559 ath_info(common, "Enable LNA combining\n");
2560 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302561 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002562
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002563 if (ath9k_hw_dfs_tested(ah))
2564 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2565
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002566 tx_chainmask = pCap->tx_chainmask;
2567 rx_chainmask = pCap->rx_chainmask;
2568 while (tx_chainmask || rx_chainmask) {
2569 if (tx_chainmask & BIT(0))
2570 pCap->max_txchains++;
2571 if (rx_chainmask & BIT(0))
2572 pCap->max_rxchains++;
2573
2574 tx_chainmask >>= 1;
2575 rx_chainmask >>= 1;
2576 }
2577
Sujith Manoharana4a29542012-09-10 09:20:03 +05302578 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302579 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2580 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2581
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302582 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302583 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302584 }
2585
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302586 if (AR_SREV_9300_20_OR_LATER(ah) &&
2587 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2588 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2589
Sujith Manoharan12a44422015-01-30 19:05:33 +05302590#ifdef CONFIG_ATH9K_WOW
2591 if (AR_SREV_9462_20_OR_LATER(ah) || AR_SREV_9565_11_OR_LATER(ah))
2592 ah->wow.max_patterns = MAX_NUM_PATTERN;
2593 else
2594 ah->wow.max_patterns = MAX_NUM_PATTERN_LEGACY;
2595#endif
2596
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002597 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002598}
2599
Sujithf1dc5602008-10-29 10:16:30 +05302600/****************************/
2601/* GPIO / RFKILL / Antennae */
2602/****************************/
2603
Sujithcbe61d82009-02-09 13:27:12 +05302604static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302605 u32 gpio, u32 type)
2606{
2607 int addr;
2608 u32 gpio_shift, tmp;
2609
2610 if (gpio > 11)
2611 addr = AR_GPIO_OUTPUT_MUX3;
2612 else if (gpio > 5)
2613 addr = AR_GPIO_OUTPUT_MUX2;
2614 else
2615 addr = AR_GPIO_OUTPUT_MUX1;
2616
2617 gpio_shift = (gpio % 6) * 5;
2618
2619 if (AR_SREV_9280_20_OR_LATER(ah)
2620 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2621 REG_RMW(ah, addr, (type << gpio_shift),
2622 (0x1f << gpio_shift));
2623 } else {
2624 tmp = REG_READ(ah, addr);
2625 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2626 tmp &= ~(0x1f << gpio_shift);
2627 tmp |= (type << gpio_shift);
2628 REG_WRITE(ah, addr, tmp);
2629 }
2630}
2631
Sujithcbe61d82009-02-09 13:27:12 +05302632void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302633{
2634 u32 gpio_shift;
2635
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002636 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302637
Sujith88c1f4f2010-06-30 14:46:31 +05302638 if (AR_DEVID_7010(ah)) {
2639 gpio_shift = gpio;
2640 REG_RMW(ah, AR7010_GPIO_OE,
2641 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2642 (AR7010_GPIO_OE_MASK << gpio_shift));
2643 return;
2644 }
Sujithf1dc5602008-10-29 10:16:30 +05302645
Sujith88c1f4f2010-06-30 14:46:31 +05302646 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302647 REG_RMW(ah,
2648 AR_GPIO_OE_OUT,
2649 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2650 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2651}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002652EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302653
Sujithcbe61d82009-02-09 13:27:12 +05302654u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302655{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302656#define MS_REG_READ(x, y) \
2657 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2658
Sujith2660b812009-02-09 13:27:26 +05302659 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302660 return 0xffffffff;
2661
Sujith88c1f4f2010-06-30 14:46:31 +05302662 if (AR_DEVID_7010(ah)) {
2663 u32 val;
2664 val = REG_READ(ah, AR7010_GPIO_IN);
2665 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2666 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002667 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2668 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002669 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302670 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002671 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302672 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002673 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302674 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002675 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302676 return MS_REG_READ(AR928X, gpio) != 0;
2677 else
2678 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302679}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002680EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302681
Sujithcbe61d82009-02-09 13:27:12 +05302682void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302683 u32 ah_signal_type)
2684{
2685 u32 gpio_shift;
2686
Sujith88c1f4f2010-06-30 14:46:31 +05302687 if (AR_DEVID_7010(ah)) {
2688 gpio_shift = gpio;
2689 REG_RMW(ah, AR7010_GPIO_OE,
2690 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2691 (AR7010_GPIO_OE_MASK << gpio_shift));
2692 return;
2693 }
2694
Sujithf1dc5602008-10-29 10:16:30 +05302695 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302696 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302697 REG_RMW(ah,
2698 AR_GPIO_OE_OUT,
2699 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2700 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2701}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002702EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302703
Sujithcbe61d82009-02-09 13:27:12 +05302704void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302705{
Sujith88c1f4f2010-06-30 14:46:31 +05302706 if (AR_DEVID_7010(ah)) {
2707 val = val ? 0 : 1;
2708 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2709 AR_GPIO_BIT(gpio));
2710 return;
2711 }
2712
Sujith5b5fa352010-03-17 14:25:15 +05302713 if (AR_SREV_9271(ah))
2714 val = ~val;
2715
Miaoqing Pan61b559d2015-04-01 10:19:57 +08002716 if ((1 << gpio) & AR_GPIO_OE_OUT_MASK)
2717 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2718 AR_GPIO_BIT(gpio));
2719 else
2720 gpio_set_value(gpio, val & 1);
Sujithf1dc5602008-10-29 10:16:30 +05302721}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002722EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302723
Miaoqing Pan61b559d2015-04-01 10:19:57 +08002724void ath9k_hw_request_gpio(struct ath_hw *ah, u32 gpio, const char *label)
2725{
2726 if (gpio >= ah->caps.num_gpio_pins)
2727 return;
2728
2729 gpio_request_one(gpio, GPIOF_DIR_OUT | GPIOF_INIT_LOW, label);
2730}
2731EXPORT_SYMBOL(ath9k_hw_request_gpio);
2732
Sujithcbe61d82009-02-09 13:27:12 +05302733void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302734{
2735 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2736}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002737EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302738
Sujithf1dc5602008-10-29 10:16:30 +05302739/*********************/
2740/* General Operation */
2741/*********************/
2742
Sujithcbe61d82009-02-09 13:27:12 +05302743u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302744{
2745 u32 bits = REG_READ(ah, AR_RX_FILTER);
2746 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2747
2748 if (phybits & AR_PHY_ERR_RADAR)
2749 bits |= ATH9K_RX_FILTER_PHYRADAR;
2750 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2751 bits |= ATH9K_RX_FILTER_PHYERR;
2752
2753 return bits;
2754}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002755EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302756
Sujithcbe61d82009-02-09 13:27:12 +05302757void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302758{
2759 u32 phybits;
2760
Sujith7d0d0df2010-04-16 11:53:57 +05302761 ENABLE_REGWRITE_BUFFER(ah);
2762
Sujith Manoharana4a29542012-09-10 09:20:03 +05302763 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302764 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2765
Sujith7ea310b2009-09-03 12:08:43 +05302766 REG_WRITE(ah, AR_RX_FILTER, bits);
2767
Sujithf1dc5602008-10-29 10:16:30 +05302768 phybits = 0;
2769 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2770 phybits |= AR_PHY_ERR_RADAR;
2771 if (bits & ATH9K_RX_FILTER_PHYERR)
2772 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2773 REG_WRITE(ah, AR_PHY_ERR, phybits);
2774
2775 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002776 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302777 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002778 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302779
2780 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302781}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002782EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302783
Sujithcbe61d82009-02-09 13:27:12 +05302784bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302785{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302786 if (ath9k_hw_mci_is_enabled(ah))
2787 ar9003_mci_bt_gain_ctrl(ah);
2788
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302789 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2790 return false;
2791
2792 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002793 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302794 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302795}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002796EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302797
Sujithcbe61d82009-02-09 13:27:12 +05302798bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302799{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002800 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302801 return false;
2802
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302803 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2804 return false;
2805
2806 ath9k_hw_init_pll(ah, NULL);
2807 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302808}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002809EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302810
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002811static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302812{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002813 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002814
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002815 if (IS_CHAN_2GHZ(chan))
2816 gain_param = EEP_ANTENNA_GAIN_2G;
2817 else
2818 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302819
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002820 return ah->eep_ops->get_eeprom(ah, gain_param);
2821}
2822
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002823void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2824 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002825{
2826 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2827 struct ieee80211_channel *channel;
2828 int chan_pwr, new_pwr, max_gain;
2829 int ant_gain, ant_reduction = 0;
2830
2831 if (!chan)
2832 return;
2833
2834 channel = chan->chan;
2835 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2836 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2837 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2838
2839 ant_gain = get_antenna_gain(ah, chan);
2840 if (ant_gain > max_gain)
2841 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302842
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002843 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002844 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002845 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002846}
2847
2848void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2849{
2850 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2851 struct ath9k_channel *chan = ah->curchan;
2852 struct ieee80211_channel *channel = chan->chan;
2853
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002854 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002855 if (test)
2856 channel->max_power = MAX_RATE_POWER / 2;
2857
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002858 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002859
2860 if (test)
2861 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302862}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002863EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302864
Sujithcbe61d82009-02-09 13:27:12 +05302865void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302866{
Sujith2660b812009-02-09 13:27:26 +05302867 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302868}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002869EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302870
Sujithcbe61d82009-02-09 13:27:12 +05302871void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302872{
2873 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2874 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2875}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002876EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302877
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002878void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302879{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002880 struct ath_common *common = ath9k_hw_common(ah);
2881
2882 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2883 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2884 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302885}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002886EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302887
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002888#define ATH9K_MAX_TSF_READ 10
2889
Sujithcbe61d82009-02-09 13:27:12 +05302890u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302891{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002892 u32 tsf_lower, tsf_upper1, tsf_upper2;
2893 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302894
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002895 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2896 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2897 tsf_lower = REG_READ(ah, AR_TSF_L32);
2898 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2899 if (tsf_upper2 == tsf_upper1)
2900 break;
2901 tsf_upper1 = tsf_upper2;
2902 }
Sujithf1dc5602008-10-29 10:16:30 +05302903
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002904 WARN_ON( i == ATH9K_MAX_TSF_READ );
2905
2906 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302907}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002908EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302909
Sujithcbe61d82009-02-09 13:27:12 +05302910void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002911{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002912 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002913 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002914}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002915EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002916
Sujithcbe61d82009-02-09 13:27:12 +05302917void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302918{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002919 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2920 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002921 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002922 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002923
Sujithf1dc5602008-10-29 10:16:30 +05302924 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002925}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002926EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002927
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302928void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002929{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302930 if (set)
Sujith2660b812009-02-09 13:27:26 +05302931 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002932 else
Sujith2660b812009-02-09 13:27:26 +05302933 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002934}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002935EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002936
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002937void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002938{
Sujithf1dc5602008-10-29 10:16:30 +05302939 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002940
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002941 if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302942 macmode = AR_2040_JOINED_RX_CLEAR;
2943 else
2944 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002945
Sujithf1dc5602008-10-29 10:16:30 +05302946 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002947}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302948
2949/* HW Generic timers configuration */
2950
2951static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2952{
2953 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2954 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2955 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2956 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2957 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2958 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2959 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2960 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2961 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2962 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2963 AR_NDP2_TIMER_MODE, 0x0002},
2964 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2965 AR_NDP2_TIMER_MODE, 0x0004},
2966 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2967 AR_NDP2_TIMER_MODE, 0x0008},
2968 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2969 AR_NDP2_TIMER_MODE, 0x0010},
2970 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2971 AR_NDP2_TIMER_MODE, 0x0020},
2972 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2973 AR_NDP2_TIMER_MODE, 0x0040},
2974 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2975 AR_NDP2_TIMER_MODE, 0x0080}
2976};
2977
2978/* HW generic timer primitives */
2979
Felix Fietkaudd347f22011-03-22 21:54:17 +01002980u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302981{
2982 return REG_READ(ah, AR_TSF_L32);
2983}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002984EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302985
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05302986void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah)
2987{
2988 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2989
2990 if (timer_table->tsf2_enabled) {
2991 REG_SET_BIT(ah, AR_DIRECT_CONNECT, AR_DC_AP_STA_EN);
2992 REG_SET_BIT(ah, AR_RESET_TSF, AR_RESET_TSF2_ONCE);
2993 }
2994}
2995
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302996struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2997 void (*trigger)(void *),
2998 void (*overflow)(void *),
2999 void *arg,
3000 u8 timer_index)
3001{
3002 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3003 struct ath_gen_timer *timer;
3004
Felix Fietkauc67ce332013-12-14 18:03:38 +01003005 if ((timer_index < AR_FIRST_NDP_TIMER) ||
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05303006 (timer_index >= ATH_MAX_GEN_TIMER))
3007 return NULL;
3008
3009 if ((timer_index > AR_FIRST_NDP_TIMER) &&
3010 !AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkauc67ce332013-12-14 18:03:38 +01003011 return NULL;
3012
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303013 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00003014 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303015 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303016
3017 /* allocate a hardware generic timer slot */
3018 timer_table->timers[timer_index] = timer;
3019 timer->index = timer_index;
3020 timer->trigger = trigger;
3021 timer->overflow = overflow;
3022 timer->arg = arg;
3023
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05303024 if ((timer_index > AR_FIRST_NDP_TIMER) && !timer_table->tsf2_enabled) {
3025 timer_table->tsf2_enabled = true;
3026 ath9k_hw_gen_timer_start_tsf2(ah);
3027 }
3028
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303029 return timer;
3030}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003031EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303032
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003033void ath9k_hw_gen_timer_start(struct ath_hw *ah,
3034 struct ath_gen_timer *timer,
Felix Fietkauc67ce332013-12-14 18:03:38 +01003035 u32 timer_next,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003036 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303037{
3038 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003039 u32 mask = 0;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303040
Felix Fietkauc67ce332013-12-14 18:03:38 +01003041 timer_table->timer_mask |= BIT(timer->index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303042
3043 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303044 * Program generic timer registers
3045 */
3046 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
3047 timer_next);
3048 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3049 timer_period);
3050 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3051 gen_tmr_configuration[timer->index].mode_mask);
3052
Sujith Manoharana4a29542012-09-10 09:20:03 +05303053 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303054 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303055 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303056 * to use. But we still follow the old rule, 0 - 7 use tsf and
3057 * 8 - 15 use tsf2.
3058 */
3059 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3060 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3061 (1 << timer->index));
3062 else
3063 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3064 (1 << timer->index));
3065 }
3066
Felix Fietkauc67ce332013-12-14 18:03:38 +01003067 if (timer->trigger)
3068 mask |= SM(AR_GENTMR_BIT(timer->index),
3069 AR_IMR_S5_GENTIMER_TRIG);
3070 if (timer->overflow)
3071 mask |= SM(AR_GENTMR_BIT(timer->index),
3072 AR_IMR_S5_GENTIMER_THRESH);
3073
3074 REG_SET_BIT(ah, AR_IMR_S5, mask);
3075
3076 if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
3077 ah->imask |= ATH9K_INT_GENTIMER;
3078 ath9k_hw_set_interrupts(ah);
3079 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303080}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003081EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303082
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003083void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303084{
3085 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3086
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303087 /* Clear generic timer enable bits. */
3088 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3089 gen_tmr_configuration[timer->index].mode_mask);
3090
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303091 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3092 /*
3093 * Need to switch back to TSF if it was using TSF2.
3094 */
3095 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3096 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3097 (1 << timer->index));
3098 }
3099 }
3100
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303101 /* Disable both trigger and thresh interrupt masks */
3102 REG_CLR_BIT(ah, AR_IMR_S5,
3103 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3104 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3105
Felix Fietkauc67ce332013-12-14 18:03:38 +01003106 timer_table->timer_mask &= ~BIT(timer->index);
3107
3108 if (timer_table->timer_mask == 0) {
3109 ah->imask &= ~ATH9K_INT_GENTIMER;
3110 ath9k_hw_set_interrupts(ah);
3111 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303112}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003113EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303114
3115void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3116{
3117 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3118
3119 /* free the hardware generic timer slot */
3120 timer_table->timers[timer->index] = NULL;
3121 kfree(timer);
3122}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003123EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303124
3125/*
3126 * Generic Timer Interrupts handling
3127 */
3128void ath_gen_timer_isr(struct ath_hw *ah)
3129{
3130 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3131 struct ath_gen_timer *timer;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003132 unsigned long trigger_mask, thresh_mask;
3133 unsigned int index;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303134
3135 /* get hardware generic timer interrupt status */
3136 trigger_mask = ah->intr_gen_timer_trigger;
3137 thresh_mask = ah->intr_gen_timer_thresh;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003138 trigger_mask &= timer_table->timer_mask;
3139 thresh_mask &= timer_table->timer_mask;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303140
Felix Fietkauc67ce332013-12-14 18:03:38 +01003141 for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303142 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003143 if (!timer)
3144 continue;
3145 if (!timer->overflow)
3146 continue;
Felix Fietkaua6a172b2013-12-20 16:18:45 +01003147
3148 trigger_mask &= ~BIT(index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303149 timer->overflow(timer->arg);
3150 }
3151
Felix Fietkauc67ce332013-12-14 18:03:38 +01003152 for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303153 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003154 if (!timer)
3155 continue;
3156 if (!timer->trigger)
3157 continue;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303158 timer->trigger(timer->arg);
3159 }
3160}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003161EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003162
Sujith05020d22010-03-17 14:25:23 +05303163/********/
3164/* HTC */
3165/********/
3166
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003167static struct {
3168 u32 version;
3169 const char * name;
3170} ath_mac_bb_names[] = {
3171 /* Devices with external radios */
3172 { AR_SREV_VERSION_5416_PCI, "5416" },
3173 { AR_SREV_VERSION_5416_PCIE, "5418" },
3174 { AR_SREV_VERSION_9100, "9100" },
3175 { AR_SREV_VERSION_9160, "9160" },
3176 /* Single-chip solutions */
3177 { AR_SREV_VERSION_9280, "9280" },
3178 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003179 { AR_SREV_VERSION_9287, "9287" },
3180 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003181 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003182 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003183 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303184 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303185 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003186 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303187 { AR_SREV_VERSION_9565, "9565" },
Sujith Manoharanc08148b2014-03-17 15:02:46 +05303188 { AR_SREV_VERSION_9531, "9531" },
Miaoqing Pan1165dd92015-08-12 14:20:46 +08003189 { AR_SREV_VERSION_9561, "9561" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003190};
3191
3192/* For devices with external radios */
3193static struct {
3194 u16 version;
3195 const char * name;
3196} ath_rf_names[] = {
3197 { 0, "5133" },
3198 { AR_RAD5133_SREV_MAJOR, "5133" },
3199 { AR_RAD5122_SREV_MAJOR, "5122" },
3200 { AR_RAD2133_SREV_MAJOR, "2133" },
3201 { AR_RAD2122_SREV_MAJOR, "2122" }
3202};
3203
3204/*
3205 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3206 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003207static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003208{
3209 int i;
3210
3211 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3212 if (ath_mac_bb_names[i].version == mac_bb_version) {
3213 return ath_mac_bb_names[i].name;
3214 }
3215 }
3216
3217 return "????";
3218}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003219
3220/*
3221 * Return the RF name. "????" is returned if the RF is unknown.
3222 * Used for devices with external radios.
3223 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003224static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003225{
3226 int i;
3227
3228 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3229 if (ath_rf_names[i].version == rf_version) {
3230 return ath_rf_names[i].name;
3231 }
3232 }
3233
3234 return "????";
3235}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003236
3237void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3238{
3239 int used;
3240
3241 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003242 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003243 used = scnprintf(hw_name, len,
3244 "Atheros AR%s Rev:%x",
3245 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3246 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003247 }
3248 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003249 used = scnprintf(hw_name, len,
3250 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3251 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3252 ah->hw_version.macRev,
3253 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3254 & AR_RADIO_SREV_MAJOR)),
3255 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003256 }
3257
3258 hw_name[used] = '\0';
3259}
3260EXPORT_SYMBOL(ath9k_hw_name);