blob: b79a74a98a23573763ed6023d068eab184ef9611 [file] [log] [blame]
Martyn Welch60479692009-07-31 09:28:17 +01001/*
2 * Support for the Tundra Universe I/II VME-PCI Bridge Chips
3 *
Martyn Welch66bd8db2010-02-18 15:12:52 +00004 * Author: Martyn Welch <martyn.welch@ge.com>
5 * Copyright 2008 GE Intelligent Platforms Embedded Systems, Inc.
Martyn Welch60479692009-07-31 09:28:17 +01006 *
7 * Based on work by Tom Armistead and Ajit Prem
8 * Copyright 2004 Motorola Inc.
9 *
10 * Derived from ca91c042.c by Michael Wyrick
11 *
12 * This program is free software; you can redistribute it and/or modify it
13 * under the terms of the GNU General Public License as published by the
14 * Free Software Foundation; either version 2 of the License, or (at your
15 * option) any later version.
16 */
17
Martyn Welch60479692009-07-31 09:28:17 +010018#include <linux/module.h>
19#include <linux/mm.h>
20#include <linux/types.h>
21#include <linux/errno.h>
Martyn Welch60479692009-07-31 09:28:17 +010022#include <linux/pci.h>
23#include <linux/dma-mapping.h>
24#include <linux/poll.h>
25#include <linux/interrupt.h>
26#include <linux/spinlock.h>
Greg Kroah-Hartman6af783c2009-10-12 15:00:08 -070027#include <linux/sched.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Martyn Welch79463282010-03-22 14:58:57 +000029#include <linux/time.h>
30#include <linux/io.h>
31#include <linux/uaccess.h>
Greg Kroah-Hartmandb3b9e92012-04-26 12:34:58 -070032#include <linux/vme.h>
Martyn Welch60479692009-07-31 09:28:17 +010033
Martyn Welch60479692009-07-31 09:28:17 +010034#include "../vme_bridge.h"
35#include "vme_ca91cx42.h"
36
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010037static int ca91cx42_probe(struct pci_dev *, const struct pci_device_id *);
38static void ca91cx42_remove(struct pci_dev *);
Martyn Welch60479692009-07-31 09:28:17 +010039
Martyn Welch12b2d5c2009-12-15 08:42:56 +000040/* Module parameters */
41static int geoid;
42
Vincent Bossier584721c2011-06-03 10:07:39 +010043static const char driver_name[] = "vme_ca91cx42";
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010044
Jingoo Hanc3a09c12013-12-03 08:29:48 +090045static const struct pci_device_id ca91cx42_ids[] = {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010046 { PCI_DEVICE(PCI_VENDOR_ID_TUNDRA, PCI_DEVICE_ID_TUNDRA_CA91C142) },
47 { },
Martyn Welch60479692009-07-31 09:28:17 +010048};
49
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010050static struct pci_driver ca91cx42_driver = {
51 .name = driver_name,
52 .id_table = ca91cx42_ids,
53 .probe = ca91cx42_probe,
54 .remove = ca91cx42_remove,
Martyn Welch60479692009-07-31 09:28:17 +010055};
56
Martyn Welch29848ac2010-02-18 15:13:05 +000057static u32 ca91cx42_DMA_irqhandler(struct ca91cx42_driver *bridge)
Martyn Welch60479692009-07-31 09:28:17 +010058{
Emilio G. Cota886953e2010-11-12 11:14:07 +000059 wake_up(&bridge->dma_queue);
Martyn Welch60479692009-07-31 09:28:17 +010060
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010061 return CA91CX42_LINT_DMA;
Martyn Welch60479692009-07-31 09:28:17 +010062}
63
Martyn Welch29848ac2010-02-18 15:13:05 +000064static u32 ca91cx42_LM_irqhandler(struct ca91cx42_driver *bridge, u32 stat)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010065{
66 int i;
67 u32 serviced = 0;
68
69 for (i = 0; i < 4; i++) {
70 if (stat & CA91CX42_LINT_LM[i]) {
71 /* We only enable interrupts if the callback is set */
Martyn Welch29848ac2010-02-18 15:13:05 +000072 bridge->lm_callback[i](i);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010073 serviced |= CA91CX42_LINT_LM[i];
74 }
75 }
76
77 return serviced;
78}
79
80/* XXX This needs to be split into 4 queues */
Martyn Welch29848ac2010-02-18 15:13:05 +000081static u32 ca91cx42_MB_irqhandler(struct ca91cx42_driver *bridge, int mbox_mask)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010082{
Emilio G. Cota886953e2010-11-12 11:14:07 +000083 wake_up(&bridge->mbox_queue);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010084
85 return CA91CX42_LINT_MBOX;
86}
87
Martyn Welch29848ac2010-02-18 15:13:05 +000088static u32 ca91cx42_IACK_irqhandler(struct ca91cx42_driver *bridge)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010089{
Emilio G. Cota886953e2010-11-12 11:14:07 +000090 wake_up(&bridge->iack_queue);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +010091
92 return CA91CX42_LINT_SW_IACK;
93}
94
Martyn Welch48d9356e2010-03-22 14:58:50 +000095static u32 ca91cx42_VERR_irqhandler(struct vme_bridge *ca91cx42_bridge)
Martyn Welch60479692009-07-31 09:28:17 +010096{
97 int val;
Martyn Welch48d9356e2010-03-22 14:58:50 +000098 struct ca91cx42_driver *bridge;
99
100 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100101
Martyn Welch29848ac2010-02-18 15:13:05 +0000102 val = ioread32(bridge->base + DGCS);
Martyn Welch60479692009-07-31 09:28:17 +0100103
104 if (!(val & 0x00000800)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000105 dev_err(ca91cx42_bridge->parent, "ca91cx42_VERR_irqhandler DMA "
106 "Read Error DGCS=%08X\n", val);
Martyn Welch60479692009-07-31 09:28:17 +0100107 }
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100108
109 return CA91CX42_LINT_VERR;
Martyn Welch60479692009-07-31 09:28:17 +0100110}
111
Martyn Welch48d9356e2010-03-22 14:58:50 +0000112static u32 ca91cx42_LERR_irqhandler(struct vme_bridge *ca91cx42_bridge)
Martyn Welch60479692009-07-31 09:28:17 +0100113{
114 int val;
Martyn Welch48d9356e2010-03-22 14:58:50 +0000115 struct ca91cx42_driver *bridge;
116
117 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100118
Martyn Welch29848ac2010-02-18 15:13:05 +0000119 val = ioread32(bridge->base + DGCS);
Martyn Welch60479692009-07-31 09:28:17 +0100120
Martyn Welch48d9356e2010-03-22 14:58:50 +0000121 if (!(val & 0x00000800))
122 dev_err(ca91cx42_bridge->parent, "ca91cx42_LERR_irqhandler DMA "
123 "Read Error DGCS=%08X\n", val);
Martyn Welch60479692009-07-31 09:28:17 +0100124
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100125 return CA91CX42_LINT_LERR;
Martyn Welch60479692009-07-31 09:28:17 +0100126}
127
Martyn Welch60479692009-07-31 09:28:17 +0100128
Martyn Welch29848ac2010-02-18 15:13:05 +0000129static u32 ca91cx42_VIRQ_irqhandler(struct vme_bridge *ca91cx42_bridge,
130 int stat)
Martyn Welch60479692009-07-31 09:28:17 +0100131{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100132 int vec, i, serviced = 0;
Martyn Welch29848ac2010-02-18 15:13:05 +0000133 struct ca91cx42_driver *bridge;
134
135 bridge = ca91cx42_bridge->driver_priv;
136
Martyn Welch60479692009-07-31 09:28:17 +0100137
138 for (i = 7; i > 0; i--) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100139 if (stat & (1 << i)) {
Martyn Welch29848ac2010-02-18 15:13:05 +0000140 vec = ioread32(bridge->base +
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100141 CA91CX42_V_STATID[i]) & 0xff;
142
Martyn Welchc813f592009-10-29 16:34:54 +0000143 vme_irq_handler(ca91cx42_bridge, i, vec);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100144
145 serviced |= (1 << i);
Martyn Welch60479692009-07-31 09:28:17 +0100146 }
147 }
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100148
149 return serviced;
Martyn Welch60479692009-07-31 09:28:17 +0100150}
151
Martyn Welch29848ac2010-02-18 15:13:05 +0000152static irqreturn_t ca91cx42_irqhandler(int irq, void *ptr)
Martyn Welch60479692009-07-31 09:28:17 +0100153{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100154 u32 stat, enable, serviced = 0;
Martyn Welch29848ac2010-02-18 15:13:05 +0000155 struct vme_bridge *ca91cx42_bridge;
156 struct ca91cx42_driver *bridge;
Martyn Welch60479692009-07-31 09:28:17 +0100157
Martyn Welch29848ac2010-02-18 15:13:05 +0000158 ca91cx42_bridge = ptr;
Martyn Welch60479692009-07-31 09:28:17 +0100159
Martyn Welch29848ac2010-02-18 15:13:05 +0000160 bridge = ca91cx42_bridge->driver_priv;
161
162 enable = ioread32(bridge->base + LINT_EN);
163 stat = ioread32(bridge->base + LINT_STAT);
Martyn Welch60479692009-07-31 09:28:17 +0100164
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100165 /* Only look at unmasked interrupts */
166 stat &= enable;
167
168 if (unlikely(!stat))
169 return IRQ_NONE;
170
171 if (stat & CA91CX42_LINT_DMA)
Martyn Welch29848ac2010-02-18 15:13:05 +0000172 serviced |= ca91cx42_DMA_irqhandler(bridge);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100173 if (stat & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
174 CA91CX42_LINT_LM3))
Martyn Welch29848ac2010-02-18 15:13:05 +0000175 serviced |= ca91cx42_LM_irqhandler(bridge, stat);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100176 if (stat & CA91CX42_LINT_MBOX)
Martyn Welch29848ac2010-02-18 15:13:05 +0000177 serviced |= ca91cx42_MB_irqhandler(bridge, stat);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100178 if (stat & CA91CX42_LINT_SW_IACK)
Martyn Welch29848ac2010-02-18 15:13:05 +0000179 serviced |= ca91cx42_IACK_irqhandler(bridge);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100180 if (stat & CA91CX42_LINT_VERR)
Martyn Welch48d9356e2010-03-22 14:58:50 +0000181 serviced |= ca91cx42_VERR_irqhandler(ca91cx42_bridge);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100182 if (stat & CA91CX42_LINT_LERR)
Martyn Welch48d9356e2010-03-22 14:58:50 +0000183 serviced |= ca91cx42_LERR_irqhandler(ca91cx42_bridge);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100184 if (stat & (CA91CX42_LINT_VIRQ1 | CA91CX42_LINT_VIRQ2 |
185 CA91CX42_LINT_VIRQ3 | CA91CX42_LINT_VIRQ4 |
186 CA91CX42_LINT_VIRQ5 | CA91CX42_LINT_VIRQ6 |
187 CA91CX42_LINT_VIRQ7))
Martyn Welch29848ac2010-02-18 15:13:05 +0000188 serviced |= ca91cx42_VIRQ_irqhandler(ca91cx42_bridge, stat);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100189
190 /* Clear serviced interrupts */
Vincent Bossier56fc5082011-06-02 12:30:02 +0200191 iowrite32(serviced, bridge->base + LINT_STAT);
Martyn Welch60479692009-07-31 09:28:17 +0100192
193 return IRQ_HANDLED;
194}
195
Martyn Welch29848ac2010-02-18 15:13:05 +0000196static int ca91cx42_irq_init(struct vme_bridge *ca91cx42_bridge)
Martyn Welch60479692009-07-31 09:28:17 +0100197{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100198 int result, tmp;
199 struct pci_dev *pdev;
Martyn Welch29848ac2010-02-18 15:13:05 +0000200 struct ca91cx42_driver *bridge;
201
202 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100203
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100204 /* Need pdev */
Martyn Welch29848ac2010-02-18 15:13:05 +0000205 pdev = container_of(ca91cx42_bridge->parent, struct pci_dev, dev);
Martyn Welch60479692009-07-31 09:28:17 +0100206
Dmitry Kalinkin0b049662015-09-18 02:01:44 +0300207 INIT_LIST_HEAD(&ca91cx42_bridge->vme_error_handlers);
Martyn Welch60479692009-07-31 09:28:17 +0100208
Emilio G. Cota886953e2010-11-12 11:14:07 +0000209 mutex_init(&ca91cx42_bridge->irq_mtx);
Martyn Welchc813f592009-10-29 16:34:54 +0000210
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100211 /* Disable interrupts from PCI to VME */
212 iowrite32(0, bridge->base + VINT_EN);
Martyn Welch60479692009-07-31 09:28:17 +0100213
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100214 /* Disable PCI interrupts */
215 iowrite32(0, bridge->base + LINT_EN);
216 /* Clear Any Pending PCI Interrupts */
217 iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
Martyn Welch60479692009-07-31 09:28:17 +0100218
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100219 result = request_irq(pdev->irq, ca91cx42_irqhandler, IRQF_SHARED,
Martyn Welch29848ac2010-02-18 15:13:05 +0000220 driver_name, ca91cx42_bridge);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100221 if (result) {
222 dev_err(&pdev->dev, "Can't get assigned pci irq vector %02X\n",
223 pdev->irq);
224 return result;
Martyn Welch60479692009-07-31 09:28:17 +0100225 }
226
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100227 /* Ensure all interrupts are mapped to PCI Interrupt 0 */
228 iowrite32(0, bridge->base + LINT_MAP0);
229 iowrite32(0, bridge->base + LINT_MAP1);
230 iowrite32(0, bridge->base + LINT_MAP2);
Martyn Welch60479692009-07-31 09:28:17 +0100231
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100232 /* Enable DMA, mailbox & LM Interrupts */
233 tmp = CA91CX42_LINT_MBOX3 | CA91CX42_LINT_MBOX2 | CA91CX42_LINT_MBOX1 |
234 CA91CX42_LINT_MBOX0 | CA91CX42_LINT_SW_IACK |
235 CA91CX42_LINT_VERR | CA91CX42_LINT_LERR | CA91CX42_LINT_DMA;
236
237 iowrite32(tmp, bridge->base + LINT_EN);
238
239 return 0;
Martyn Welch60479692009-07-31 09:28:17 +0100240}
241
Martyn Welch29848ac2010-02-18 15:13:05 +0000242static void ca91cx42_irq_exit(struct ca91cx42_driver *bridge,
243 struct pci_dev *pdev)
Martyn Welch60479692009-07-31 09:28:17 +0100244{
Wei Yongjunef22d572013-08-26 12:04:05 +0800245 struct vme_bridge *ca91cx42_bridge;
246
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100247 /* Disable interrupts from PCI to VME */
Martyn Welch29848ac2010-02-18 15:13:05 +0000248 iowrite32(0, bridge->base + VINT_EN);
Martyn Welch60479692009-07-31 09:28:17 +0100249
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100250 /* Disable PCI interrupts */
Martyn Welch29848ac2010-02-18 15:13:05 +0000251 iowrite32(0, bridge->base + LINT_EN);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100252 /* Clear Any Pending PCI Interrupts */
Martyn Welch29848ac2010-02-18 15:13:05 +0000253 iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
Martyn Welch60479692009-07-31 09:28:17 +0100254
Wei Yongjunef22d572013-08-26 12:04:05 +0800255 ca91cx42_bridge = container_of((void *)bridge, struct vme_bridge,
256 driver_priv);
257 free_irq(pdev->irq, ca91cx42_bridge);
Martyn Welch60479692009-07-31 09:28:17 +0100258}
259
Vincent Bossier54b4a772011-06-09 08:59:43 +0100260static int ca91cx42_iack_received(struct ca91cx42_driver *bridge, int level)
261{
262 u32 tmp;
263
264 tmp = ioread32(bridge->base + LINT_STAT);
265
266 if (tmp & (1 << level))
267 return 0;
268 else
269 return 1;
270}
271
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100272/*
273 * Set up an VME interrupt
274 */
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000275static void ca91cx42_irq_set(struct vme_bridge *ca91cx42_bridge, int level,
276 int state, int sync)
Martyn Welchc813f592009-10-29 16:34:54 +0000277
Martyn Welch60479692009-07-31 09:28:17 +0100278{
Martyn Welchc813f592009-10-29 16:34:54 +0000279 struct pci_dev *pdev;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100280 u32 tmp;
Martyn Welch29848ac2010-02-18 15:13:05 +0000281 struct ca91cx42_driver *bridge;
282
283 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100284
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100285 /* Enable IRQ level */
Martyn Welch29848ac2010-02-18 15:13:05 +0000286 tmp = ioread32(bridge->base + LINT_EN);
Martyn Welchc813f592009-10-29 16:34:54 +0000287
288 if (state == 0)
289 tmp &= ~CA91CX42_LINT_VIRQ[level];
290 else
291 tmp |= CA91CX42_LINT_VIRQ[level];
292
Martyn Welch29848ac2010-02-18 15:13:05 +0000293 iowrite32(tmp, bridge->base + LINT_EN);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100294
Martyn Welchc813f592009-10-29 16:34:54 +0000295 if ((state == 0) && (sync != 0)) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100296 pdev = container_of(ca91cx42_bridge->parent, struct pci_dev,
297 dev);
298
299 synchronize_irq(pdev->irq);
Martyn Welch60479692009-07-31 09:28:17 +0100300 }
Martyn Welch60479692009-07-31 09:28:17 +0100301}
302
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000303static int ca91cx42_irq_generate(struct vme_bridge *ca91cx42_bridge, int level,
Martyn Welch29848ac2010-02-18 15:13:05 +0000304 int statid)
Martyn Welch60479692009-07-31 09:28:17 +0100305{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100306 u32 tmp;
Martyn Welch29848ac2010-02-18 15:13:05 +0000307 struct ca91cx42_driver *bridge;
308
309 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100310
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100311 /* Universe can only generate even vectors */
312 if (statid & 1)
313 return -EINVAL;
Martyn Welch60479692009-07-31 09:28:17 +0100314
Emilio G. Cota886953e2010-11-12 11:14:07 +0000315 mutex_lock(&bridge->vme_int);
Martyn Welch60479692009-07-31 09:28:17 +0100316
Martyn Welch29848ac2010-02-18 15:13:05 +0000317 tmp = ioread32(bridge->base + VINT_EN);
Martyn Welch60479692009-07-31 09:28:17 +0100318
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100319 /* Set Status/ID */
Martyn Welch29848ac2010-02-18 15:13:05 +0000320 iowrite32(statid << 24, bridge->base + STATID);
Martyn Welch60479692009-07-31 09:28:17 +0100321
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100322 /* Assert VMEbus IRQ */
323 tmp = tmp | (1 << (level + 24));
Martyn Welch29848ac2010-02-18 15:13:05 +0000324 iowrite32(tmp, bridge->base + VINT_EN);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100325
326 /* Wait for IACK */
Vincent Bossier54b4a772011-06-09 08:59:43 +0100327 wait_event_interruptible(bridge->iack_queue,
328 ca91cx42_iack_received(bridge, level));
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100329
330 /* Return interrupt to low state */
Martyn Welch29848ac2010-02-18 15:13:05 +0000331 tmp = ioread32(bridge->base + VINT_EN);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100332 tmp = tmp & ~(1 << (level + 24));
Martyn Welch29848ac2010-02-18 15:13:05 +0000333 iowrite32(tmp, bridge->base + VINT_EN);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100334
Emilio G. Cota886953e2010-11-12 11:14:07 +0000335 mutex_unlock(&bridge->vme_int);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100336
337 return 0;
Martyn Welch60479692009-07-31 09:28:17 +0100338}
339
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000340static int ca91cx42_slave_set(struct vme_slave_resource *image, int enabled,
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100341 unsigned long long vme_base, unsigned long long size,
Martyn Welch6af04b02011-12-01 17:06:29 +0000342 dma_addr_t pci_base, u32 aspace, u32 cycle)
Martyn Welch60479692009-07-31 09:28:17 +0100343{
Martyn Welch21e0cf62010-02-18 15:13:32 +0000344 unsigned int i, addr = 0, granularity;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100345 unsigned int temp_ctl = 0;
346 unsigned int vme_bound, pci_offset;
Martyn Welch48d9356e2010-03-22 14:58:50 +0000347 struct vme_bridge *ca91cx42_bridge;
Martyn Welch29848ac2010-02-18 15:13:05 +0000348 struct ca91cx42_driver *bridge;
349
Martyn Welch48d9356e2010-03-22 14:58:50 +0000350 ca91cx42_bridge = image->parent;
351
352 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100353
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100354 i = image->number;
Martyn Welch60479692009-07-31 09:28:17 +0100355
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100356 switch (aspace) {
357 case VME_A16:
358 addr |= CA91CX42_VSI_CTL_VAS_A16;
359 break;
360 case VME_A24:
361 addr |= CA91CX42_VSI_CTL_VAS_A24;
362 break;
363 case VME_A32:
364 addr |= CA91CX42_VSI_CTL_VAS_A32;
365 break;
366 case VME_USER1:
367 addr |= CA91CX42_VSI_CTL_VAS_USER1;
368 break;
369 case VME_USER2:
370 addr |= CA91CX42_VSI_CTL_VAS_USER2;
371 break;
Martyn Welch60479692009-07-31 09:28:17 +0100372 case VME_A64:
373 case VME_CRCSR:
374 case VME_USER3:
375 case VME_USER4:
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100376 default:
Martyn Welch48d9356e2010-03-22 14:58:50 +0000377 dev_err(ca91cx42_bridge->parent, "Invalid address space\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100378 return -EINVAL;
Martyn Welch60479692009-07-31 09:28:17 +0100379 break;
380 }
381
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100382 /*
383 * Bound address is a valid address for the window, adjust
384 * accordingly
385 */
Martyn Welch21e0cf62010-02-18 15:13:32 +0000386 vme_bound = vme_base + size;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100387 pci_offset = pci_base - vme_base;
Martyn Welch60479692009-07-31 09:28:17 +0100388
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100389 if ((i == 0) || (i == 4))
390 granularity = 0x1000;
391 else
392 granularity = 0x10000;
393
394 if (vme_base & (granularity - 1)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000395 dev_err(ca91cx42_bridge->parent, "Invalid VME base "
396 "alignment\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100397 return -EINVAL;
398 }
399 if (vme_bound & (granularity - 1)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000400 dev_err(ca91cx42_bridge->parent, "Invalid VME bound "
401 "alignment\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100402 return -EINVAL;
403 }
404 if (pci_offset & (granularity - 1)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000405 dev_err(ca91cx42_bridge->parent, "Invalid PCI Offset "
406 "alignment\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100407 return -EINVAL;
408 }
409
410 /* Disable while we are mucking around */
Martyn Welch29848ac2010-02-18 15:13:05 +0000411 temp_ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100412 temp_ctl &= ~CA91CX42_VSI_CTL_EN;
Martyn Welch29848ac2010-02-18 15:13:05 +0000413 iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100414
415 /* Setup mapping */
Martyn Welch29848ac2010-02-18 15:13:05 +0000416 iowrite32(vme_base, bridge->base + CA91CX42_VSI_BS[i]);
417 iowrite32(vme_bound, bridge->base + CA91CX42_VSI_BD[i]);
418 iowrite32(pci_offset, bridge->base + CA91CX42_VSI_TO[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100419
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100420 /* Setup address space */
421 temp_ctl &= ~CA91CX42_VSI_CTL_VAS_M;
422 temp_ctl |= addr;
Martyn Welch60479692009-07-31 09:28:17 +0100423
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100424 /* Setup cycle types */
425 temp_ctl &= ~(CA91CX42_VSI_CTL_PGM_M | CA91CX42_VSI_CTL_SUPER_M);
426 if (cycle & VME_SUPER)
427 temp_ctl |= CA91CX42_VSI_CTL_SUPER_SUPR;
428 if (cycle & VME_USER)
429 temp_ctl |= CA91CX42_VSI_CTL_SUPER_NPRIV;
430 if (cycle & VME_PROG)
431 temp_ctl |= CA91CX42_VSI_CTL_PGM_PGM;
432 if (cycle & VME_DATA)
433 temp_ctl |= CA91CX42_VSI_CTL_PGM_DATA;
Martyn Welch60479692009-07-31 09:28:17 +0100434
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100435 /* Write ctl reg without enable */
Martyn Welch29848ac2010-02-18 15:13:05 +0000436 iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100437
438 if (enabled)
439 temp_ctl |= CA91CX42_VSI_CTL_EN;
440
Martyn Welch29848ac2010-02-18 15:13:05 +0000441 iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100442
443 return 0;
Martyn Welch60479692009-07-31 09:28:17 +0100444}
445
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000446static int ca91cx42_slave_get(struct vme_slave_resource *image, int *enabled,
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100447 unsigned long long *vme_base, unsigned long long *size,
Martyn Welch6af04b02011-12-01 17:06:29 +0000448 dma_addr_t *pci_base, u32 *aspace, u32 *cycle)
Martyn Welch60479692009-07-31 09:28:17 +0100449{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100450 unsigned int i, granularity = 0, ctl = 0;
451 unsigned long long vme_bound, pci_offset;
Martyn Welch29848ac2010-02-18 15:13:05 +0000452 struct ca91cx42_driver *bridge;
453
454 bridge = image->parent->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100455
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100456 i = image->number;
Martyn Welch60479692009-07-31 09:28:17 +0100457
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100458 if ((i == 0) || (i == 4))
459 granularity = 0x1000;
460 else
461 granularity = 0x10000;
Martyn Welch60479692009-07-31 09:28:17 +0100462
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100463 /* Read Registers */
Martyn Welch29848ac2010-02-18 15:13:05 +0000464 ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
Martyn Welch60479692009-07-31 09:28:17 +0100465
Martyn Welch29848ac2010-02-18 15:13:05 +0000466 *vme_base = ioread32(bridge->base + CA91CX42_VSI_BS[i]);
467 vme_bound = ioread32(bridge->base + CA91CX42_VSI_BD[i]);
468 pci_offset = ioread32(bridge->base + CA91CX42_VSI_TO[i]);
Martyn Welch60479692009-07-31 09:28:17 +0100469
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100470 *pci_base = (dma_addr_t)vme_base + pci_offset;
471 *size = (unsigned long long)((vme_bound - *vme_base) + granularity);
472
473 *enabled = 0;
474 *aspace = 0;
475 *cycle = 0;
476
477 if (ctl & CA91CX42_VSI_CTL_EN)
478 *enabled = 1;
479
480 if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A16)
481 *aspace = VME_A16;
482 if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A24)
483 *aspace = VME_A24;
484 if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A32)
485 *aspace = VME_A32;
486 if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER1)
487 *aspace = VME_USER1;
488 if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER2)
489 *aspace = VME_USER2;
490
491 if (ctl & CA91CX42_VSI_CTL_SUPER_SUPR)
492 *cycle |= VME_SUPER;
493 if (ctl & CA91CX42_VSI_CTL_SUPER_NPRIV)
494 *cycle |= VME_USER;
495 if (ctl & CA91CX42_VSI_CTL_PGM_PGM)
496 *cycle |= VME_PROG;
497 if (ctl & CA91CX42_VSI_CTL_PGM_DATA)
498 *cycle |= VME_DATA;
499
500 return 0;
Martyn Welch60479692009-07-31 09:28:17 +0100501}
502
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100503/*
504 * Allocate and map PCI Resource
505 */
506static int ca91cx42_alloc_resource(struct vme_master_resource *image,
507 unsigned long long size)
Martyn Welch60479692009-07-31 09:28:17 +0100508{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100509 unsigned long long existing_size;
510 int retval = 0;
511 struct pci_dev *pdev;
Martyn Welch29848ac2010-02-18 15:13:05 +0000512 struct vme_bridge *ca91cx42_bridge;
513
514 ca91cx42_bridge = image->parent;
Martyn Welch60479692009-07-31 09:28:17 +0100515
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100516 /* Find pci_dev container of dev */
517 if (ca91cx42_bridge->parent == NULL) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000518 dev_err(ca91cx42_bridge->parent, "Dev entry NULL\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100519 return -EINVAL;
Martyn Welch60479692009-07-31 09:28:17 +0100520 }
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100521 pdev = container_of(ca91cx42_bridge->parent, struct pci_dev, dev);
522
Martyn Welch8fafb472010-02-18 15:13:12 +0000523 existing_size = (unsigned long long)(image->bus_resource.end -
524 image->bus_resource.start);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100525
526 /* If the existing size is OK, return */
527 if (existing_size == (size - 1))
528 return 0;
529
530 if (existing_size != 0) {
531 iounmap(image->kern_base);
532 image->kern_base = NULL;
Ilia Mirkin794a8942011-03-13 00:29:13 -0500533 kfree(image->bus_resource.name);
Emilio G. Cota886953e2010-11-12 11:14:07 +0000534 release_resource(&image->bus_resource);
535 memset(&image->bus_resource, 0, sizeof(struct resource));
Martyn Welch60479692009-07-31 09:28:17 +0100536 }
537
Martyn Welch8fafb472010-02-18 15:13:12 +0000538 if (image->bus_resource.name == NULL) {
Julia Lawall0aa3f132010-05-30 22:27:46 +0200539 image->bus_resource.name = kmalloc(VMENAMSIZ+3, GFP_ATOMIC);
Martyn Welch8fafb472010-02-18 15:13:12 +0000540 if (image->bus_resource.name == NULL) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000541 dev_err(ca91cx42_bridge->parent, "Unable to allocate "
542 "memory for resource name\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100543 retval = -ENOMEM;
544 goto err_name;
545 }
Martyn Welch60479692009-07-31 09:28:17 +0100546 }
547
Martyn Welch8fafb472010-02-18 15:13:12 +0000548 sprintf((char *)image->bus_resource.name, "%s.%d",
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100549 ca91cx42_bridge->name, image->number);
550
Martyn Welch8fafb472010-02-18 15:13:12 +0000551 image->bus_resource.start = 0;
552 image->bus_resource.end = (unsigned long)size;
553 image->bus_resource.flags = IORESOURCE_MEM;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100554
555 retval = pci_bus_alloc_resource(pdev->bus,
Dmitry Kalinkinda5ae8a2015-07-08 17:42:17 +0300556 &image->bus_resource, size, 0x10000, PCIBIOS_MIN_MEM,
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100557 0, NULL, NULL);
558 if (retval) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000559 dev_err(ca91cx42_bridge->parent, "Failed to allocate mem "
560 "resource for window %d size 0x%lx start 0x%lx\n",
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100561 image->number, (unsigned long)size,
Martyn Welch8fafb472010-02-18 15:13:12 +0000562 (unsigned long)image->bus_resource.start);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100563 goto err_resource;
Martyn Welch60479692009-07-31 09:28:17 +0100564 }
565
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100566 image->kern_base = ioremap_nocache(
Martyn Welch8fafb472010-02-18 15:13:12 +0000567 image->bus_resource.start, size);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100568 if (image->kern_base == NULL) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000569 dev_err(ca91cx42_bridge->parent, "Failed to remap resource\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100570 retval = -ENOMEM;
571 goto err_remap;
Martyn Welch60479692009-07-31 09:28:17 +0100572 }
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100573
574 return 0;
575
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100576err_remap:
Emilio G. Cota886953e2010-11-12 11:14:07 +0000577 release_resource(&image->bus_resource);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100578err_resource:
Martyn Welch8fafb472010-02-18 15:13:12 +0000579 kfree(image->bus_resource.name);
Emilio G. Cota886953e2010-11-12 11:14:07 +0000580 memset(&image->bus_resource, 0, sizeof(struct resource));
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100581err_name:
582 return retval;
583}
584
585/*
Martyn Welch4860ab72010-02-18 15:13:25 +0000586 * Free and unmap PCI Resource
587 */
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100588static void ca91cx42_free_resource(struct vme_master_resource *image)
589{
590 iounmap(image->kern_base);
591 image->kern_base = NULL;
Emilio G. Cota886953e2010-11-12 11:14:07 +0000592 release_resource(&image->bus_resource);
Martyn Welch8fafb472010-02-18 15:13:12 +0000593 kfree(image->bus_resource.name);
Emilio G. Cota886953e2010-11-12 11:14:07 +0000594 memset(&image->bus_resource, 0, sizeof(struct resource));
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100595}
596
597
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000598static int ca91cx42_master_set(struct vme_master_resource *image, int enabled,
Martyn Welch6af04b02011-12-01 17:06:29 +0000599 unsigned long long vme_base, unsigned long long size, u32 aspace,
600 u32 cycle, u32 dwidth)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100601{
602 int retval = 0;
Martyn Welch21e0cf62010-02-18 15:13:32 +0000603 unsigned int i, granularity = 0;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100604 unsigned int temp_ctl = 0;
605 unsigned long long pci_bound, vme_offset, pci_base;
Martyn Welch48d9356e2010-03-22 14:58:50 +0000606 struct vme_bridge *ca91cx42_bridge;
Martyn Welch29848ac2010-02-18 15:13:05 +0000607 struct ca91cx42_driver *bridge;
608
Martyn Welch48d9356e2010-03-22 14:58:50 +0000609 ca91cx42_bridge = image->parent;
610
611 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100612
Martyn Welch21e0cf62010-02-18 15:13:32 +0000613 i = image->number;
614
615 if ((i == 0) || (i == 4))
616 granularity = 0x1000;
617 else
618 granularity = 0x10000;
619
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100620 /* Verify input data */
Martyn Welch21e0cf62010-02-18 15:13:32 +0000621 if (vme_base & (granularity - 1)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000622 dev_err(ca91cx42_bridge->parent, "Invalid VME Window "
623 "alignment\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100624 retval = -EINVAL;
625 goto err_window;
626 }
Martyn Welch21e0cf62010-02-18 15:13:32 +0000627 if (size & (granularity - 1)) {
Martyn Welch48d9356e2010-03-22 14:58:50 +0000628 dev_err(ca91cx42_bridge->parent, "Invalid VME Window "
629 "alignment\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100630 retval = -EINVAL;
631 goto err_window;
632 }
633
Emilio G. Cota886953e2010-11-12 11:14:07 +0000634 spin_lock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100635
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100636 /*
637 * Let's allocate the resource here rather than further up the stack as
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300638 * it avoids pushing loads of bus dependent stuff up the stack
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100639 */
640 retval = ca91cx42_alloc_resource(image, size);
641 if (retval) {
Emilio G. Cota886953e2010-11-12 11:14:07 +0000642 spin_unlock(&image->lock);
Martyn Welch48d9356e2010-03-22 14:58:50 +0000643 dev_err(ca91cx42_bridge->parent, "Unable to allocate memory "
644 "for resource name\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100645 retval = -ENOMEM;
646 goto err_res;
647 }
648
Martyn Welch8fafb472010-02-18 15:13:12 +0000649 pci_base = (unsigned long long)image->bus_resource.start;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100650
651 /*
652 * Bound address is a valid address for the window, adjust
653 * according to window granularity.
654 */
Martyn Welch21e0cf62010-02-18 15:13:32 +0000655 pci_bound = pci_base + size;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100656 vme_offset = vme_base - pci_base;
657
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100658 /* Disable while we are mucking around */
Martyn Welch29848ac2010-02-18 15:13:05 +0000659 temp_ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100660 temp_ctl &= ~CA91CX42_LSI_CTL_EN;
Martyn Welch29848ac2010-02-18 15:13:05 +0000661 iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100662
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100663 /* Setup cycle types */
664 temp_ctl &= ~CA91CX42_LSI_CTL_VCT_M;
665 if (cycle & VME_BLT)
666 temp_ctl |= CA91CX42_LSI_CTL_VCT_BLT;
667 if (cycle & VME_MBLT)
668 temp_ctl |= CA91CX42_LSI_CTL_VCT_MBLT;
Martyn Welch60479692009-07-31 09:28:17 +0100669
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100670 /* Setup data width */
671 temp_ctl &= ~CA91CX42_LSI_CTL_VDW_M;
672 switch (dwidth) {
673 case VME_D8:
674 temp_ctl |= CA91CX42_LSI_CTL_VDW_D8;
Martyn Welch60479692009-07-31 09:28:17 +0100675 break;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100676 case VME_D16:
677 temp_ctl |= CA91CX42_LSI_CTL_VDW_D16;
Martyn Welch60479692009-07-31 09:28:17 +0100678 break;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100679 case VME_D32:
680 temp_ctl |= CA91CX42_LSI_CTL_VDW_D32;
Martyn Welch60479692009-07-31 09:28:17 +0100681 break;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100682 case VME_D64:
683 temp_ctl |= CA91CX42_LSI_CTL_VDW_D64;
Martyn Welch60479692009-07-31 09:28:17 +0100684 break;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100685 default:
Emilio G. Cota886953e2010-11-12 11:14:07 +0000686 spin_unlock(&image->lock);
Martyn Welch48d9356e2010-03-22 14:58:50 +0000687 dev_err(ca91cx42_bridge->parent, "Invalid data width\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100688 retval = -EINVAL;
689 goto err_dwidth;
Martyn Welch60479692009-07-31 09:28:17 +0100690 break;
691 }
692
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100693 /* Setup address space */
694 temp_ctl &= ~CA91CX42_LSI_CTL_VAS_M;
695 switch (aspace) {
696 case VME_A16:
697 temp_ctl |= CA91CX42_LSI_CTL_VAS_A16;
698 break;
699 case VME_A24:
700 temp_ctl |= CA91CX42_LSI_CTL_VAS_A24;
701 break;
702 case VME_A32:
703 temp_ctl |= CA91CX42_LSI_CTL_VAS_A32;
704 break;
705 case VME_CRCSR:
706 temp_ctl |= CA91CX42_LSI_CTL_VAS_CRCSR;
707 break;
708 case VME_USER1:
709 temp_ctl |= CA91CX42_LSI_CTL_VAS_USER1;
710 break;
711 case VME_USER2:
712 temp_ctl |= CA91CX42_LSI_CTL_VAS_USER2;
713 break;
Martyn Welch60479692009-07-31 09:28:17 +0100714 case VME_A64:
715 case VME_USER3:
716 case VME_USER4:
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100717 default:
Emilio G. Cota886953e2010-11-12 11:14:07 +0000718 spin_unlock(&image->lock);
Martyn Welch48d9356e2010-03-22 14:58:50 +0000719 dev_err(ca91cx42_bridge->parent, "Invalid address space\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100720 retval = -EINVAL;
721 goto err_aspace;
Martyn Welch60479692009-07-31 09:28:17 +0100722 break;
723 }
724
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100725 temp_ctl &= ~(CA91CX42_LSI_CTL_PGM_M | CA91CX42_LSI_CTL_SUPER_M);
726 if (cycle & VME_SUPER)
727 temp_ctl |= CA91CX42_LSI_CTL_SUPER_SUPR;
728 if (cycle & VME_PROG)
729 temp_ctl |= CA91CX42_LSI_CTL_PGM_PGM;
Martyn Welch60479692009-07-31 09:28:17 +0100730
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100731 /* Setup mapping */
Martyn Welch29848ac2010-02-18 15:13:05 +0000732 iowrite32(pci_base, bridge->base + CA91CX42_LSI_BS[i]);
733 iowrite32(pci_bound, bridge->base + CA91CX42_LSI_BD[i]);
734 iowrite32(vme_offset, bridge->base + CA91CX42_LSI_TO[i]);
Martyn Welch60479692009-07-31 09:28:17 +0100735
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100736 /* Write ctl reg without enable */
Martyn Welch29848ac2010-02-18 15:13:05 +0000737 iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
Martyn Welch60479692009-07-31 09:28:17 +0100738
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100739 if (enabled)
740 temp_ctl |= CA91CX42_LSI_CTL_EN;
Martyn Welch60479692009-07-31 09:28:17 +0100741
Martyn Welch29848ac2010-02-18 15:13:05 +0000742 iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
Martyn Welch60479692009-07-31 09:28:17 +0100743
Emilio G. Cota886953e2010-11-12 11:14:07 +0000744 spin_unlock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100745 return 0;
746
747err_aspace:
748err_dwidth:
749 ca91cx42_free_resource(image);
750err_res:
751err_window:
752 return retval;
Martyn Welch60479692009-07-31 09:28:17 +0100753}
754
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000755static int __ca91cx42_master_get(struct vme_master_resource *image,
756 int *enabled, unsigned long long *vme_base, unsigned long long *size,
Martyn Welch6af04b02011-12-01 17:06:29 +0000757 u32 *aspace, u32 *cycle, u32 *dwidth)
Martyn Welch60479692009-07-31 09:28:17 +0100758{
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100759 unsigned int i, ctl;
760 unsigned long long pci_base, pci_bound, vme_offset;
Martyn Welch29848ac2010-02-18 15:13:05 +0000761 struct ca91cx42_driver *bridge;
762
763 bridge = image->parent->driver_priv;
Martyn Welch60479692009-07-31 09:28:17 +0100764
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100765 i = image->number;
766
Martyn Welch29848ac2010-02-18 15:13:05 +0000767 ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100768
Martyn Welch29848ac2010-02-18 15:13:05 +0000769 pci_base = ioread32(bridge->base + CA91CX42_LSI_BS[i]);
770 vme_offset = ioread32(bridge->base + CA91CX42_LSI_TO[i]);
771 pci_bound = ioread32(bridge->base + CA91CX42_LSI_BD[i]);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100772
773 *vme_base = pci_base + vme_offset;
Martyn Welch21e0cf62010-02-18 15:13:32 +0000774 *size = (unsigned long long)(pci_bound - pci_base);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100775
776 *enabled = 0;
777 *aspace = 0;
778 *cycle = 0;
779 *dwidth = 0;
780
781 if (ctl & CA91CX42_LSI_CTL_EN)
782 *enabled = 1;
783
784 /* Setup address space */
785 switch (ctl & CA91CX42_LSI_CTL_VAS_M) {
786 case CA91CX42_LSI_CTL_VAS_A16:
787 *aspace = VME_A16;
788 break;
789 case CA91CX42_LSI_CTL_VAS_A24:
790 *aspace = VME_A24;
791 break;
792 case CA91CX42_LSI_CTL_VAS_A32:
793 *aspace = VME_A32;
794 break;
795 case CA91CX42_LSI_CTL_VAS_CRCSR:
796 *aspace = VME_CRCSR;
797 break;
798 case CA91CX42_LSI_CTL_VAS_USER1:
799 *aspace = VME_USER1;
800 break;
801 case CA91CX42_LSI_CTL_VAS_USER2:
802 *aspace = VME_USER2;
803 break;
Martyn Welch60479692009-07-31 09:28:17 +0100804 }
Martyn Welch60479692009-07-31 09:28:17 +0100805
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100806 /* XXX Not sure howto check for MBLT */
807 /* Setup cycle types */
808 if (ctl & CA91CX42_LSI_CTL_VCT_BLT)
809 *cycle |= VME_BLT;
810 else
811 *cycle |= VME_SCT;
812
813 if (ctl & CA91CX42_LSI_CTL_SUPER_SUPR)
814 *cycle |= VME_SUPER;
815 else
816 *cycle |= VME_USER;
817
818 if (ctl & CA91CX42_LSI_CTL_PGM_PGM)
819 *cycle = VME_PROG;
820 else
821 *cycle = VME_DATA;
822
823 /* Setup data width */
824 switch (ctl & CA91CX42_LSI_CTL_VDW_M) {
825 case CA91CX42_LSI_CTL_VDW_D8:
826 *dwidth = VME_D8;
827 break;
828 case CA91CX42_LSI_CTL_VDW_D16:
829 *dwidth = VME_D16;
830 break;
831 case CA91CX42_LSI_CTL_VDW_D32:
832 *dwidth = VME_D32;
833 break;
834 case CA91CX42_LSI_CTL_VDW_D64:
835 *dwidth = VME_D64;
836 break;
837 }
838
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100839 return 0;
Martyn Welch60479692009-07-31 09:28:17 +0100840}
841
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000842static int ca91cx42_master_get(struct vme_master_resource *image, int *enabled,
Martyn Welch6af04b02011-12-01 17:06:29 +0000843 unsigned long long *vme_base, unsigned long long *size, u32 *aspace,
844 u32 *cycle, u32 *dwidth)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100845{
846 int retval;
847
Emilio G. Cota886953e2010-11-12 11:14:07 +0000848 spin_lock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100849
850 retval = __ca91cx42_master_get(image, enabled, vme_base, size, aspace,
851 cycle, dwidth);
852
Emilio G. Cota886953e2010-11-12 11:14:07 +0000853 spin_unlock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100854
855 return retval;
856}
857
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000858static ssize_t ca91cx42_master_read(struct vme_master_resource *image,
859 void *buf, size_t count, loff_t offset)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100860{
Martyn Welch21e0cf62010-02-18 15:13:32 +0000861 ssize_t retval;
Jingoo Hand90f32c2013-08-19 16:39:40 +0900862 void __iomem *addr = image->kern_base + offset;
Arthur Benilov53059aa2010-09-24 19:26:13 +0200863 unsigned int done = 0;
864 unsigned int count32;
865
866 if (count == 0)
867 return 0;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100868
Emilio G. Cota886953e2010-11-12 11:14:07 +0000869 spin_lock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100870
Martyn Welcha2a720e2014-02-06 13:35:36 +0000871 /* The following code handles VME address alignment. We cannot use
872 * memcpy_xxx here because it may cut data transfers in to 8-bit
873 * cycles when D16 or D32 cycles are required on the VME bus.
874 * On the other hand, the bridge itself assures that the maximum data
875 * cycle configured for the transfer is used and splits it
876 * automatically for non-aligned addresses, so we don't want the
877 * overhead of needlessly forcing small transfers for the entire cycle.
Arthur Benilov53059aa2010-09-24 19:26:13 +0200878 */
Manohar Vangab91a9362011-11-02 16:50:39 +0100879 if ((uintptr_t)addr & 0x1) {
Arthur Benilov53059aa2010-09-24 19:26:13 +0200880 *(u8 *)buf = ioread8(addr);
881 done += 1;
882 if (done == count)
883 goto out;
884 }
Martyn Welchf0342e62014-02-07 15:48:56 +0000885 if ((uintptr_t)(addr + done) & 0x2) {
Arthur Benilov53059aa2010-09-24 19:26:13 +0200886 if ((count - done) < 2) {
887 *(u8 *)(buf + done) = ioread8(addr + done);
888 done += 1;
889 goto out;
890 } else {
891 *(u16 *)(buf + done) = ioread16(addr + done);
892 done += 2;
893 }
894 }
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100895
Arthur Benilov53059aa2010-09-24 19:26:13 +0200896 count32 = (count - done) & ~0x3;
Martyn Welcha2a720e2014-02-06 13:35:36 +0000897 while (done < count32) {
898 *(u32 *)(buf + done) = ioread32(addr + done);
899 done += 4;
Arthur Benilov53059aa2010-09-24 19:26:13 +0200900 }
901
902 if ((count - done) & 0x2) {
903 *(u16 *)(buf + done) = ioread16(addr + done);
904 done += 2;
905 }
906 if ((count - done) & 0x1) {
907 *(u8 *)(buf + done) = ioread8(addr + done);
908 done += 1;
909 }
910out:
911 retval = count;
Emilio G. Cota886953e2010-11-12 11:14:07 +0000912 spin_unlock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100913
914 return retval;
915}
916
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000917static ssize_t ca91cx42_master_write(struct vme_master_resource *image,
918 void *buf, size_t count, loff_t offset)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100919{
Arthur Benilov53059aa2010-09-24 19:26:13 +0200920 ssize_t retval;
Jingoo Hand90f32c2013-08-19 16:39:40 +0900921 void __iomem *addr = image->kern_base + offset;
Arthur Benilov53059aa2010-09-24 19:26:13 +0200922 unsigned int done = 0;
923 unsigned int count32;
924
925 if (count == 0)
926 return 0;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100927
Emilio G. Cota886953e2010-11-12 11:14:07 +0000928 spin_lock(&image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100929
Arthur Benilov53059aa2010-09-24 19:26:13 +0200930 /* Here we apply for the same strategy we do in master_read
Martyn Welcha2a720e2014-02-06 13:35:36 +0000931 * function in order to assure the correct cycles.
Arthur Benilov53059aa2010-09-24 19:26:13 +0200932 */
Manohar Vangab91a9362011-11-02 16:50:39 +0100933 if ((uintptr_t)addr & 0x1) {
Arthur Benilov53059aa2010-09-24 19:26:13 +0200934 iowrite8(*(u8 *)buf, addr);
935 done += 1;
936 if (done == count)
937 goto out;
938 }
Martyn Welchf0342e62014-02-07 15:48:56 +0000939 if ((uintptr_t)(addr + done) & 0x2) {
Arthur Benilov53059aa2010-09-24 19:26:13 +0200940 if ((count - done) < 2) {
941 iowrite8(*(u8 *)(buf + done), addr + done);
942 done += 1;
943 goto out;
944 } else {
945 iowrite16(*(u16 *)(buf + done), addr + done);
946 done += 2;
947 }
948 }
949
950 count32 = (count - done) & ~0x3;
Martyn Welcha2a720e2014-02-06 13:35:36 +0000951 while (done < count32) {
952 iowrite32(*(u32 *)(buf + done), addr + done);
953 done += 4;
Arthur Benilov53059aa2010-09-24 19:26:13 +0200954 }
955
956 if ((count - done) & 0x2) {
957 iowrite16(*(u16 *)(buf + done), addr + done);
958 done += 2;
959 }
960 if ((count - done) & 0x1) {
961 iowrite8(*(u8 *)(buf + done), addr + done);
962 done += 1;
963 }
964out:
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100965 retval = count;
966
Emilio G. Cota886953e2010-11-12 11:14:07 +0000967 spin_unlock(&image->lock);
968
Martyn Welch3d0f8bc2009-08-27 17:00:40 +0100969 return retval;
970}
971
Emilio G. Cotaefbb9792010-11-12 11:15:07 +0000972static unsigned int ca91cx42_master_rmw(struct vme_master_resource *image,
Martyn Welch04e10e12010-02-18 15:13:38 +0000973 unsigned int mask, unsigned int compare, unsigned int swap,
974 loff_t offset)
975{
Manohar Vangab91a9362011-11-02 16:50:39 +0100976 u32 result;
977 uintptr_t pci_addr;
Martyn Welch04e10e12010-02-18 15:13:38 +0000978 int i;
979 struct ca91cx42_driver *bridge;
980 struct device *dev;
981
982 bridge = image->parent->driver_priv;
983 dev = image->parent->parent;
984
985 /* Find the PCI address that maps to the desired VME address */
986 i = image->number;
987
988 /* Locking as we can only do one of these at a time */
Emilio G. Cota886953e2010-11-12 11:14:07 +0000989 mutex_lock(&bridge->vme_rmw);
Martyn Welch04e10e12010-02-18 15:13:38 +0000990
991 /* Lock image */
Emilio G. Cota886953e2010-11-12 11:14:07 +0000992 spin_lock(&image->lock);
Martyn Welch04e10e12010-02-18 15:13:38 +0000993
Manohar Vangab91a9362011-11-02 16:50:39 +0100994 pci_addr = (uintptr_t)image->kern_base + offset;
Martyn Welch04e10e12010-02-18 15:13:38 +0000995
996 /* Address must be 4-byte aligned */
997 if (pci_addr & 0x3) {
998 dev_err(dev, "RMW Address not 4-byte aligned\n");
Julia Lawall7c0ace52010-05-26 17:59:11 +0200999 result = -EINVAL;
1000 goto out;
Martyn Welch04e10e12010-02-18 15:13:38 +00001001 }
1002
1003 /* Ensure RMW Disabled whilst configuring */
1004 iowrite32(0, bridge->base + SCYC_CTL);
1005
1006 /* Configure registers */
1007 iowrite32(mask, bridge->base + SCYC_EN);
1008 iowrite32(compare, bridge->base + SCYC_CMP);
1009 iowrite32(swap, bridge->base + SCYC_SWP);
1010 iowrite32(pci_addr, bridge->base + SCYC_ADDR);
1011
1012 /* Enable RMW */
1013 iowrite32(CA91CX42_SCYC_CTL_CYC_RMW, bridge->base + SCYC_CTL);
1014
1015 /* Kick process off with a read to the required address. */
1016 result = ioread32(image->kern_base + offset);
1017
1018 /* Disable RMW */
1019 iowrite32(0, bridge->base + SCYC_CTL);
1020
Julia Lawall7c0ace52010-05-26 17:59:11 +02001021out:
Emilio G. Cota886953e2010-11-12 11:14:07 +00001022 spin_unlock(&image->lock);
Martyn Welch04e10e12010-02-18 15:13:38 +00001023
Emilio G. Cota886953e2010-11-12 11:14:07 +00001024 mutex_unlock(&bridge->vme_rmw);
Martyn Welch04e10e12010-02-18 15:13:38 +00001025
1026 return result;
1027}
1028
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001029static int ca91cx42_dma_list_add(struct vme_dma_list *list,
1030 struct vme_dma_attr *src, struct vme_dma_attr *dest, size_t count)
Martyn Welch4860ab72010-02-18 15:13:25 +00001031{
1032 struct ca91cx42_dma_entry *entry, *prev;
1033 struct vme_dma_pci *pci_attr;
1034 struct vme_dma_vme *vme_attr;
1035 dma_addr_t desc_ptr;
1036 int retval = 0;
Martyn Welch48d9356e2010-03-22 14:58:50 +00001037 struct device *dev;
1038
1039 dev = list->parent->parent->parent;
Martyn Welch4860ab72010-02-18 15:13:25 +00001040
1041 /* XXX descriptor must be aligned on 64-bit boundaries */
Julia Lawall32414872010-05-11 20:26:57 +02001042 entry = kmalloc(sizeof(struct ca91cx42_dma_entry), GFP_KERNEL);
Martyn Welch4860ab72010-02-18 15:13:25 +00001043 if (entry == NULL) {
Martyn Welch48d9356e2010-03-22 14:58:50 +00001044 dev_err(dev, "Failed to allocate memory for dma resource "
Martyn Welch4860ab72010-02-18 15:13:25 +00001045 "structure\n");
1046 retval = -ENOMEM;
1047 goto err_mem;
1048 }
1049
1050 /* Test descriptor alignment */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001051 if ((unsigned long)&entry->descriptor & CA91CX42_DCPP_M) {
Martyn Welch48d9356e2010-03-22 14:58:50 +00001052 dev_err(dev, "Descriptor not aligned to 16 byte boundary as "
Emilio G. Cota886953e2010-11-12 11:14:07 +00001053 "required: %p\n", &entry->descriptor);
Martyn Welch4860ab72010-02-18 15:13:25 +00001054 retval = -EINVAL;
1055 goto err_align;
1056 }
1057
Emilio G. Cota886953e2010-11-12 11:14:07 +00001058 memset(&entry->descriptor, 0, sizeof(struct ca91cx42_dma_descriptor));
Martyn Welch4860ab72010-02-18 15:13:25 +00001059
1060 if (dest->type == VME_DMA_VME) {
1061 entry->descriptor.dctl |= CA91CX42_DCTL_L2V;
Kulikov Vasiliyfeffce42010-06-29 14:16:16 +04001062 vme_attr = dest->private;
1063 pci_attr = src->private;
Martyn Welch4860ab72010-02-18 15:13:25 +00001064 } else {
Kulikov Vasiliyfeffce42010-06-29 14:16:16 +04001065 vme_attr = src->private;
1066 pci_attr = dest->private;
Martyn Welch4860ab72010-02-18 15:13:25 +00001067 }
1068
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001069 /* Check we can do fulfill required attributes */
Martyn Welch4860ab72010-02-18 15:13:25 +00001070 if ((vme_attr->aspace & ~(VME_A16 | VME_A24 | VME_A32 | VME_USER1 |
1071 VME_USER2)) != 0) {
1072
Martyn Welch48d9356e2010-03-22 14:58:50 +00001073 dev_err(dev, "Unsupported cycle type\n");
Martyn Welch4860ab72010-02-18 15:13:25 +00001074 retval = -EINVAL;
1075 goto err_aspace;
1076 }
1077
1078 if ((vme_attr->cycle & ~(VME_SCT | VME_BLT | VME_SUPER | VME_USER |
1079 VME_PROG | VME_DATA)) != 0) {
1080
Martyn Welch48d9356e2010-03-22 14:58:50 +00001081 dev_err(dev, "Unsupported cycle type\n");
Martyn Welch4860ab72010-02-18 15:13:25 +00001082 retval = -EINVAL;
1083 goto err_cycle;
1084 }
1085
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001086 /* Check to see if we can fulfill source and destination */
Martyn Welch4860ab72010-02-18 15:13:25 +00001087 if (!(((src->type == VME_DMA_PCI) && (dest->type == VME_DMA_VME)) ||
1088 ((src->type == VME_DMA_VME) && (dest->type == VME_DMA_PCI)))) {
1089
Martyn Welch48d9356e2010-03-22 14:58:50 +00001090 dev_err(dev, "Cannot perform transfer with this "
Martyn Welch4860ab72010-02-18 15:13:25 +00001091 "source-destination combination\n");
1092 retval = -EINVAL;
1093 goto err_direct;
1094 }
1095
1096 /* Setup cycle types */
1097 if (vme_attr->cycle & VME_BLT)
1098 entry->descriptor.dctl |= CA91CX42_DCTL_VCT_BLT;
1099
1100 /* Setup data width */
1101 switch (vme_attr->dwidth) {
1102 case VME_D8:
1103 entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D8;
1104 break;
1105 case VME_D16:
1106 entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D16;
1107 break;
1108 case VME_D32:
1109 entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D32;
1110 break;
1111 case VME_D64:
1112 entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D64;
1113 break;
1114 default:
Martyn Welch48d9356e2010-03-22 14:58:50 +00001115 dev_err(dev, "Invalid data width\n");
Martyn Welch4860ab72010-02-18 15:13:25 +00001116 return -EINVAL;
1117 }
1118
1119 /* Setup address space */
1120 switch (vme_attr->aspace) {
1121 case VME_A16:
1122 entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A16;
1123 break;
1124 case VME_A24:
1125 entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A24;
1126 break;
1127 case VME_A32:
1128 entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A32;
1129 break;
1130 case VME_USER1:
1131 entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER1;
1132 break;
1133 case VME_USER2:
1134 entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER2;
1135 break;
1136 default:
Martyn Welch48d9356e2010-03-22 14:58:50 +00001137 dev_err(dev, "Invalid address space\n");
Martyn Welch4860ab72010-02-18 15:13:25 +00001138 return -EINVAL;
1139 break;
1140 }
1141
1142 if (vme_attr->cycle & VME_SUPER)
1143 entry->descriptor.dctl |= CA91CX42_DCTL_SUPER_SUPR;
1144 if (vme_attr->cycle & VME_PROG)
1145 entry->descriptor.dctl |= CA91CX42_DCTL_PGM_PGM;
1146
1147 entry->descriptor.dtbc = count;
1148 entry->descriptor.dla = pci_attr->address;
1149 entry->descriptor.dva = vme_attr->address;
1150 entry->descriptor.dcpp = CA91CX42_DCPP_NULL;
1151
1152 /* Add to list */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001153 list_add_tail(&entry->list, &list->entries);
Martyn Welch4860ab72010-02-18 15:13:25 +00001154
1155 /* Fill out previous descriptors "Next Address" */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001156 if (entry->list.prev != &list->entries) {
Martyn Welch4860ab72010-02-18 15:13:25 +00001157 prev = list_entry(entry->list.prev, struct ca91cx42_dma_entry,
1158 list);
1159 /* We need the bus address for the pointer */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001160 desc_ptr = virt_to_bus(&entry->descriptor);
Martyn Welch4860ab72010-02-18 15:13:25 +00001161 prev->descriptor.dcpp = desc_ptr & ~CA91CX42_DCPP_M;
1162 }
1163
1164 return 0;
1165
1166err_cycle:
1167err_aspace:
1168err_direct:
1169err_align:
1170 kfree(entry);
1171err_mem:
1172 return retval;
1173}
1174
1175static int ca91cx42_dma_busy(struct vme_bridge *ca91cx42_bridge)
1176{
1177 u32 tmp;
1178 struct ca91cx42_driver *bridge;
1179
1180 bridge = ca91cx42_bridge->driver_priv;
1181
1182 tmp = ioread32(bridge->base + DGCS);
1183
1184 if (tmp & CA91CX42_DGCS_ACT)
1185 return 0;
1186 else
1187 return 1;
1188}
1189
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001190static int ca91cx42_dma_list_exec(struct vme_dma_list *list)
Martyn Welch4860ab72010-02-18 15:13:25 +00001191{
1192 struct vme_dma_resource *ctrlr;
1193 struct ca91cx42_dma_entry *entry;
Dmitry Kalinkin75c66b62015-05-28 15:07:01 +03001194 int retval;
Martyn Welch4860ab72010-02-18 15:13:25 +00001195 dma_addr_t bus_addr;
1196 u32 val;
Martyn Welch48d9356e2010-03-22 14:58:50 +00001197 struct device *dev;
Martyn Welch4860ab72010-02-18 15:13:25 +00001198 struct ca91cx42_driver *bridge;
1199
1200 ctrlr = list->parent;
1201
1202 bridge = ctrlr->parent->driver_priv;
Martyn Welch48d9356e2010-03-22 14:58:50 +00001203 dev = ctrlr->parent->parent;
Martyn Welch4860ab72010-02-18 15:13:25 +00001204
Emilio G. Cota886953e2010-11-12 11:14:07 +00001205 mutex_lock(&ctrlr->mtx);
Martyn Welch4860ab72010-02-18 15:13:25 +00001206
Emilio G. Cota886953e2010-11-12 11:14:07 +00001207 if (!(list_empty(&ctrlr->running))) {
Martyn Welch4860ab72010-02-18 15:13:25 +00001208 /*
1209 * XXX We have an active DMA transfer and currently haven't
1210 * sorted out the mechanism for "pending" DMA transfers.
1211 * Return busy.
1212 */
1213 /* Need to add to pending here */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001214 mutex_unlock(&ctrlr->mtx);
Martyn Welch4860ab72010-02-18 15:13:25 +00001215 return -EBUSY;
1216 } else {
Emilio G. Cota886953e2010-11-12 11:14:07 +00001217 list_add(&list->list, &ctrlr->running);
Martyn Welch4860ab72010-02-18 15:13:25 +00001218 }
1219
1220 /* Get first bus address and write into registers */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001221 entry = list_first_entry(&list->entries, struct ca91cx42_dma_entry,
Martyn Welch4860ab72010-02-18 15:13:25 +00001222 list);
1223
Emilio G. Cota886953e2010-11-12 11:14:07 +00001224 bus_addr = virt_to_bus(&entry->descriptor);
Martyn Welch4860ab72010-02-18 15:13:25 +00001225
Emilio G. Cota886953e2010-11-12 11:14:07 +00001226 mutex_unlock(&ctrlr->mtx);
Martyn Welch4860ab72010-02-18 15:13:25 +00001227
1228 iowrite32(0, bridge->base + DTBC);
1229 iowrite32(bus_addr & ~CA91CX42_DCPP_M, bridge->base + DCPP);
1230
1231 /* Start the operation */
1232 val = ioread32(bridge->base + DGCS);
1233
1234 /* XXX Could set VMEbus On and Off Counters here */
1235 val &= (CA91CX42_DGCS_VON_M | CA91CX42_DGCS_VOFF_M);
1236
1237 val |= (CA91CX42_DGCS_CHAIN | CA91CX42_DGCS_STOP | CA91CX42_DGCS_HALT |
1238 CA91CX42_DGCS_DONE | CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
1239 CA91CX42_DGCS_PERR);
1240
1241 iowrite32(val, bridge->base + DGCS);
1242
1243 val |= CA91CX42_DGCS_GO;
1244
1245 iowrite32(val, bridge->base + DGCS);
1246
Dmitry Kalinkin75c66b62015-05-28 15:07:01 +03001247 retval = wait_event_interruptible(bridge->dma_queue,
1248 ca91cx42_dma_busy(ctrlr->parent));
1249
1250 if (retval) {
1251 val = ioread32(bridge->base + DGCS);
1252 iowrite32(val | CA91CX42_DGCS_STOP_REQ, bridge->base + DGCS);
1253 /* Wait for the operation to abort */
1254 wait_event(bridge->dma_queue,
1255 ca91cx42_dma_busy(ctrlr->parent));
1256 retval = -EINTR;
1257 goto exit;
1258 }
Martyn Welch4860ab72010-02-18 15:13:25 +00001259
1260 /*
1261 * Read status register, this register is valid until we kick off a
1262 * new transfer.
1263 */
1264 val = ioread32(bridge->base + DGCS);
1265
1266 if (val & (CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
1267 CA91CX42_DGCS_PERR)) {
1268
Martyn Welch48d9356e2010-03-22 14:58:50 +00001269 dev_err(dev, "ca91c042: DMA Error. DGCS=%08X\n", val);
Martyn Welch4860ab72010-02-18 15:13:25 +00001270 val = ioread32(bridge->base + DCTL);
Dmitry Kalinkin1cfb6452015-05-28 15:07:06 +03001271 retval = -EIO;
Martyn Welch4860ab72010-02-18 15:13:25 +00001272 }
1273
Dmitry Kalinkin75c66b62015-05-28 15:07:01 +03001274exit:
Martyn Welch4860ab72010-02-18 15:13:25 +00001275 /* Remove list from running list */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001276 mutex_lock(&ctrlr->mtx);
1277 list_del(&list->list);
1278 mutex_unlock(&ctrlr->mtx);
Martyn Welch4860ab72010-02-18 15:13:25 +00001279
1280 return retval;
1281
1282}
1283
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001284static int ca91cx42_dma_list_empty(struct vme_dma_list *list)
Martyn Welch4860ab72010-02-18 15:13:25 +00001285{
1286 struct list_head *pos, *temp;
1287 struct ca91cx42_dma_entry *entry;
1288
1289 /* detach and free each entry */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001290 list_for_each_safe(pos, temp, &list->entries) {
Martyn Welch4860ab72010-02-18 15:13:25 +00001291 list_del(pos);
1292 entry = list_entry(pos, struct ca91cx42_dma_entry, list);
1293 kfree(entry);
1294 }
1295
1296 return 0;
1297}
1298
Martyn Welch2b82beb2010-02-18 15:13:19 +00001299/*
1300 * All 4 location monitors reside at the same base - this is therefore a
1301 * system wide configuration.
1302 *
1303 * This does not enable the LM monitor - that should be done when the first
1304 * callback is attached and disabled when the last callback is removed.
1305 */
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001306static int ca91cx42_lm_set(struct vme_lm_resource *lm,
Martyn Welch6af04b02011-12-01 17:06:29 +00001307 unsigned long long lm_base, u32 aspace, u32 cycle)
Martyn Welch2b82beb2010-02-18 15:13:19 +00001308{
1309 u32 temp_base, lm_ctl = 0;
1310 int i;
1311 struct ca91cx42_driver *bridge;
1312 struct device *dev;
1313
1314 bridge = lm->parent->driver_priv;
1315 dev = lm->parent->parent;
1316
1317 /* Check the alignment of the location monitor */
1318 temp_base = (u32)lm_base;
1319 if (temp_base & 0xffff) {
1320 dev_err(dev, "Location monitor must be aligned to 64KB "
1321 "boundary");
1322 return -EINVAL;
1323 }
1324
Emilio G. Cota886953e2010-11-12 11:14:07 +00001325 mutex_lock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001326
1327 /* If we already have a callback attached, we can't move it! */
1328 for (i = 0; i < lm->monitors; i++) {
1329 if (bridge->lm_callback[i] != NULL) {
Emilio G. Cota886953e2010-11-12 11:14:07 +00001330 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001331 dev_err(dev, "Location monitor callback attached, "
1332 "can't reset\n");
1333 return -EBUSY;
1334 }
1335 }
1336
1337 switch (aspace) {
1338 case VME_A16:
1339 lm_ctl |= CA91CX42_LM_CTL_AS_A16;
1340 break;
1341 case VME_A24:
1342 lm_ctl |= CA91CX42_LM_CTL_AS_A24;
1343 break;
1344 case VME_A32:
1345 lm_ctl |= CA91CX42_LM_CTL_AS_A32;
1346 break;
1347 default:
Emilio G. Cota886953e2010-11-12 11:14:07 +00001348 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001349 dev_err(dev, "Invalid address space\n");
1350 return -EINVAL;
1351 break;
1352 }
1353
1354 if (cycle & VME_SUPER)
1355 lm_ctl |= CA91CX42_LM_CTL_SUPR;
1356 if (cycle & VME_USER)
1357 lm_ctl |= CA91CX42_LM_CTL_NPRIV;
1358 if (cycle & VME_PROG)
1359 lm_ctl |= CA91CX42_LM_CTL_PGM;
1360 if (cycle & VME_DATA)
1361 lm_ctl |= CA91CX42_LM_CTL_DATA;
1362
1363 iowrite32(lm_base, bridge->base + LM_BS);
1364 iowrite32(lm_ctl, bridge->base + LM_CTL);
1365
Emilio G. Cota886953e2010-11-12 11:14:07 +00001366 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001367
1368 return 0;
1369}
1370
1371/* Get configuration of the callback monitor and return whether it is enabled
1372 * or disabled.
1373 */
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001374static int ca91cx42_lm_get(struct vme_lm_resource *lm,
Martyn Welch6af04b02011-12-01 17:06:29 +00001375 unsigned long long *lm_base, u32 *aspace, u32 *cycle)
Martyn Welch2b82beb2010-02-18 15:13:19 +00001376{
1377 u32 lm_ctl, enabled = 0;
1378 struct ca91cx42_driver *bridge;
1379
1380 bridge = lm->parent->driver_priv;
1381
Emilio G. Cota886953e2010-11-12 11:14:07 +00001382 mutex_lock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001383
1384 *lm_base = (unsigned long long)ioread32(bridge->base + LM_BS);
1385 lm_ctl = ioread32(bridge->base + LM_CTL);
1386
1387 if (lm_ctl & CA91CX42_LM_CTL_EN)
1388 enabled = 1;
1389
1390 if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A16)
1391 *aspace = VME_A16;
1392 if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A24)
1393 *aspace = VME_A24;
1394 if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A32)
1395 *aspace = VME_A32;
1396
1397 *cycle = 0;
1398 if (lm_ctl & CA91CX42_LM_CTL_SUPR)
1399 *cycle |= VME_SUPER;
1400 if (lm_ctl & CA91CX42_LM_CTL_NPRIV)
1401 *cycle |= VME_USER;
1402 if (lm_ctl & CA91CX42_LM_CTL_PGM)
1403 *cycle |= VME_PROG;
1404 if (lm_ctl & CA91CX42_LM_CTL_DATA)
1405 *cycle |= VME_DATA;
1406
Emilio G. Cota886953e2010-11-12 11:14:07 +00001407 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001408
1409 return enabled;
1410}
1411
1412/*
1413 * Attach a callback to a specific location monitor.
1414 *
1415 * Callback will be passed the monitor triggered.
1416 */
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001417static int ca91cx42_lm_attach(struct vme_lm_resource *lm, int monitor,
Martyn Welch2b82beb2010-02-18 15:13:19 +00001418 void (*callback)(int))
1419{
1420 u32 lm_ctl, tmp;
1421 struct ca91cx42_driver *bridge;
1422 struct device *dev;
1423
1424 bridge = lm->parent->driver_priv;
1425 dev = lm->parent->parent;
1426
Emilio G. Cota886953e2010-11-12 11:14:07 +00001427 mutex_lock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001428
1429 /* Ensure that the location monitor is configured - need PGM or DATA */
1430 lm_ctl = ioread32(bridge->base + LM_CTL);
1431 if ((lm_ctl & (CA91CX42_LM_CTL_PGM | CA91CX42_LM_CTL_DATA)) == 0) {
Emilio G. Cota886953e2010-11-12 11:14:07 +00001432 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001433 dev_err(dev, "Location monitor not properly configured\n");
1434 return -EINVAL;
1435 }
1436
1437 /* Check that a callback isn't already attached */
1438 if (bridge->lm_callback[monitor] != NULL) {
Emilio G. Cota886953e2010-11-12 11:14:07 +00001439 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001440 dev_err(dev, "Existing callback attached\n");
1441 return -EBUSY;
1442 }
1443
1444 /* Attach callback */
1445 bridge->lm_callback[monitor] = callback;
1446
1447 /* Enable Location Monitor interrupt */
1448 tmp = ioread32(bridge->base + LINT_EN);
1449 tmp |= CA91CX42_LINT_LM[monitor];
1450 iowrite32(tmp, bridge->base + LINT_EN);
1451
1452 /* Ensure that global Location Monitor Enable set */
1453 if ((lm_ctl & CA91CX42_LM_CTL_EN) == 0) {
1454 lm_ctl |= CA91CX42_LM_CTL_EN;
1455 iowrite32(lm_ctl, bridge->base + LM_CTL);
1456 }
1457
Emilio G. Cota886953e2010-11-12 11:14:07 +00001458 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001459
1460 return 0;
1461}
1462
1463/*
1464 * Detach a callback function forn a specific location monitor.
1465 */
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001466static int ca91cx42_lm_detach(struct vme_lm_resource *lm, int monitor)
Martyn Welch2b82beb2010-02-18 15:13:19 +00001467{
1468 u32 tmp;
1469 struct ca91cx42_driver *bridge;
1470
1471 bridge = lm->parent->driver_priv;
1472
Emilio G. Cota886953e2010-11-12 11:14:07 +00001473 mutex_lock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001474
1475 /* Disable Location Monitor and ensure previous interrupts are clear */
1476 tmp = ioread32(bridge->base + LINT_EN);
1477 tmp &= ~CA91CX42_LINT_LM[monitor];
1478 iowrite32(tmp, bridge->base + LINT_EN);
1479
1480 iowrite32(CA91CX42_LINT_LM[monitor],
1481 bridge->base + LINT_STAT);
1482
1483 /* Detach callback */
1484 bridge->lm_callback[monitor] = NULL;
1485
1486 /* If all location monitors disabled, disable global Location Monitor */
1487 if ((tmp & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
1488 CA91CX42_LINT_LM3)) == 0) {
1489 tmp = ioread32(bridge->base + LM_CTL);
1490 tmp &= ~CA91CX42_LM_CTL_EN;
1491 iowrite32(tmp, bridge->base + LM_CTL);
1492 }
1493
Emilio G. Cota886953e2010-11-12 11:14:07 +00001494 mutex_unlock(&lm->mtx);
Martyn Welch2b82beb2010-02-18 15:13:19 +00001495
1496 return 0;
1497}
1498
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001499static int ca91cx42_slot_get(struct vme_bridge *ca91cx42_bridge)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001500{
1501 u32 slot = 0;
Martyn Welch29848ac2010-02-18 15:13:05 +00001502 struct ca91cx42_driver *bridge;
1503
1504 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001505
Martyn Welch12b2d5c2009-12-15 08:42:56 +00001506 if (!geoid) {
Martyn Welch29848ac2010-02-18 15:13:05 +00001507 slot = ioread32(bridge->base + VCSR_BS);
Martyn Welch12b2d5c2009-12-15 08:42:56 +00001508 slot = ((slot & CA91CX42_VCSR_BS_SLOT_M) >> 27);
1509 } else
1510 slot = geoid;
1511
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001512 return (int)slot;
1513
1514}
1515
H Hartley Sweetena11cfdf2012-05-02 17:12:22 -07001516static void *ca91cx42_alloc_consistent(struct device *parent, size_t size,
Manohar Vanga7f58f022011-08-10 11:33:46 +02001517 dma_addr_t *dma)
1518{
1519 struct pci_dev *pdev;
1520
1521 /* Find pci_dev container of dev */
1522 pdev = container_of(parent, struct pci_dev, dev);
1523
1524 return pci_alloc_consistent(pdev, size, dma);
1525}
1526
H Hartley Sweetena11cfdf2012-05-02 17:12:22 -07001527static void ca91cx42_free_consistent(struct device *parent, size_t size,
1528 void *vaddr, dma_addr_t dma)
Manohar Vanga7f58f022011-08-10 11:33:46 +02001529{
1530 struct pci_dev *pdev;
1531
1532 /* Find pci_dev container of dev */
1533 pdev = container_of(parent, struct pci_dev, dev);
1534
1535 pci_free_consistent(pdev, size, vaddr, dma);
1536}
1537
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001538/*
1539 * Configure CR/CSR space
1540 *
1541 * Access to the CR/CSR can be configured at power-up. The location of the
1542 * CR/CSR registers in the CR/CSR address space is determined by the boards
1543 * Auto-ID or Geographic address. This function ensures that the window is
1544 * enabled at an offset consistent with the boards geopgraphic address.
1545 */
Martyn Welch29848ac2010-02-18 15:13:05 +00001546static int ca91cx42_crcsr_init(struct vme_bridge *ca91cx42_bridge,
1547 struct pci_dev *pdev)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001548{
1549 unsigned int crcsr_addr;
1550 int tmp, slot;
Martyn Welch29848ac2010-02-18 15:13:05 +00001551 struct ca91cx42_driver *bridge;
1552
1553 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001554
Martyn Welch29848ac2010-02-18 15:13:05 +00001555 slot = ca91cx42_slot_get(ca91cx42_bridge);
Martyn Welch25331ba2010-02-18 15:13:45 +00001556
1557 /* Write CSR Base Address if slot ID is supplied as a module param */
1558 if (geoid)
1559 iowrite32(geoid << 27, bridge->base + VCSR_BS);
1560
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001561 dev_info(&pdev->dev, "CR/CSR Offset: %d\n", slot);
1562 if (slot == 0) {
1563 dev_err(&pdev->dev, "Slot number is unset, not configuring "
1564 "CR/CSR space\n");
1565 return -EINVAL;
1566 }
1567
1568 /* Allocate mem for CR/CSR image */
Joe Perches88b26082014-08-08 14:24:53 -07001569 bridge->crcsr_kernel = pci_zalloc_consistent(pdev, VME_CRCSR_BUF_SIZE,
1570 &bridge->crcsr_bus);
Martyn Welch29848ac2010-02-18 15:13:05 +00001571 if (bridge->crcsr_kernel == NULL) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001572 dev_err(&pdev->dev, "Failed to allocate memory for CR/CSR "
1573 "image\n");
1574 return -ENOMEM;
1575 }
1576
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001577 crcsr_addr = slot * (512 * 1024);
Martyn Welch29848ac2010-02-18 15:13:05 +00001578 iowrite32(bridge->crcsr_bus - crcsr_addr, bridge->base + VCSR_TO);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001579
Martyn Welch29848ac2010-02-18 15:13:05 +00001580 tmp = ioread32(bridge->base + VCSR_CTL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001581 tmp |= CA91CX42_VCSR_CTL_EN;
Martyn Welch29848ac2010-02-18 15:13:05 +00001582 iowrite32(tmp, bridge->base + VCSR_CTL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001583
1584 return 0;
1585}
1586
Martyn Welch29848ac2010-02-18 15:13:05 +00001587static void ca91cx42_crcsr_exit(struct vme_bridge *ca91cx42_bridge,
1588 struct pci_dev *pdev)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001589{
1590 u32 tmp;
Martyn Welch29848ac2010-02-18 15:13:05 +00001591 struct ca91cx42_driver *bridge;
1592
1593 bridge = ca91cx42_bridge->driver_priv;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001594
1595 /* Turn off CR/CSR space */
Martyn Welch29848ac2010-02-18 15:13:05 +00001596 tmp = ioread32(bridge->base + VCSR_CTL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001597 tmp &= ~CA91CX42_VCSR_CTL_EN;
Martyn Welch29848ac2010-02-18 15:13:05 +00001598 iowrite32(tmp, bridge->base + VCSR_CTL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001599
1600 /* Free image */
Martyn Welch29848ac2010-02-18 15:13:05 +00001601 iowrite32(0, bridge->base + VCSR_TO);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001602
Martyn Welch29848ac2010-02-18 15:13:05 +00001603 pci_free_consistent(pdev, VME_CRCSR_BUF_SIZE, bridge->crcsr_kernel,
1604 bridge->crcsr_bus);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001605}
1606
1607static int ca91cx42_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1608{
1609 int retval, i;
1610 u32 data;
Wei Yongjun43f5e462012-08-21 12:17:34 +08001611 struct list_head *pos = NULL, *n;
Martyn Welch29848ac2010-02-18 15:13:05 +00001612 struct vme_bridge *ca91cx42_bridge;
1613 struct ca91cx42_driver *ca91cx42_device;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001614 struct vme_master_resource *master_image;
1615 struct vme_slave_resource *slave_image;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001616 struct vme_dma_resource *dma_ctrlr;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001617 struct vme_lm_resource *lm;
1618
1619 /* We want to support more than one of each bridge so we need to
1620 * dynamically allocate the bridge structure
1621 */
Julia Lawall7a6cb0d2010-05-13 22:00:05 +02001622 ca91cx42_bridge = kzalloc(sizeof(struct vme_bridge), GFP_KERNEL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001623
1624 if (ca91cx42_bridge == NULL) {
1625 dev_err(&pdev->dev, "Failed to allocate memory for device "
1626 "structure\n");
1627 retval = -ENOMEM;
1628 goto err_struct;
1629 }
1630
Julia Lawall7a6cb0d2010-05-13 22:00:05 +02001631 ca91cx42_device = kzalloc(sizeof(struct ca91cx42_driver), GFP_KERNEL);
Martyn Welch29848ac2010-02-18 15:13:05 +00001632
1633 if (ca91cx42_device == NULL) {
1634 dev_err(&pdev->dev, "Failed to allocate memory for device "
1635 "structure\n");
1636 retval = -ENOMEM;
1637 goto err_driver;
1638 }
1639
Martyn Welch29848ac2010-02-18 15:13:05 +00001640 ca91cx42_bridge->driver_priv = ca91cx42_device;
1641
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001642 /* Enable the device */
1643 retval = pci_enable_device(pdev);
1644 if (retval) {
1645 dev_err(&pdev->dev, "Unable to enable device\n");
1646 goto err_enable;
1647 }
1648
1649 /* Map Registers */
1650 retval = pci_request_regions(pdev, driver_name);
1651 if (retval) {
1652 dev_err(&pdev->dev, "Unable to reserve resources\n");
1653 goto err_resource;
1654 }
1655
1656 /* map registers in BAR 0 */
Martyn Welch29848ac2010-02-18 15:13:05 +00001657 ca91cx42_device->base = ioremap_nocache(pci_resource_start(pdev, 0),
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001658 4096);
Martyn Welch29848ac2010-02-18 15:13:05 +00001659 if (!ca91cx42_device->base) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001660 dev_err(&pdev->dev, "Unable to remap CRG region\n");
1661 retval = -EIO;
1662 goto err_remap;
1663 }
1664
1665 /* Check to see if the mapping worked out */
Martyn Welch29848ac2010-02-18 15:13:05 +00001666 data = ioread32(ca91cx42_device->base + CA91CX42_PCI_ID) & 0x0000FFFF;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001667 if (data != PCI_VENDOR_ID_TUNDRA) {
1668 dev_err(&pdev->dev, "PCI_ID check failed\n");
1669 retval = -EIO;
1670 goto err_test;
1671 }
1672
1673 /* Initialize wait queues & mutual exclusion flags */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001674 init_waitqueue_head(&ca91cx42_device->dma_queue);
1675 init_waitqueue_head(&ca91cx42_device->iack_queue);
1676 mutex_init(&ca91cx42_device->vme_int);
1677 mutex_init(&ca91cx42_device->vme_rmw);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001678
Emilio G. Cota886953e2010-11-12 11:14:07 +00001679 ca91cx42_bridge->parent = &pdev->dev;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001680 strcpy(ca91cx42_bridge->name, driver_name);
1681
1682 /* Setup IRQ */
1683 retval = ca91cx42_irq_init(ca91cx42_bridge);
1684 if (retval != 0) {
1685 dev_err(&pdev->dev, "Chip Initialization failed.\n");
1686 goto err_irq;
1687 }
1688
1689 /* Add master windows to list */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001690 INIT_LIST_HEAD(&ca91cx42_bridge->master_resources);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001691 for (i = 0; i < CA91C142_MAX_MASTER; i++) {
1692 master_image = kmalloc(sizeof(struct vme_master_resource),
1693 GFP_KERNEL);
1694 if (master_image == NULL) {
1695 dev_err(&pdev->dev, "Failed to allocate memory for "
1696 "master resource structure\n");
1697 retval = -ENOMEM;
1698 goto err_master;
1699 }
1700 master_image->parent = ca91cx42_bridge;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001701 spin_lock_init(&master_image->lock);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001702 master_image->locked = 0;
1703 master_image->number = i;
1704 master_image->address_attr = VME_A16 | VME_A24 | VME_A32 |
1705 VME_CRCSR | VME_USER1 | VME_USER2;
1706 master_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
1707 VME_SUPER | VME_USER | VME_PROG | VME_DATA;
1708 master_image->width_attr = VME_D8 | VME_D16 | VME_D32 | VME_D64;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001709 memset(&master_image->bus_resource, 0,
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001710 sizeof(struct resource));
1711 master_image->kern_base = NULL;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001712 list_add_tail(&master_image->list,
1713 &ca91cx42_bridge->master_resources);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001714 }
1715
1716 /* Add slave windows to list */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001717 INIT_LIST_HEAD(&ca91cx42_bridge->slave_resources);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001718 for (i = 0; i < CA91C142_MAX_SLAVE; i++) {
1719 slave_image = kmalloc(sizeof(struct vme_slave_resource),
1720 GFP_KERNEL);
1721 if (slave_image == NULL) {
1722 dev_err(&pdev->dev, "Failed to allocate memory for "
1723 "slave resource structure\n");
1724 retval = -ENOMEM;
1725 goto err_slave;
1726 }
1727 slave_image->parent = ca91cx42_bridge;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001728 mutex_init(&slave_image->mtx);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001729 slave_image->locked = 0;
1730 slave_image->number = i;
1731 slave_image->address_attr = VME_A24 | VME_A32 | VME_USER1 |
1732 VME_USER2;
1733
1734 /* Only windows 0 and 4 support A16 */
1735 if (i == 0 || i == 4)
1736 slave_image->address_attr |= VME_A16;
1737
1738 slave_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
1739 VME_SUPER | VME_USER | VME_PROG | VME_DATA;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001740 list_add_tail(&slave_image->list,
1741 &ca91cx42_bridge->slave_resources);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001742 }
Martyn Welch4860ab72010-02-18 15:13:25 +00001743
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001744 /* Add dma engines to list */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001745 INIT_LIST_HEAD(&ca91cx42_bridge->dma_resources);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001746 for (i = 0; i < CA91C142_MAX_DMA; i++) {
1747 dma_ctrlr = kmalloc(sizeof(struct vme_dma_resource),
1748 GFP_KERNEL);
1749 if (dma_ctrlr == NULL) {
1750 dev_err(&pdev->dev, "Failed to allocate memory for "
1751 "dma resource structure\n");
1752 retval = -ENOMEM;
1753 goto err_dma;
1754 }
1755 dma_ctrlr->parent = ca91cx42_bridge;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001756 mutex_init(&dma_ctrlr->mtx);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001757 dma_ctrlr->locked = 0;
1758 dma_ctrlr->number = i;
Martyn Welch4f723df2010-02-18 15:12:58 +00001759 dma_ctrlr->route_attr = VME_DMA_VME_TO_MEM |
1760 VME_DMA_MEM_TO_VME;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001761 INIT_LIST_HEAD(&dma_ctrlr->pending);
1762 INIT_LIST_HEAD(&dma_ctrlr->running);
1763 list_add_tail(&dma_ctrlr->list,
1764 &ca91cx42_bridge->dma_resources);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001765 }
Martyn Welch4860ab72010-02-18 15:13:25 +00001766
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001767 /* Add location monitor to list */
Emilio G. Cota886953e2010-11-12 11:14:07 +00001768 INIT_LIST_HEAD(&ca91cx42_bridge->lm_resources);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001769 lm = kmalloc(sizeof(struct vme_lm_resource), GFP_KERNEL);
1770 if (lm == NULL) {
1771 dev_err(&pdev->dev, "Failed to allocate memory for "
1772 "location monitor resource structure\n");
1773 retval = -ENOMEM;
1774 goto err_lm;
1775 }
1776 lm->parent = ca91cx42_bridge;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001777 mutex_init(&lm->mtx);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001778 lm->locked = 0;
1779 lm->number = 1;
1780 lm->monitors = 4;
Emilio G. Cota886953e2010-11-12 11:14:07 +00001781 list_add_tail(&lm->list, &ca91cx42_bridge->lm_resources);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001782
1783 ca91cx42_bridge->slave_get = ca91cx42_slave_get;
1784 ca91cx42_bridge->slave_set = ca91cx42_slave_set;
1785 ca91cx42_bridge->master_get = ca91cx42_master_get;
1786 ca91cx42_bridge->master_set = ca91cx42_master_set;
1787 ca91cx42_bridge->master_read = ca91cx42_master_read;
1788 ca91cx42_bridge->master_write = ca91cx42_master_write;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001789 ca91cx42_bridge->master_rmw = ca91cx42_master_rmw;
1790 ca91cx42_bridge->dma_list_add = ca91cx42_dma_list_add;
1791 ca91cx42_bridge->dma_list_exec = ca91cx42_dma_list_exec;
1792 ca91cx42_bridge->dma_list_empty = ca91cx42_dma_list_empty;
Martyn Welchc813f592009-10-29 16:34:54 +00001793 ca91cx42_bridge->irq_set = ca91cx42_irq_set;
1794 ca91cx42_bridge->irq_generate = ca91cx42_irq_generate;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001795 ca91cx42_bridge->lm_set = ca91cx42_lm_set;
1796 ca91cx42_bridge->lm_get = ca91cx42_lm_get;
1797 ca91cx42_bridge->lm_attach = ca91cx42_lm_attach;
1798 ca91cx42_bridge->lm_detach = ca91cx42_lm_detach;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001799 ca91cx42_bridge->slot_get = ca91cx42_slot_get;
Manohar Vanga7f58f022011-08-10 11:33:46 +02001800 ca91cx42_bridge->alloc_consistent = ca91cx42_alloc_consistent;
1801 ca91cx42_bridge->free_consistent = ca91cx42_free_consistent;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001802
Martyn Welch29848ac2010-02-18 15:13:05 +00001803 data = ioread32(ca91cx42_device->base + MISC_CTL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001804 dev_info(&pdev->dev, "Board is%s the VME system controller\n",
1805 (data & CA91CX42_MISC_CTL_SYSCON) ? "" : " not");
Martyn Welch29848ac2010-02-18 15:13:05 +00001806 dev_info(&pdev->dev, "Slot ID is %d\n",
1807 ca91cx42_slot_get(ca91cx42_bridge));
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001808
Martyn Welch79463282010-03-22 14:58:57 +00001809 if (ca91cx42_crcsr_init(ca91cx42_bridge, pdev))
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001810 dev_err(&pdev->dev, "CR/CSR configuration failed.\n");
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001811
1812 /* Need to save ca91cx42_bridge pointer locally in link list for use in
1813 * ca91cx42_remove()
1814 */
1815 retval = vme_register_bridge(ca91cx42_bridge);
1816 if (retval != 0) {
1817 dev_err(&pdev->dev, "Chip Registration failed.\n");
1818 goto err_reg;
1819 }
1820
Martyn Welch29848ac2010-02-18 15:13:05 +00001821 pci_set_drvdata(pdev, ca91cx42_bridge);
1822
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001823 return 0;
1824
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001825err_reg:
Martyn Welch29848ac2010-02-18 15:13:05 +00001826 ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001827err_lm:
1828 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001829 list_for_each_safe(pos, n, &ca91cx42_bridge->lm_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001830 lm = list_entry(pos, struct vme_lm_resource, list);
1831 list_del(pos);
1832 kfree(lm);
1833 }
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001834err_dma:
1835 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001836 list_for_each_safe(pos, n, &ca91cx42_bridge->dma_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001837 dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
1838 list_del(pos);
1839 kfree(dma_ctrlr);
1840 }
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001841err_slave:
1842 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001843 list_for_each_safe(pos, n, &ca91cx42_bridge->slave_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001844 slave_image = list_entry(pos, struct vme_slave_resource, list);
1845 list_del(pos);
1846 kfree(slave_image);
1847 }
1848err_master:
1849 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001850 list_for_each_safe(pos, n, &ca91cx42_bridge->master_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001851 master_image = list_entry(pos, struct vme_master_resource,
1852 list);
1853 list_del(pos);
1854 kfree(master_image);
1855 }
1856
Martyn Welch29848ac2010-02-18 15:13:05 +00001857 ca91cx42_irq_exit(ca91cx42_device, pdev);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001858err_irq:
1859err_test:
Martyn Welch29848ac2010-02-18 15:13:05 +00001860 iounmap(ca91cx42_device->base);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001861err_remap:
1862 pci_release_regions(pdev);
1863err_resource:
1864 pci_disable_device(pdev);
1865err_enable:
Martyn Welch29848ac2010-02-18 15:13:05 +00001866 kfree(ca91cx42_device);
1867err_driver:
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001868 kfree(ca91cx42_bridge);
1869err_struct:
1870 return retval;
1871
1872}
1873
Emilio G. Cotaefbb9792010-11-12 11:15:07 +00001874static void ca91cx42_remove(struct pci_dev *pdev)
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001875{
Wei Yongjun43f5e462012-08-21 12:17:34 +08001876 struct list_head *pos = NULL, *n;
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001877 struct vme_master_resource *master_image;
1878 struct vme_slave_resource *slave_image;
1879 struct vme_dma_resource *dma_ctrlr;
1880 struct vme_lm_resource *lm;
Martyn Welch29848ac2010-02-18 15:13:05 +00001881 struct ca91cx42_driver *bridge;
1882 struct vme_bridge *ca91cx42_bridge = pci_get_drvdata(pdev);
1883
1884 bridge = ca91cx42_bridge->driver_priv;
1885
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001886
1887 /* Turn off Ints */
Martyn Welch29848ac2010-02-18 15:13:05 +00001888 iowrite32(0, bridge->base + LINT_EN);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001889
1890 /* Turn off the windows */
Martyn Welch29848ac2010-02-18 15:13:05 +00001891 iowrite32(0x00800000, bridge->base + LSI0_CTL);
1892 iowrite32(0x00800000, bridge->base + LSI1_CTL);
1893 iowrite32(0x00800000, bridge->base + LSI2_CTL);
1894 iowrite32(0x00800000, bridge->base + LSI3_CTL);
1895 iowrite32(0x00800000, bridge->base + LSI4_CTL);
1896 iowrite32(0x00800000, bridge->base + LSI5_CTL);
1897 iowrite32(0x00800000, bridge->base + LSI6_CTL);
1898 iowrite32(0x00800000, bridge->base + LSI7_CTL);
1899 iowrite32(0x00F00000, bridge->base + VSI0_CTL);
1900 iowrite32(0x00F00000, bridge->base + VSI1_CTL);
1901 iowrite32(0x00F00000, bridge->base + VSI2_CTL);
1902 iowrite32(0x00F00000, bridge->base + VSI3_CTL);
1903 iowrite32(0x00F00000, bridge->base + VSI4_CTL);
1904 iowrite32(0x00F00000, bridge->base + VSI5_CTL);
1905 iowrite32(0x00F00000, bridge->base + VSI6_CTL);
1906 iowrite32(0x00F00000, bridge->base + VSI7_CTL);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001907
1908 vme_unregister_bridge(ca91cx42_bridge);
Martyn Welchbb9ea892010-02-18 16:22:13 +00001909
1910 ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
1911
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001912 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001913 list_for_each_safe(pos, n, &ca91cx42_bridge->lm_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001914 lm = list_entry(pos, struct vme_lm_resource, list);
1915 list_del(pos);
1916 kfree(lm);
1917 }
1918
1919 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001920 list_for_each_safe(pos, n, &ca91cx42_bridge->dma_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001921 dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
1922 list_del(pos);
1923 kfree(dma_ctrlr);
1924 }
1925
1926 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001927 list_for_each_safe(pos, n, &ca91cx42_bridge->slave_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001928 slave_image = list_entry(pos, struct vme_slave_resource, list);
1929 list_del(pos);
1930 kfree(slave_image);
1931 }
1932
1933 /* resources are stored in link list */
Wei Yongjun43f5e462012-08-21 12:17:34 +08001934 list_for_each_safe(pos, n, &ca91cx42_bridge->master_resources) {
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001935 master_image = list_entry(pos, struct vme_master_resource,
1936 list);
1937 list_del(pos);
1938 kfree(master_image);
1939 }
1940
Martyn Welch29848ac2010-02-18 15:13:05 +00001941 ca91cx42_irq_exit(bridge, pdev);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001942
Martyn Welch29848ac2010-02-18 15:13:05 +00001943 iounmap(bridge->base);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001944
1945 pci_release_regions(pdev);
1946
1947 pci_disable_device(pdev);
1948
1949 kfree(ca91cx42_bridge);
1950}
1951
Wei Yongjunc7b50a22012-10-18 23:13:37 +08001952module_pci_driver(ca91cx42_driver);
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001953
Martyn Welch12b2d5c2009-12-15 08:42:56 +00001954MODULE_PARM_DESC(geoid, "Override geographical addressing");
1955module_param(geoid, int, 0);
1956
Martyn Welch3d0f8bc2009-08-27 17:00:40 +01001957MODULE_DESCRIPTION("VME driver for the Tundra Universe II VME bridge");
1958MODULE_LICENSE("GPL");