Grant Likely | ca632f5 | 2011-06-06 01:16:30 -0600 | [diff] [blame] | 1 | /* |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 2 | * Copyright (C) 2009 Samsung Electronics Ltd. |
| 3 | * Jaswinder Singh <jassi.brar@samsung.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License as published by |
| 7 | * the Free Software Foundation; either version 2 of the License, or |
| 8 | * (at your option) any later version. |
| 9 | * |
| 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 14 | */ |
| 15 | |
| 16 | #include <linux/init.h> |
| 17 | #include <linux/module.h> |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 18 | #include <linux/workqueue.h> |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 19 | #include <linux/interrupt.h> |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 20 | #include <linux/delay.h> |
| 21 | #include <linux/clk.h> |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 22 | #include <linux/clk-provider.h> |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 23 | #include <linux/dma-mapping.h> |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 24 | #include <linux/dmaengine.h> |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 25 | #include <linux/platform_device.h> |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 26 | #include <linux/pm_runtime.h> |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 27 | #include <linux/spi/spi.h> |
Thomas Abraham | 1c20c20 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 28 | #include <linux/gpio.h> |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 29 | #include <linux/of.h> |
| 30 | #include <linux/of_gpio.h> |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 31 | |
Arnd Bergmann | 436d42c | 2012-08-24 15:22:12 +0200 | [diff] [blame] | 32 | #include <linux/platform_data/spi-s3c64xx.h> |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 33 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 34 | #include <linux/dma/dma-pl330.h> |
| 35 | |
| 36 | #ifdef CONFIG_ARM64_EXYNOS_CPUIDLE |
| 37 | #include <soc/samsung/exynos-powermode.h> |
| 38 | #endif |
| 39 | #ifdef CONFIG_CPU_IDLE |
| 40 | #include <soc/samsung/exynos-pm.h> |
| 41 | #include <soc/samsung/exynos-cpupm.h> |
| 42 | #endif |
| 43 | |
| 44 | #include "../pinctrl/core.h" |
| 45 | |
| 46 | static LIST_HEAD(drvdata_list); |
| 47 | |
| 48 | #define MAX_SPI_PORTS 22 |
| 49 | #define SPI_AUTOSUSPEND_TIMEOUT (100) |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 50 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 51 | /* Registers and bit-fields */ |
| 52 | |
| 53 | #define S3C64XX_SPI_CH_CFG 0x00 |
| 54 | #define S3C64XX_SPI_CLK_CFG 0x04 |
| 55 | #define S3C64XX_SPI_MODE_CFG 0x08 |
| 56 | #define S3C64XX_SPI_SLAVE_SEL 0x0C |
| 57 | #define S3C64XX_SPI_INT_EN 0x10 |
| 58 | #define S3C64XX_SPI_STATUS 0x14 |
| 59 | #define S3C64XX_SPI_TX_DATA 0x18 |
| 60 | #define S3C64XX_SPI_RX_DATA 0x1C |
| 61 | #define S3C64XX_SPI_PACKET_CNT 0x20 |
| 62 | #define S3C64XX_SPI_PENDING_CLR 0x24 |
| 63 | #define S3C64XX_SPI_SWAP_CFG 0x28 |
| 64 | #define S3C64XX_SPI_FB_CLK 0x2C |
| 65 | |
| 66 | #define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */ |
| 67 | #define S3C64XX_SPI_CH_SW_RST (1<<5) |
| 68 | #define S3C64XX_SPI_CH_SLAVE (1<<4) |
| 69 | #define S3C64XX_SPI_CPOL_L (1<<3) |
| 70 | #define S3C64XX_SPI_CPHA_B (1<<2) |
| 71 | #define S3C64XX_SPI_CH_RXCH_ON (1<<1) |
| 72 | #define S3C64XX_SPI_CH_TXCH_ON (1<<0) |
| 73 | |
| 74 | #define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9) |
| 75 | #define S3C64XX_SPI_CLKSEL_SRCSHFT 9 |
| 76 | #define S3C64XX_SPI_ENCLK_ENABLE (1<<8) |
Jingoo Han | 75bf336 | 2013-01-31 15:25:01 +0900 | [diff] [blame] | 77 | #define S3C64XX_SPI_PSR_MASK 0xff |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 78 | |
| 79 | #define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29) |
| 80 | #define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29) |
| 81 | #define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29) |
| 82 | #define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29) |
| 83 | #define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17) |
| 84 | #define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17) |
| 85 | #define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17) |
| 86 | #define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17) |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 87 | #define S3C64XX_SPI_MODE_SELF_LOOPBACK (1<<3) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 88 | #define S3C64XX_SPI_MODE_RXDMA_ON (1<<2) |
| 89 | #define S3C64XX_SPI_MODE_TXDMA_ON (1<<1) |
| 90 | #define S3C64XX_SPI_MODE_4BURST (1<<0) |
| 91 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 92 | #define S3C64XX_SPI_SLAVE_NSC_CNT_2 (2<<4) |
| 93 | #define S3C64XX_SPI_SLAVE_NSC_CNT_1 (1<<4) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 94 | #define S3C64XX_SPI_SLAVE_AUTO (1<<1) |
| 95 | #define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0) |
| 96 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 97 | #define S3C64XX_SPI_INT_TRAILING_EN (1<<6) |
| 98 | #define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5) |
| 99 | #define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4) |
| 100 | #define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3) |
| 101 | #define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2) |
| 102 | #define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1) |
| 103 | #define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0) |
| 104 | |
| 105 | #define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5) |
| 106 | #define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4) |
| 107 | #define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3) |
| 108 | #define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2) |
| 109 | #define S3C64XX_SPI_ST_RX_FIFORDY (1<<1) |
| 110 | #define S3C64XX_SPI_ST_TX_FIFORDY (1<<0) |
| 111 | |
| 112 | #define S3C64XX_SPI_PACKET_CNT_EN (1<<16) |
| 113 | |
| 114 | #define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4) |
| 115 | #define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3) |
| 116 | #define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2) |
| 117 | #define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1) |
| 118 | #define S3C64XX_SPI_PND_TRAILING_CLR (1<<0) |
| 119 | |
| 120 | #define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7) |
| 121 | #define S3C64XX_SPI_SWAP_RX_BYTE (1<<6) |
| 122 | #define S3C64XX_SPI_SWAP_RX_BIT (1<<5) |
| 123 | #define S3C64XX_SPI_SWAP_RX_EN (1<<4) |
| 124 | #define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3) |
| 125 | #define S3C64XX_SPI_SWAP_TX_BYTE (1<<2) |
| 126 | #define S3C64XX_SPI_SWAP_TX_BIT (1<<1) |
| 127 | #define S3C64XX_SPI_SWAP_TX_EN (1<<0) |
| 128 | |
| 129 | #define S3C64XX_SPI_FBCLK_MSK (3<<0) |
| 130 | |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 131 | #define FIFO_LVL_MASK(i) ((i)->port_conf->fifo_lvl_mask[i->port_id]) |
| 132 | #define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & \ |
| 133 | (1 << (i)->port_conf->tx_st_done)) ? 1 : 0) |
| 134 | #define TX_FIFO_LVL(v, i) (((v) >> 6) & FIFO_LVL_MASK(i)) |
| 135 | #define RX_FIFO_LVL(v, i) (((v) >> (i)->port_conf->rx_lvl_offset) & \ |
| 136 | FIFO_LVL_MASK(i)) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 137 | |
| 138 | #define S3C64XX_SPI_MAX_TRAILCNT 0x3ff |
| 139 | #define S3C64XX_SPI_TRAILCNT_OFF 19 |
| 140 | |
| 141 | #define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT |
| 142 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 143 | #define S3C64XX_SPI_DMA_4BURST_LEN 0x4 |
| 144 | #define S3C64XX_SPI_DMA_1BURST_LEN 0x1 |
| 145 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 146 | #define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t) |
| 147 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 148 | #define RXBUSY (1<<2) |
| 149 | #define TXBUSY (1<<3) |
| 150 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 151 | #define SPI_DBG_MODE (0x1 << 0) |
| 152 | #define SPI_LOOPBACK_MODE (0x1 << 1) |
| 153 | |
| 154 | #define USI_CON (0xC4) |
| 155 | #define USI_OPTION (0xC8) |
| 156 | |
| 157 | #define USI_RESET (0<<0) |
| 158 | #define USI_HWACG_CLKREQ_ON (1<<1) |
| 159 | #define USI_HWACG_CLKSTOP_ON (1<<2) |
| 160 | |
| 161 | /* MAX SIZE of COUNT_VALUE in PACKET_CNT_REG */ |
| 162 | #define S3C64XX_SPI_PACKET_CNT_MAX 0xffff |
Boojin Kim | 82ab8cd | 2011-09-02 09:44:42 +0900 | [diff] [blame] | 163 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 164 | /** |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 165 | * struct s3c64xx_spi_info - SPI Controller hardware info |
| 166 | * @fifo_lvl_mask: Bit-mask for {TX|RX}_FIFO_LVL bits in SPI_STATUS register. |
| 167 | * @rx_lvl_offset: Bit offset of RX_FIFO_LVL bits in SPI_STATUS regiter. |
| 168 | * @tx_st_done: Bit offset of TX_DONE bit in SPI_STATUS regiter. |
| 169 | * @high_speed: True, if the controller supports HIGH_SPEED_EN bit. |
| 170 | * @clk_from_cmu: True, if the controller does not include a clock mux and |
| 171 | * prescaler unit. |
| 172 | * |
| 173 | * The Samsung s3c64xx SPI controller are used on various Samsung SoC's but |
| 174 | * differ in some aspects such as the size of the fifo and spi bus clock |
| 175 | * setup. Such differences are specified to the driver using this structure |
| 176 | * which is provided as driver data to the driver. |
| 177 | */ |
| 178 | struct s3c64xx_spi_port_config { |
| 179 | int fifo_lvl_mask[MAX_SPI_PORTS]; |
| 180 | int rx_lvl_offset; |
| 181 | int tx_st_done; |
| 182 | bool high_speed; |
| 183 | bool clk_from_cmu; |
| 184 | }; |
| 185 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 186 | static ssize_t |
| 187 | spi_dbg_show(struct device *dev, struct device_attribute *attr, char *buf) |
| 188 | { |
| 189 | ssize_t ret = 0; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 190 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 191 | ret += snprintf(buf + ret, PAGE_SIZE - ret, |
| 192 | "SPI Debug Mode Configuration.\n"); |
| 193 | ret += snprintf(buf + ret, PAGE_SIZE - ret, |
| 194 | "0 : Change loopback & DBG mode.\n"); |
| 195 | ret += snprintf(buf + ret, PAGE_SIZE - ret, |
| 196 | "1 : Change DBG mode.\n"); |
| 197 | ret += snprintf(buf + ret, PAGE_SIZE - ret, |
| 198 | "2 : Change Normal mode.\n"); |
| 199 | |
| 200 | if (ret < PAGE_SIZE - 1) { |
| 201 | ret += snprintf(buf+ret, PAGE_SIZE-ret, "\n"); |
| 202 | } else { |
| 203 | buf[PAGE_SIZE-2] = '\n'; |
| 204 | buf[PAGE_SIZE-1] = '\0'; |
| 205 | ret = PAGE_SIZE-1; |
| 206 | } |
| 207 | |
| 208 | return ret; |
| 209 | } |
| 210 | |
| 211 | static ssize_t |
| 212 | spi_dbg_store(struct device *dev, struct device_attribute *attr, |
| 213 | const char *buf, size_t count) |
| 214 | { |
| 215 | struct spi_master *master = dev_get_drvdata(dev); |
| 216 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
| 217 | struct s3c64xx_spi_info *sci = sdd->cntrlr_info; |
| 218 | struct s3c64xx_spi_info *check_sci; |
| 219 | int ret, input_cmd; |
| 220 | |
| 221 | ret = sscanf(buf, "%d", &input_cmd); |
| 222 | |
| 223 | list_for_each_entry(check_sci, &drvdata_list, node) { |
| 224 | if (check_sci != sci) |
| 225 | continue; |
| 226 | |
| 227 | switch(input_cmd) { |
| 228 | case 0: |
| 229 | printk(KERN_ERR "Change SPI%d to Loopback(DBG) mode\n", |
| 230 | sdd->port_id); |
| 231 | sci->dbg_mode = SPI_DBG_MODE | SPI_LOOPBACK_MODE; |
| 232 | break; |
| 233 | case 1: |
| 234 | printk(KERN_ERR "Change SPI%d to DBG mode\n", |
| 235 | sdd->port_id); |
| 236 | sci->dbg_mode = SPI_DBG_MODE; |
| 237 | break; |
| 238 | case 2: |
| 239 | printk(KERN_ERR "Change SPI%d to normal mode\n", |
| 240 | sdd->port_id); |
| 241 | sci->dbg_mode = 0; |
| 242 | break; |
| 243 | default: |
| 244 | printk(KERN_ERR "Wrong Command!(0/1/2)\n"); |
| 245 | } |
| 246 | } |
| 247 | |
| 248 | return count; |
| 249 | } |
| 250 | |
| 251 | static DEVICE_ATTR(spi_dbg, 0640, spi_dbg_show, spi_dbg_store); |
| 252 | |
| 253 | static void s3c64xx_spi_dump_reg(struct s3c64xx_spi_driver_data *sdd) |
| 254 | { |
| 255 | void __iomem *regs = sdd->regs; |
| 256 | struct device *dev = &sdd->pdev->dev; |
| 257 | |
| 258 | dev_err(dev, "Register dump for SPI\n" |
| 259 | " CH_CFG 0x%08x\n" |
| 260 | " MODE_CFG 0x%08x\n" |
| 261 | " CS_REG 0x%08x\n" |
| 262 | " STATUS 0x%08x\n" |
| 263 | " PACKET_CNT 0x%08x\n" |
| 264 | , readl(regs + S3C64XX_SPI_CH_CFG) |
| 265 | , readl(regs + S3C64XX_SPI_MODE_CFG) |
| 266 | , readl(regs + S3C64XX_SPI_SLAVE_SEL) |
| 267 | , readl(regs + S3C64XX_SPI_STATUS) |
| 268 | , readl(regs + S3C64XX_SPI_PACKET_CNT) |
| 269 | ); |
| 270 | |
| 271 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 272 | static void flush_fifo(struct s3c64xx_spi_driver_data *sdd) |
| 273 | { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 274 | void __iomem *regs = sdd->regs; |
| 275 | unsigned long loops; |
| 276 | u32 val; |
| 277 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 278 | val = readl(regs + S3C64XX_SPI_CH_CFG); |
Kyoungil Kim | 7d859ff | 2012-05-23 21:29:51 +0900 | [diff] [blame] | 279 | val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON); |
| 280 | writel(val, regs + S3C64XX_SPI_CH_CFG); |
| 281 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 282 | writel(0, regs + S3C64XX_SPI_PACKET_CNT); |
| 283 | |
Kyoungil Kim | 7d859ff | 2012-05-23 21:29:51 +0900 | [diff] [blame] | 284 | val = readl(regs + S3C64XX_SPI_CH_CFG); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 285 | val |= S3C64XX_SPI_CH_SW_RST; |
| 286 | val &= ~S3C64XX_SPI_CH_HS_EN; |
| 287 | writel(val, regs + S3C64XX_SPI_CH_CFG); |
| 288 | |
| 289 | /* Flush TxFIFO*/ |
| 290 | loops = msecs_to_loops(1); |
| 291 | do { |
| 292 | val = readl(regs + S3C64XX_SPI_STATUS); |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 293 | } while (TX_FIFO_LVL(val, sdd) && loops--); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 294 | |
Mark Brown | be7852a | 2010-08-23 17:40:56 +0100 | [diff] [blame] | 295 | if (loops == 0) |
| 296 | dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n"); |
| 297 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 298 | /* Flush RxFIFO*/ |
| 299 | loops = msecs_to_loops(1); |
| 300 | do { |
| 301 | val = readl(regs + S3C64XX_SPI_STATUS); |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 302 | if (RX_FIFO_LVL(val, sdd)) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 303 | readl(regs + S3C64XX_SPI_RX_DATA); |
| 304 | else |
| 305 | break; |
| 306 | } while (loops--); |
| 307 | |
Mark Brown | be7852a | 2010-08-23 17:40:56 +0100 | [diff] [blame] | 308 | if (loops == 0) |
| 309 | dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n"); |
| 310 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 311 | val = readl(regs + S3C64XX_SPI_CH_CFG); |
| 312 | val &= ~S3C64XX_SPI_CH_SW_RST; |
| 313 | writel(val, regs + S3C64XX_SPI_CH_CFG); |
| 314 | |
| 315 | val = readl(regs + S3C64XX_SPI_MODE_CFG); |
| 316 | val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON); |
| 317 | writel(val, regs + S3C64XX_SPI_MODE_CFG); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 318 | } |
| 319 | |
Boojin Kim | 82ab8cd | 2011-09-02 09:44:42 +0900 | [diff] [blame] | 320 | static void s3c64xx_spi_dmacb(void *data) |
Boojin Kim | 39d3e80 | 2011-09-02 09:44:41 +0900 | [diff] [blame] | 321 | { |
Boojin Kim | 82ab8cd | 2011-09-02 09:44:42 +0900 | [diff] [blame] | 322 | struct s3c64xx_spi_driver_data *sdd; |
| 323 | struct s3c64xx_spi_dma_data *dma = data; |
Boojin Kim | 39d3e80 | 2011-09-02 09:44:41 +0900 | [diff] [blame] | 324 | unsigned long flags; |
| 325 | |
Kyoungil Kim | 054ebcc | 2012-03-10 09:48:46 +0900 | [diff] [blame] | 326 | if (dma->direction == DMA_DEV_TO_MEM) |
Boojin Kim | 82ab8cd | 2011-09-02 09:44:42 +0900 | [diff] [blame] | 327 | sdd = container_of(data, |
| 328 | struct s3c64xx_spi_driver_data, rx_dma); |
| 329 | else |
| 330 | sdd = container_of(data, |
| 331 | struct s3c64xx_spi_driver_data, tx_dma); |
| 332 | |
Boojin Kim | 39d3e80 | 2011-09-02 09:44:41 +0900 | [diff] [blame] | 333 | spin_lock_irqsave(&sdd->lock, flags); |
| 334 | |
Kyoungil Kim | 054ebcc | 2012-03-10 09:48:46 +0900 | [diff] [blame] | 335 | if (dma->direction == DMA_DEV_TO_MEM) { |
Boojin Kim | 82ab8cd | 2011-09-02 09:44:42 +0900 | [diff] [blame] | 336 | sdd->state &= ~RXBUSY; |
| 337 | if (!(sdd->state & TXBUSY)) |
| 338 | complete(&sdd->xfer_completion); |
| 339 | } else { |
| 340 | sdd->state &= ~TXBUSY; |
| 341 | if (!(sdd->state & RXBUSY)) |
| 342 | complete(&sdd->xfer_completion); |
| 343 | } |
Boojin Kim | 39d3e80 | 2011-09-02 09:44:41 +0900 | [diff] [blame] | 344 | |
| 345 | spin_unlock_irqrestore(&sdd->lock, flags); |
| 346 | } |
| 347 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 348 | /* FIXME: remove this section once arch/arm/mach-s3c64xx uses dmaengine */ |
| 349 | |
| 350 | static struct s3c2410_dma_client s3c64xx_spi_dma_client = { |
| 351 | .name = "samsung-spi-dma", |
| 352 | }; |
| 353 | |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 354 | static void prepare_dma(struct s3c64xx_spi_dma_data *dma, |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 355 | unsigned len, dma_addr_t buf) |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 356 | { |
| 357 | struct s3c64xx_spi_driver_data *sdd; |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 358 | struct samsung_dma_prep info; |
| 359 | struct samsung_dma_config config; |
| 360 | u32 modecfg; |
Tomasz Figa | b1a8e78 | 2013-08-11 02:33:28 +0200 | [diff] [blame] | 361 | |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 362 | if (dma->direction == DMA_DEV_TO_MEM) { |
| 363 | sdd = container_of((void *)dma, |
| 364 | struct s3c64xx_spi_driver_data, rx_dma); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 365 | config.direction = sdd->rx_dma.direction; |
| 366 | config.fifo = sdd->sfr_start + S3C64XX_SPI_RX_DATA; |
| 367 | config.width = sdd->cur_bpw / 8; |
| 368 | modecfg = readl(sdd->regs + S3C64XX_SPI_MODE_CFG); |
| 369 | config.maxburst = modecfg & S3C64XX_SPI_MODE_4BURST ? |
| 370 | S3C64XX_SPI_DMA_4BURST_LEN : |
| 371 | S3C64XX_SPI_DMA_1BURST_LEN; |
| 372 | |
| 373 | #ifdef CONFIG_ARM64 |
| 374 | sdd->ops->config((unsigned long)sdd->rx_dma.ch, &config); |
| 375 | #else |
| 376 | sdd->ops->config((enum dma_ch)sdd->rx_dma.ch, &config); |
| 377 | #endif |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 378 | } else { |
| 379 | sdd = container_of((void *)dma, |
| 380 | struct s3c64xx_spi_driver_data, tx_dma); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 381 | config.direction = sdd->tx_dma.direction; |
| 382 | config.fifo = sdd->sfr_start + S3C64XX_SPI_TX_DATA; |
| 383 | config.width = sdd->cur_bpw / 8; |
| 384 | modecfg = readl(sdd->regs + S3C64XX_SPI_MODE_CFG); |
| 385 | config.maxburst = modecfg & S3C64XX_SPI_MODE_4BURST ? |
| 386 | S3C64XX_SPI_DMA_4BURST_LEN : |
| 387 | S3C64XX_SPI_DMA_1BURST_LEN; |
| 388 | |
| 389 | #ifdef CONFIG_ARM64 |
| 390 | sdd->ops->config((unsigned long)sdd->tx_dma.ch, &config); |
| 391 | #else |
| 392 | sdd->ops->config((enum dma_ch)sdd->tx_dma.ch, &config); |
| 393 | #endif |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 394 | } |
| 395 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 396 | info.cap = DMA_SLAVE; |
| 397 | info.len = len; |
| 398 | info.fp = s3c64xx_spi_dmacb; |
| 399 | info.fp_param = dma; |
| 400 | info.direction = dma->direction; |
| 401 | info.buf = buf; |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 402 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 403 | #ifdef CONFIG_ARM64 |
| 404 | sdd->ops->prepare((unsigned long)dma->ch, &info); |
| 405 | sdd->ops->trigger((unsigned long)dma->ch); |
| 406 | #else |
| 407 | sdd->ops->prepare((enum dma_ch)dma->ch, &info); |
| 408 | sdd->ops->trigger((enum dma_ch)dma->ch); |
| 409 | #endif |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 410 | |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 411 | } |
| 412 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 413 | static int acquire_dma(struct s3c64xx_spi_driver_data *sdd) |
Andi Shyti | aa4964c | 2016-06-28 11:41:11 +0900 | [diff] [blame] | 414 | { |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 415 | struct samsung_dma_req req; |
| 416 | struct device *dev = &sdd->pdev->dev; |
Andi Shyti | aa4964c | 2016-06-28 11:41:11 +0900 | [diff] [blame] | 417 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 418 | sdd->ops = samsung_dma_get_ops(); |
Andi Shyti | a92e7c3 | 2016-06-28 11:41:12 +0900 | [diff] [blame] | 419 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 420 | req.cap = DMA_SLAVE; |
| 421 | req.client = &s3c64xx_spi_dma_client; |
Andi Shyti | aa4964c | 2016-06-28 11:41:11 +0900 | [diff] [blame] | 422 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 423 | if (sdd->rx_dma.ch == NULL) |
| 424 | sdd->rx_dma.ch = (void *)sdd->ops->request(sdd->rx_dma.dmach, |
| 425 | &req, dev, "rx"); |
| 426 | if (sdd->tx_dma.ch == NULL) |
| 427 | sdd->tx_dma.ch = (void *)sdd->ops->request(sdd->tx_dma.dmach, |
| 428 | &req, dev, "tx"); |
| 429 | |
| 430 | return 1; |
Andi Shyti | aa4964c | 2016-06-28 11:41:11 +0900 | [diff] [blame] | 431 | } |
| 432 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 433 | static void exynos_usi_init(struct s3c64xx_spi_driver_data *sdd); |
| 434 | static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel); |
| 435 | |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 436 | static int s3c64xx_spi_prepare_transfer(struct spi_master *spi) |
| 437 | { |
| 438 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 439 | struct s3c64xx_spi_info *sci = sdd->cntrlr_info; |
| 440 | #ifdef CONFIG_PM |
| 441 | int ret; |
| 442 | #endif |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 443 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 444 | #ifndef CONFIG_PM |
| 445 | if (sci->dma_mode == DMA_MODE) { |
| 446 | /* Acquire DMA channels */ |
| 447 | while (!acquire_dma(sdd)) |
| 448 | usleep_range(10000, 11000); |
| 449 | } |
| 450 | #endif |
Girish K S | d96760f | 2013-06-27 12:26:53 +0530 | [diff] [blame] | 451 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 452 | #ifdef CONFIG_PM |
| 453 | ret = pm_runtime_get_sync(&sdd->pdev->dev); |
| 454 | if(ret < 0) |
| 455 | return ret; |
| 456 | #endif |
| 457 | |
| 458 | if (sci->need_hw_init) { |
| 459 | exynos_usi_init(sdd); |
| 460 | s3c64xx_spi_hwinit(sdd, sdd->port_id); |
| 461 | } |
Mark Brown | fb9d044 | 2013-04-18 18:12:00 +0100 | [diff] [blame] | 462 | |
Arnd Bergmann | 7884372 | 2013-04-11 22:42:03 +0200 | [diff] [blame] | 463 | return 0; |
| 464 | } |
| 465 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 466 | static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi) |
Mark Brown | 3f29588 | 2014-01-16 12:25:46 +0000 | [diff] [blame] | 467 | { |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 468 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi); |
| 469 | #ifdef CONFIG_PM |
| 470 | int ret; |
| 471 | #endif |
Mark Brown | 3f29588 | 2014-01-16 12:25:46 +0000 | [diff] [blame] | 472 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 473 | #ifndef CONFIG_PM |
| 474 | struct s3c64xx_spi_info *sci = sdd->cntrlr_info; |
| 475 | |
| 476 | /* Free DMA channels */ |
| 477 | if (sci->dma_mode == DMA_MODE) { |
| 478 | #ifdef CONFIG_ARM64 |
| 479 | sdd->ops->release((unsigned long)sdd->rx_dma.ch, |
| 480 | &s3c64xx_spi_dma_client); |
| 481 | sdd->ops->release((unsigned long)sdd->tx_dma.ch, |
| 482 | &s3c64xx_spi_dma_client); |
| 483 | #else |
| 484 | sdd->ops->release((enum dma_ch)sdd->rx_dma.ch, |
| 485 | &s3c64xx_spi_dma_client); |
| 486 | sdd->ops->release((enum dma_ch)sdd->tx_dma.ch, |
| 487 | &s3c64xx_spi_dma_client); |
| 488 | #endif |
| 489 | sdd->rx_dma.ch = NULL; |
| 490 | sdd->tx_dma.ch = NULL; |
| 491 | } |
| 492 | #endif |
| 493 | |
| 494 | #ifdef CONFIG_PM |
| 495 | pm_runtime_mark_last_busy(&sdd->pdev->dev); |
| 496 | ret = pm_runtime_put_autosuspend(&sdd->pdev->dev); |
| 497 | if(ret < 0) |
| 498 | return ret; |
| 499 | #endif |
| 500 | |
| 501 | return 0; |
| 502 | } |
| 503 | |
| 504 | static void s3c64xx_spi_dma_stop(struct s3c64xx_spi_driver_data *sdd, |
| 505 | struct s3c64xx_spi_dma_data *dma) |
| 506 | { |
| 507 | #ifdef CONFIG_ARM64 |
| 508 | sdd->ops->stop((unsigned long)dma->ch); |
| 509 | #else |
| 510 | sdd->ops->stop((enum dma_ch)dma->ch); |
| 511 | #endif |
| 512 | } |
| 513 | |
| 514 | static void s3c64xx_dma_debug(struct s3c64xx_spi_driver_data *sdd, |
| 515 | struct s3c64xx_spi_dma_data *dma) |
| 516 | { |
| 517 | #ifdef CONFIG_ARM64 |
| 518 | sdd->ops->debug((unsigned long)dma->ch); |
| 519 | #else |
| 520 | sdd->ops->debug((enum dma_ch)dma->ch); |
| 521 | #endif |
Mark Brown | 3f29588 | 2014-01-16 12:25:46 +0000 | [diff] [blame] | 522 | } |
| 523 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 524 | static void enable_datapath(struct s3c64xx_spi_driver_data *sdd, |
| 525 | struct spi_device *spi, |
| 526 | struct spi_transfer *xfer, int dma_mode) |
| 527 | { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 528 | void __iomem *regs = sdd->regs; |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 529 | u32 modecfg, chcfg, dma_burst_len, packet_cnt_en; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 530 | |
| 531 | chcfg = readl(regs + S3C64XX_SPI_CH_CFG); |
| 532 | chcfg &= ~S3C64XX_SPI_CH_TXCH_ON; |
| 533 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 534 | modecfg = readl(regs + S3C64XX_SPI_MODE_CFG); |
| 535 | modecfg &= ~S3C64XX_SPI_MODE_4BURST; |
| 536 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 537 | if (dma_mode) { |
| 538 | chcfg &= ~S3C64XX_SPI_CH_RXCH_ON; |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 539 | |
| 540 | dma_burst_len = (sdd->cur_bpw / 8) * S3C64XX_SPI_DMA_4BURST_LEN; |
| 541 | if (!(xfer->len % dma_burst_len)) |
| 542 | modecfg |= S3C64XX_SPI_MODE_4BURST; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 543 | } else { |
| 544 | /* Always shift in data in FIFO, even if xfer is Tx only, |
| 545 | * this helps setting PCKT_CNT value for generating clocks |
| 546 | * as exactly needed. |
| 547 | */ |
| 548 | chcfg |= S3C64XX_SPI_CH_RXCH_ON; |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 549 | |
| 550 | packet_cnt_en = readl(regs + S3C64XX_SPI_PACKET_CNT); |
| 551 | packet_cnt_en &= ~S3C64XX_SPI_PACKET_CNT_EN; |
| 552 | writel(packet_cnt_en, regs + S3C64XX_SPI_PACKET_CNT); |
| 553 | |
| 554 | writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff), |
| 555 | regs + S3C64XX_SPI_PACKET_CNT); |
| 556 | |
| 557 | packet_cnt_en = readl(regs + S3C64XX_SPI_PACKET_CNT); |
| 558 | packet_cnt_en |= S3C64XX_SPI_PACKET_CNT_EN; |
| 559 | writel(packet_cnt_en, regs + S3C64XX_SPI_PACKET_CNT); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 560 | } |
| 561 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 562 | writel(modecfg, regs + S3C64XX_SPI_MODE_CFG); |
| 563 | modecfg = readl(regs + S3C64XX_SPI_MODE_CFG); |
| 564 | modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON); |
| 565 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 566 | if (xfer->tx_buf != NULL) { |
| 567 | sdd->state |= TXBUSY; |
| 568 | chcfg |= S3C64XX_SPI_CH_TXCH_ON; |
| 569 | if (dma_mode) { |
| 570 | modecfg |= S3C64XX_SPI_MODE_TXDMA_ON; |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 571 | prepare_dma(&sdd->tx_dma, xfer->len, xfer->tx_dma); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 572 | } else { |
Jassi Brar | 0c92ecf | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 573 | switch (sdd->cur_bpw) { |
| 574 | case 32: |
| 575 | iowrite32_rep(regs + S3C64XX_SPI_TX_DATA, |
| 576 | xfer->tx_buf, xfer->len / 4); |
| 577 | break; |
| 578 | case 16: |
| 579 | iowrite16_rep(regs + S3C64XX_SPI_TX_DATA, |
| 580 | xfer->tx_buf, xfer->len / 2); |
| 581 | break; |
| 582 | default: |
| 583 | iowrite8_rep(regs + S3C64XX_SPI_TX_DATA, |
| 584 | xfer->tx_buf, xfer->len); |
| 585 | break; |
| 586 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 587 | } |
| 588 | } |
| 589 | |
| 590 | if (xfer->rx_buf != NULL) { |
| 591 | sdd->state |= RXBUSY; |
| 592 | |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 593 | if (sdd->port_conf->high_speed && sdd->cur_speed >= 30000000UL |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 594 | && !(sdd->cur_mode & SPI_CPHA)) |
| 595 | chcfg |= S3C64XX_SPI_CH_HS_EN; |
| 596 | |
| 597 | if (dma_mode) { |
| 598 | modecfg |= S3C64XX_SPI_MODE_RXDMA_ON; |
| 599 | chcfg |= S3C64XX_SPI_CH_RXCH_ON; |
| 600 | writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff) |
| 601 | | S3C64XX_SPI_PACKET_CNT_EN, |
| 602 | regs + S3C64XX_SPI_PACKET_CNT); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 603 | prepare_dma(&sdd->rx_dma, xfer->len, xfer->rx_dma); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 604 | } |
| 605 | } |
| 606 | |
| 607 | writel(modecfg, regs + S3C64XX_SPI_MODE_CFG); |
| 608 | writel(chcfg, regs + S3C64XX_SPI_CH_CFG); |
| 609 | } |
| 610 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 611 | static inline void enable_cs(struct s3c64xx_spi_driver_data *sdd, |
| 612 | struct spi_device *spi) |
Girish K S | 7e99555 | 2013-05-20 12:21:32 +0530 | [diff] [blame] | 613 | { |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 614 | struct s3c64xx_spi_csinfo *cs; |
Girish K S | 7e99555 | 2013-05-20 12:21:32 +0530 | [diff] [blame] | 615 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 616 | if (sdd->tgl_spi != NULL) { /* If last device toggled after mssg */ |
| 617 | if (sdd->tgl_spi != spi) { /* if last mssg on diff device */ |
| 618 | /* Deselect the last toggled device */ |
| 619 | cs = sdd->tgl_spi->controller_data; |
| 620 | if(cs->line != 0) |
| 621 | gpio_set_value(cs->line, |
| 622 | spi->mode & SPI_CS_HIGH ? 0 : 1); |
| 623 | /* Quiese the signals */ |
| 624 | writel(spi->mode & SPI_CS_HIGH ? |
| 625 | 0 : S3C64XX_SPI_SLAVE_SIG_INACT, |
| 626 | sdd->regs + S3C64XX_SPI_SLAVE_SEL); |
| 627 | } |
| 628 | sdd->tgl_spi = NULL; |
| 629 | } |
Girish K S | 7e99555 | 2013-05-20 12:21:32 +0530 | [diff] [blame] | 630 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 631 | cs = spi->controller_data; |
| 632 | if(cs->line != 0) |
| 633 | gpio_set_value(cs->line, spi->mode & SPI_CS_HIGH ? 1 : 0); |
Girish K S | 7e99555 | 2013-05-20 12:21:32 +0530 | [diff] [blame] | 634 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 635 | if (cs->cs_mode == AUTO_CS_MODE) { |
| 636 | /* Set auto chip selection */ |
| 637 | writel(readl(sdd->regs + S3C64XX_SPI_SLAVE_SEL) |
| 638 | | S3C64XX_SPI_SLAVE_AUTO |
| 639 | | S3C64XX_SPI_SLAVE_NSC_CNT_2, |
| 640 | sdd->regs + S3C64XX_SPI_SLAVE_SEL); |
| 641 | } else { |
| 642 | /* Start the signals */ |
| 643 | writel(spi->mode & SPI_CS_HIGH ? |
| 644 | S3C64XX_SPI_SLAVE_SIG_INACT : 0, |
| 645 | sdd->regs + S3C64XX_SPI_SLAVE_SEL); |
| 646 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 647 | } |
| 648 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 649 | static int wait_for_xfer(struct s3c64xx_spi_driver_data *sdd, |
| 650 | struct spi_transfer *xfer, int dma_mode) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 651 | { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 652 | void __iomem *regs = sdd->regs; |
| 653 | unsigned long val; |
| 654 | int ms; |
| 655 | |
| 656 | /* millisecs to xfer 'len' bytes @ 'cur_speed' */ |
| 657 | ms = xfer->len * 8 * 1000 / sdd->cur_speed; |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 658 | ms = (ms * 10) + 30; /* some tolerance */ |
| 659 | ms = max(ms, 100); /* minimum timeout */ |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 660 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 661 | if (dma_mode) { |
| 662 | val = msecs_to_jiffies(ms) + 10; |
| 663 | val = wait_for_completion_timeout(&sdd->xfer_completion, val); |
| 664 | } else { |
| 665 | u32 status; |
| 666 | val = msecs_to_loops(ms); |
| 667 | do { |
Jassi Brar | c3f139b | 2010-09-03 10:36:46 +0900 | [diff] [blame] | 668 | status = readl(regs + S3C64XX_SPI_STATUS); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 669 | } while (RX_FIFO_LVL(status, sdd) < xfer->len && --val); |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 670 | } |
Girish K S | 7e99555 | 2013-05-20 12:21:32 +0530 | [diff] [blame] | 671 | |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 672 | if (!val) |
| 673 | return -EIO; |
| 674 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 675 | if (dma_mode) { |
| 676 | u32 status; |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 677 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 678 | /* |
| 679 | * DmaTx returns after simply writing data in the FIFO, |
| 680 | * w/o waiting for real transmission on the bus to finish. |
| 681 | * DmaRx returns only after Dma read data from FIFO which |
| 682 | * needs bus transmission to finish, so we don't worry if |
| 683 | * Xfer involved Rx(with or without Tx). |
| 684 | */ |
| 685 | if (xfer->rx_buf == NULL) { |
| 686 | val = msecs_to_loops(10); |
| 687 | status = readl(regs + S3C64XX_SPI_STATUS); |
| 688 | while ((TX_FIFO_LVL(status, sdd) |
| 689 | || !S3C64XX_SPI_ST_TX_DONE(status, sdd)) |
| 690 | && --val) { |
| 691 | cpu_relax(); |
| 692 | status = readl(regs + S3C64XX_SPI_STATUS); |
| 693 | } |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 694 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 695 | if (!val) |
| 696 | return -EIO; |
| 697 | } |
| 698 | } else { |
| 699 | /* If it was only Tx */ |
| 700 | if (xfer->rx_buf == NULL) { |
| 701 | sdd->state &= ~TXBUSY; |
| 702 | return 0; |
| 703 | } |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 704 | |
| 705 | switch (sdd->cur_bpw) { |
| 706 | case 32: |
| 707 | ioread32_rep(regs + S3C64XX_SPI_RX_DATA, |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 708 | xfer->rx_buf, xfer->len / 4); |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 709 | break; |
| 710 | case 16: |
| 711 | ioread16_rep(regs + S3C64XX_SPI_RX_DATA, |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 712 | xfer->rx_buf, xfer->len / 2); |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 713 | break; |
| 714 | default: |
| 715 | ioread8_rep(regs + S3C64XX_SPI_RX_DATA, |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 716 | xfer->rx_buf, xfer->len); |
Mark Brown | 3700c6e | 2014-01-24 20:05:43 +0000 | [diff] [blame] | 717 | break; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 718 | } |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 719 | sdd->state &= ~RXBUSY; |
| 720 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 721 | |
| 722 | return 0; |
| 723 | } |
| 724 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 725 | static inline void disable_cs(struct s3c64xx_spi_driver_data *sdd, |
| 726 | struct spi_device *spi) |
| 727 | { |
| 728 | struct s3c64xx_spi_csinfo *cs = spi->controller_data; |
| 729 | |
| 730 | if (sdd->tgl_spi == spi) |
| 731 | sdd->tgl_spi = NULL; |
| 732 | |
| 733 | if(cs->line != 0) |
| 734 | gpio_set_value(cs->line, spi->mode & SPI_CS_HIGH ? 0 : 1); |
| 735 | |
| 736 | if (cs->cs_mode != AUTO_CS_MODE) { |
| 737 | /* Quiese the signals */ |
| 738 | writel(spi->mode & SPI_CS_HIGH |
| 739 | ? 0 : S3C64XX_SPI_SLAVE_SIG_INACT, |
| 740 | sdd->regs + S3C64XX_SPI_SLAVE_SEL); |
| 741 | } |
| 742 | } |
| 743 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 744 | static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd) |
| 745 | { |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 746 | struct s3c64xx_spi_info *sci = sdd->cntrlr_info; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 747 | void __iomem *regs = sdd->regs; |
| 748 | u32 val; |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 749 | int ret; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 750 | |
| 751 | /* Disable Clock */ |
Andi Shyti | d9aaf1d | 2016-07-07 16:23:57 +0900 | [diff] [blame] | 752 | if (!sdd->port_conf->clk_from_cmu) { |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 753 | val = readl(regs + S3C64XX_SPI_CLK_CFG); |
| 754 | val &= ~S3C64XX_SPI_ENCLK_ENABLE; |
| 755 | writel(val, regs + S3C64XX_SPI_CLK_CFG); |
| 756 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 757 | |
| 758 | /* Set Polarity and Phase */ |
| 759 | val = readl(regs + S3C64XX_SPI_CH_CFG); |
| 760 | val &= ~(S3C64XX_SPI_CH_SLAVE | |
| 761 | S3C64XX_SPI_CPOL_L | |
| 762 | S3C64XX_SPI_CPHA_B); |
| 763 | |
| 764 | if (sdd->cur_mode & SPI_CPOL) |
| 765 | val |= S3C64XX_SPI_CPOL_L; |
| 766 | |
| 767 | if (sdd->cur_mode & SPI_CPHA) |
| 768 | val |= S3C64XX_SPI_CPHA_B; |
| 769 | |
| 770 | writel(val, regs + S3C64XX_SPI_CH_CFG); |
| 771 | |
| 772 | /* Set Channel & DMA Mode */ |
| 773 | val = readl(regs + S3C64XX_SPI_MODE_CFG); |
| 774 | val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK |
| 775 | | S3C64XX_SPI_MODE_CH_TSZ_MASK); |
| 776 | |
| 777 | switch (sdd->cur_bpw) { |
| 778 | case 32: |
| 779 | val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD; |
Jassi Brar | 0c92ecf | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 780 | val |= S3C64XX_SPI_MODE_CH_TSZ_WORD; |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 781 | if (sci->swap_mode == SWAP_MODE) { |
| 782 | writel(S3C64XX_SPI_SWAP_TX_EN | |
| 783 | S3C64XX_SPI_SWAP_TX_BYTE | |
| 784 | S3C64XX_SPI_SWAP_TX_HALF_WORD | |
| 785 | S3C64XX_SPI_SWAP_RX_EN | |
| 786 | S3C64XX_SPI_SWAP_RX_BYTE | |
| 787 | S3C64XX_SPI_SWAP_RX_HALF_WORD, |
| 788 | regs + S3C64XX_SPI_SWAP_CFG); |
| 789 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 790 | break; |
| 791 | case 16: |
| 792 | val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD; |
Jassi Brar | 0c92ecf | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 793 | val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD; |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 794 | if (sci->swap_mode == SWAP_MODE) { |
| 795 | writel(S3C64XX_SPI_SWAP_TX_EN | |
| 796 | S3C64XX_SPI_SWAP_TX_BYTE | |
| 797 | S3C64XX_SPI_SWAP_RX_EN | |
| 798 | S3C64XX_SPI_SWAP_RX_BYTE, |
| 799 | regs + S3C64XX_SPI_SWAP_CFG); |
| 800 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 801 | break; |
| 802 | default: |
| 803 | val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE; |
Jassi Brar | 0c92ecf | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 804 | val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE; |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 805 | if (sci->swap_mode == SWAP_MODE) |
| 806 | writel(0, regs + S3C64XX_SPI_SWAP_CFG); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 807 | break; |
| 808 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 809 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 810 | if (sci->dbg_mode & SPI_LOOPBACK_MODE) { |
| 811 | dev_err(&sdd->pdev->dev, "Change Loopback mode!\n"); |
| 812 | val |= S3C64XX_SPI_MODE_SELF_LOOPBACK; |
| 813 | } |
| 814 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 815 | writel(val, regs + S3C64XX_SPI_MODE_CFG); |
| 816 | |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 817 | if (sdd->port_conf->clk_from_cmu) { |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 818 | /* There is a quarter-multiplier before the SPI */ |
| 819 | ret = clk_set_rate(sdd->src_clk, sdd->cur_speed * 4); |
| 820 | if (ret < 0) |
| 821 | dev_err(&sdd->pdev->dev, "SPI clk set failed\n"); |
| 822 | |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 823 | } else { |
| 824 | /* Configure Clock */ |
| 825 | val = readl(regs + S3C64XX_SPI_CLK_CFG); |
| 826 | val &= ~S3C64XX_SPI_PSR_MASK; |
| 827 | val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1) |
| 828 | & S3C64XX_SPI_PSR_MASK); |
| 829 | writel(val, regs + S3C64XX_SPI_CLK_CFG); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 830 | |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 831 | /* Enable Clock */ |
| 832 | val = readl(regs + S3C64XX_SPI_CLK_CFG); |
| 833 | val |= S3C64XX_SPI_ENCLK_ENABLE; |
| 834 | writel(val, regs + S3C64XX_SPI_CLK_CFG); |
| 835 | } |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 836 | |
| 837 | if (sci->dbg_mode & SPI_DBG_MODE) { |
| 838 | dev_err(&sdd->pdev->dev, "SPI_MODE_%d", sdd->cur_mode & 0x3); |
| 839 | dev_err(&sdd->pdev->dev, "BTS : %d", sdd->cur_bpw); |
| 840 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 841 | } |
| 842 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 843 | #define XFER_DMAADDR_INVALID DMA_BIT_MASK(36) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 844 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 845 | static int s3c64xx_spi_dma_initialize(struct s3c64xx_spi_driver_data *sdd, |
| 846 | struct spi_message *msg) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 847 | { |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 848 | struct spi_transfer *xfer; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 849 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 850 | /* First mark all xfer unmapped */ |
| 851 | list_for_each_entry(xfer, &msg->transfers, transfer_list) { |
| 852 | xfer->rx_dma = XFER_DMAADDR_INVALID; |
| 853 | xfer->tx_dma = XFER_DMAADDR_INVALID; |
| 854 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 855 | |
Mark Brown | 6bb9c0e | 2013-10-05 00:42:58 +0100 | [diff] [blame] | 856 | return 0; |
| 857 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 858 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 859 | static int s3c64xx_spi_map_one_msg(struct s3c64xx_spi_driver_data *sdd, |
| 860 | struct spi_message *msg, struct spi_transfer *xfer) |
| 861 | { |
| 862 | struct s3c64xx_spi_info *sci = sdd->cntrlr_info; |
| 863 | struct device *dev = &sdd->pdev->dev; |
| 864 | |
| 865 | if ((msg->is_dma_mapped) || (sci->dma_mode != DMA_MODE)) |
| 866 | return 0; |
| 867 | |
| 868 | if (xfer->len <= ((FIFO_LVL_MASK(sdd) >> 1) + 1)) |
| 869 | return 0; |
| 870 | |
| 871 | if (xfer->tx_buf != NULL) { |
| 872 | xfer->tx_dma = dma_map_single(dev, |
| 873 | (void *)xfer->tx_buf, xfer->len, |
| 874 | DMA_TO_DEVICE); |
| 875 | if (dma_mapping_error(dev, xfer->tx_dma)) { |
| 876 | dev_err(dev, "dma_map_single Tx failed\n"); |
| 877 | xfer->tx_dma = XFER_DMAADDR_INVALID; |
| 878 | return -ENOMEM; |
| 879 | } |
| 880 | } |
| 881 | |
| 882 | if (xfer->rx_buf != NULL) { |
| 883 | xfer->rx_dma = dma_map_single(dev, xfer->rx_buf, |
| 884 | xfer->len, DMA_FROM_DEVICE); |
| 885 | if (dma_mapping_error(dev, xfer->rx_dma)) { |
| 886 | dev_err(dev, "dma_map_single Rx failed\n"); |
| 887 | dma_unmap_single(dev, xfer->tx_dma, |
| 888 | xfer->len, DMA_TO_DEVICE); |
| 889 | xfer->tx_dma = XFER_DMAADDR_INVALID; |
| 890 | xfer->rx_dma = XFER_DMAADDR_INVALID; |
| 891 | return -ENOMEM; |
| 892 | } |
| 893 | } |
| 894 | |
| 895 | return 0; |
| 896 | } |
| 897 | |
| 898 | static void s3c64xx_spi_unmap_one_msg(struct s3c64xx_spi_driver_data *sdd, |
| 899 | struct spi_message *msg, struct spi_transfer *xfer) |
| 900 | { |
| 901 | struct s3c64xx_spi_info *sci = sdd->cntrlr_info; |
| 902 | struct device *dev = &sdd->pdev->dev; |
| 903 | |
| 904 | if ((msg->is_dma_mapped) || (sci->dma_mode != DMA_MODE)) |
| 905 | return; |
| 906 | |
| 907 | if (xfer->len <= ((FIFO_LVL_MASK(sdd) >> 1) + 1)) |
| 908 | return; |
| 909 | |
| 910 | if (xfer->rx_buf != NULL |
| 911 | && xfer->rx_dma != XFER_DMAADDR_INVALID) |
| 912 | dma_unmap_single(dev, xfer->rx_dma, |
| 913 | xfer->len, DMA_FROM_DEVICE); |
| 914 | |
| 915 | if (xfer->tx_buf != NULL |
| 916 | && xfer->tx_dma != XFER_DMAADDR_INVALID) |
| 917 | dma_unmap_single(dev, xfer->tx_dma, |
| 918 | xfer->len, DMA_TO_DEVICE); |
| 919 | } |
| 920 | |
| 921 | |
| 922 | static int s3c64xx_spi_transfer_one_message(struct spi_master *master, |
| 923 | struct spi_message *msg) |
Mark Brown | 6bb9c0e | 2013-10-05 00:42:58 +0100 | [diff] [blame] | 924 | { |
| 925 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 926 | struct s3c64xx_spi_info *sci = sdd->cntrlr_info; |
| 927 | struct spi_device *spi = msg->spi; |
| 928 | struct s3c64xx_spi_csinfo *cs = spi->controller_data; |
| 929 | struct spi_transfer *xfer; |
| 930 | int status = 0, cs_toggle = 0; |
| 931 | const void *origin_tx_buf = NULL; |
| 932 | void *origin_rx_buf = NULL; |
| 933 | unsigned target_len = 0, origin_len = 0; |
| 934 | unsigned fifo_lvl = (FIFO_LVL_MASK(sdd) >> 1) + 1; |
Mark Brown | 6bb9c0e | 2013-10-05 00:42:58 +0100 | [diff] [blame] | 935 | u32 speed; |
| 936 | u8 bpw; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 937 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 938 | /* If Master's(controller) state differs from that needed by Slave */ |
| 939 | if (sdd->cur_speed != spi->max_speed_hz |
| 940 | || sdd->cur_mode != spi->mode |
| 941 | || sdd->cur_bpw != spi->bits_per_word) { |
| 942 | sdd->cur_bpw = spi->bits_per_word; |
| 943 | sdd->cur_speed = spi->max_speed_hz; |
Andi Shyti | 11f66f0 | 2016-06-28 11:41:13 +0900 | [diff] [blame] | 944 | sdd->cur_mode = spi->mode; |
Mark Brown | 0732a9d | 2013-10-05 11:51:14 +0100 | [diff] [blame] | 945 | s3c64xx_spi_config(sdd); |
| 946 | } |
| 947 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 948 | if (!(msg->is_dma_mapped) && (sci->dma_mode == DMA_MODE)){ |
| 949 | s3c64xx_spi_dma_initialize(sdd, msg); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 950 | } |
| 951 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 952 | /* Configure feedback delay */ |
| 953 | writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK); |
| 954 | |
| 955 | list_for_each_entry(xfer, &msg->transfers, transfer_list) { |
| 956 | |
| 957 | unsigned long flags; |
| 958 | int use_dma; |
| 959 | |
| 960 | reinit_completion(&sdd->xfer_completion); |
| 961 | |
| 962 | /* Only BPW and Speed may change across transfers */ |
| 963 | bpw = xfer->bits_per_word; |
| 964 | speed = xfer->speed_hz ? : spi->max_speed_hz; |
| 965 | |
| 966 | if (xfer->len % (bpw / 8)) { |
| 967 | dev_err(&spi->dev, |
| 968 | "Xfer length(%u) not a multiple of word size(%u)\n", |
| 969 | xfer->len, bpw / 8); |
| 970 | status = -EIO; |
| 971 | goto out; |
| 972 | } |
| 973 | |
| 974 | if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) { |
| 975 | sdd->cur_bpw = bpw; |
| 976 | sdd->cur_speed = speed; |
| 977 | s3c64xx_spi_config(sdd); |
| 978 | } |
| 979 | |
| 980 | /* verify cpu mode */ |
| 981 | if (sci->dma_mode != DMA_MODE) { |
| 982 | use_dma = 0; |
| 983 | |
| 984 | /* backup original tx, rx buf ptr & xfer length */ |
| 985 | origin_tx_buf = xfer->tx_buf; |
| 986 | origin_rx_buf = xfer->rx_buf; |
| 987 | origin_len = xfer->len; |
| 988 | |
| 989 | target_len = xfer->len; |
| 990 | if (xfer->len > fifo_lvl) |
| 991 | xfer->len = fifo_lvl; |
| 992 | } else { |
| 993 | |
| 994 | /* backup original tx, rx buf ptr & xfer length */ |
| 995 | origin_tx_buf = xfer->tx_buf; |
| 996 | origin_rx_buf = xfer->rx_buf; |
| 997 | origin_len = xfer->len; |
| 998 | |
| 999 | target_len = xfer->len; |
| 1000 | if (xfer->len > S3C64XX_SPI_PACKET_CNT_MAX * sdd->cur_bpw / 8) |
| 1001 | xfer->len = S3C64XX_SPI_PACKET_CNT_MAX * sdd->cur_bpw / 8; |
| 1002 | } |
| 1003 | try_transfer: |
| 1004 | if (sci->dma_mode == DMA_MODE) { |
| 1005 | |
| 1006 | /* Map the transfer if needed */ |
| 1007 | if (s3c64xx_spi_map_one_msg(sdd, msg, xfer)) { |
| 1008 | dev_err(&spi->dev, |
| 1009 | "Xfer: Unable to map message buffers!\n"); |
| 1010 | status = -ENOMEM; |
| 1011 | goto out; |
| 1012 | } |
| 1013 | |
| 1014 | /* Polling method for xfers not bigger than FIFO capacity */ |
| 1015 | if (xfer->len <= fifo_lvl) { |
| 1016 | use_dma = 0; |
| 1017 | } else { |
| 1018 | use_dma = 1; |
| 1019 | } |
| 1020 | } |
| 1021 | |
| 1022 | spin_lock_irqsave(&sdd->lock, flags); |
| 1023 | |
| 1024 | /* Pending only which is to be done */ |
| 1025 | sdd->state &= ~RXBUSY; |
| 1026 | sdd->state &= ~TXBUSY; |
| 1027 | |
| 1028 | if (cs->cs_mode == AUTO_CS_MODE) { |
| 1029 | /* Slave Select */ |
| 1030 | enable_cs(sdd, spi); |
| 1031 | |
| 1032 | enable_datapath(sdd, spi, xfer, use_dma); |
| 1033 | } else { |
| 1034 | enable_datapath(sdd, spi, xfer, use_dma); |
| 1035 | |
| 1036 | /* Slave Select */ |
| 1037 | enable_cs(sdd, spi); |
| 1038 | } |
| 1039 | |
| 1040 | spin_unlock_irqrestore(&sdd->lock, flags); |
| 1041 | |
| 1042 | status = wait_for_xfer(sdd, xfer, use_dma); |
| 1043 | |
| 1044 | if (status) { |
| 1045 | dev_err(&spi->dev, "I/O Error: rx-%d tx-%d res:rx-%c tx-%c len-%d\n", |
| 1046 | xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0, |
| 1047 | (sdd->state & RXBUSY) ? 'f' : 'p', |
| 1048 | (sdd->state & TXBUSY) ? 'f' : 'p', |
| 1049 | xfer->len); |
| 1050 | |
| 1051 | if (use_dma) { |
| 1052 | if (xfer->tx_buf != NULL |
| 1053 | && (sdd->state & TXBUSY)) { |
| 1054 | s3c64xx_dma_debug(sdd, &sdd->tx_dma); |
| 1055 | s3c64xx_spi_dma_stop(sdd, &sdd->tx_dma); |
| 1056 | } |
| 1057 | if (xfer->rx_buf != NULL |
| 1058 | && (sdd->state & RXBUSY)) { |
| 1059 | s3c64xx_dma_debug(sdd, &sdd->rx_dma); |
| 1060 | s3c64xx_spi_dma_stop(sdd, &sdd->rx_dma); |
| 1061 | } |
| 1062 | } |
| 1063 | |
| 1064 | s3c64xx_spi_dump_reg(sdd); |
| 1065 | flush_fifo(sdd); |
| 1066 | |
| 1067 | goto out; |
| 1068 | } |
| 1069 | |
| 1070 | if (xfer->delay_usecs) |
| 1071 | udelay(xfer->delay_usecs); |
| 1072 | |
| 1073 | if (xfer->cs_change) { |
| 1074 | /* Hint that the next mssg is gonna be |
| 1075 | for the same device */ |
| 1076 | if (list_is_last(&xfer->transfer_list, |
| 1077 | &msg->transfers)) |
| 1078 | cs_toggle = 1; |
| 1079 | } |
| 1080 | |
| 1081 | msg->actual_length += xfer->len; |
| 1082 | |
| 1083 | flush_fifo(sdd); |
| 1084 | |
| 1085 | if (sci->dma_mode != DMA_MODE) { |
| 1086 | target_len -= xfer->len; |
| 1087 | |
| 1088 | if (xfer->tx_buf != NULL) |
| 1089 | xfer->tx_buf += xfer->len; |
| 1090 | |
| 1091 | if (xfer->rx_buf != NULL) |
| 1092 | xfer->rx_buf += xfer->len; |
| 1093 | |
| 1094 | if (target_len > 0) { |
| 1095 | if (target_len > fifo_lvl) |
| 1096 | xfer->len = fifo_lvl; |
| 1097 | else |
| 1098 | xfer->len = target_len; |
| 1099 | goto try_transfer; |
| 1100 | } |
| 1101 | |
| 1102 | /* restore original tx, rx buf_ptr & xfer length */ |
| 1103 | xfer->tx_buf = origin_tx_buf; |
| 1104 | xfer->rx_buf = origin_rx_buf; |
| 1105 | xfer->len = origin_len; |
| 1106 | } else { |
| 1107 | |
| 1108 | s3c64xx_spi_unmap_one_msg(sdd, msg, xfer); |
| 1109 | |
| 1110 | target_len -= xfer->len; |
| 1111 | |
| 1112 | if (xfer->tx_buf != NULL) |
| 1113 | xfer->tx_buf += xfer->len; |
| 1114 | |
| 1115 | if (xfer->rx_buf != NULL) |
| 1116 | xfer->rx_buf += xfer->len; |
| 1117 | |
| 1118 | if (target_len > 0) { |
| 1119 | if (target_len > S3C64XX_SPI_PACKET_CNT_MAX * sdd->cur_bpw / 8) |
| 1120 | xfer->len = S3C64XX_SPI_PACKET_CNT_MAX * sdd->cur_bpw / 8; |
| 1121 | else |
| 1122 | xfer->len = target_len; |
| 1123 | goto try_transfer; |
| 1124 | } |
| 1125 | |
| 1126 | /* restore original tx, rx buf_ptr & xfer length */ |
| 1127 | xfer->tx_buf = origin_tx_buf; |
| 1128 | xfer->rx_buf = origin_rx_buf; |
| 1129 | xfer->len = origin_len; |
| 1130 | } |
| 1131 | } |
| 1132 | |
| 1133 | out: |
| 1134 | if (!cs_toggle || status) |
| 1135 | disable_cs(sdd, spi); |
| 1136 | else |
| 1137 | sdd->tgl_spi = spi; |
| 1138 | |
| 1139 | msg->status = status; |
| 1140 | |
| 1141 | spi_finalize_current_message(master); |
| 1142 | |
| 1143 | return 0; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1144 | } |
| 1145 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1146 | static struct s3c64xx_spi_csinfo *s3c64xx_get_slave_ctrldata( |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1147 | struct spi_device *spi) |
| 1148 | { |
| 1149 | struct s3c64xx_spi_csinfo *cs; |
Arnd Bergmann | 4732cc6 | 2012-08-04 11:18:20 +0000 | [diff] [blame] | 1150 | struct device_node *slave_np, *data_np = NULL; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1151 | u32 fb_delay = 0; |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1152 | u32 cs_mode = 0; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1153 | |
| 1154 | slave_np = spi->dev.of_node; |
| 1155 | if (!slave_np) { |
| 1156 | dev_err(&spi->dev, "device node not found\n"); |
| 1157 | return ERR_PTR(-EINVAL); |
| 1158 | } |
| 1159 | |
Srinivas Kandagatla | 06455bb | 2012-09-18 08:10:49 +0100 | [diff] [blame] | 1160 | data_np = of_get_child_by_name(slave_np, "controller-data"); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1161 | if (!data_np) { |
| 1162 | dev_err(&spi->dev, "child node 'controller-data' not found\n"); |
| 1163 | return ERR_PTR(-EINVAL); |
| 1164 | } |
| 1165 | |
| 1166 | cs = kzalloc(sizeof(*cs), GFP_KERNEL); |
| 1167 | if (!cs) { |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1168 | dev_err(&spi->dev, "could not allocate memory for controller data\n"); |
Srinivas Kandagatla | 06455bb | 2012-09-18 08:10:49 +0100 | [diff] [blame] | 1169 | of_node_put(data_np); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1170 | return ERR_PTR(-ENOMEM); |
| 1171 | } |
| 1172 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1173 | if (of_get_property(data_np, "cs-gpio", NULL)) { |
| 1174 | cs->line = of_get_named_gpio(data_np, "cs-gpio", 0); |
| 1175 | if (!gpio_is_valid(cs->line)) |
| 1176 | cs->line = 0; |
| 1177 | } else { |
| 1178 | cs->line = 0; |
| 1179 | } |
| 1180 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1181 | of_property_read_u32(data_np, "samsung,spi-feedback-delay", &fb_delay); |
| 1182 | cs->fb_delay = fb_delay; |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1183 | |
| 1184 | if (of_property_read_u32(data_np, |
| 1185 | "samsung,spi-chip-select-mode", &cs_mode)) { |
| 1186 | cs->cs_mode = AUTO_CS_MODE; |
| 1187 | } else { |
| 1188 | if (cs_mode) |
| 1189 | cs->cs_mode = AUTO_CS_MODE; |
| 1190 | else |
| 1191 | cs->cs_mode = MANUAL_CS_MODE; |
| 1192 | } |
| 1193 | |
Srinivas Kandagatla | 06455bb | 2012-09-18 08:10:49 +0100 | [diff] [blame] | 1194 | of_node_put(data_np); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1195 | return cs; |
| 1196 | } |
| 1197 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1198 | /* |
| 1199 | * Here we only check the validity of requested configuration |
| 1200 | * and save the configuration in a local data-structure. |
| 1201 | * The controller is actually configured only just before we |
| 1202 | * get a message to transfer. |
| 1203 | */ |
| 1204 | static int s3c64xx_spi_setup(struct spi_device *spi) |
| 1205 | { |
| 1206 | struct s3c64xx_spi_csinfo *cs = spi->controller_data; |
| 1207 | struct s3c64xx_spi_driver_data *sdd; |
Jassi Brar | ad7de72 | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 1208 | struct s3c64xx_spi_info *sci; |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1209 | struct spi_message *msg; |
| 1210 | unsigned long flags; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1211 | int err; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1212 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1213 | sdd = spi_master_get_devdata(spi->master); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1214 | if (!cs && spi->dev.of_node) { |
Matthias Brugger | 5c725b3 | 2013-03-26 10:27:35 +0100 | [diff] [blame] | 1215 | cs = s3c64xx_get_slave_ctrldata(spi); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1216 | spi->controller_data = cs; |
| 1217 | } |
| 1218 | |
| 1219 | if (IS_ERR_OR_NULL(cs)) { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1220 | dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select); |
| 1221 | return -ENODEV; |
| 1222 | } |
| 1223 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1224 | #ifdef CONFIG_ESE_SECURE |
| 1225 | if (sdd->port_id == CONFIG_ESE_SECURE_SPI_PORT) { |
| 1226 | dev_info(&spi->dev, |
| 1227 | "spi configuration for secure channel is skipped(eSE)\n"); |
| 1228 | return 0; |
| 1229 | } |
| 1230 | #endif |
| 1231 | |
| 1232 | #ifdef ENABLE_SENSORS_FPRINT_SECURE |
| 1233 | if (sdd->port_id == CONFIG_SENSORS_FP_SPI_NUMBER) { |
| 1234 | dev_info(&spi->dev, |
| 1235 | "spi configuration for secure channel is skipped(FP)\n"); |
| 1236 | return 0; |
| 1237 | } |
| 1238 | #endif |
Tomasz Figa | 0149871 | 2013-08-11 02:33:29 +0200 | [diff] [blame] | 1239 | if (!spi_get_ctldata(spi)) { |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1240 | if(cs->line != 0) { |
| 1241 | err = gpio_request_one(cs->line, GPIOF_OUT_INIT_HIGH, |
Naveen Krishna Chatradhi | 306972c | 2014-07-16 17:19:08 +0200 | [diff] [blame] | 1242 | dev_name(&spi->dev)); |
| 1243 | if (err) { |
| 1244 | dev_err(&spi->dev, |
| 1245 | "Failed to get /CS gpio [%d]: %d\n", |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1246 | cs->line, err); |
Naveen Krishna Chatradhi | 306972c | 2014-07-16 17:19:08 +0200 | [diff] [blame] | 1247 | goto err_gpio_req; |
| 1248 | } |
Thomas Abraham | 1c20c20 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1249 | } |
Thomas Abraham | 1c20c20 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1250 | |
Girish K S | 3146bee | 2013-06-21 11:26:12 +0530 | [diff] [blame] | 1251 | spi_set_ctldata(spi, cs); |
Tomasz Figa | 0149871 | 2013-08-11 02:33:29 +0200 | [diff] [blame] | 1252 | } |
Girish K S | 3146bee | 2013-06-21 11:26:12 +0530 | [diff] [blame] | 1253 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1254 | sci = sdd->cntrlr_info; |
| 1255 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1256 | spin_lock_irqsave(&sdd->lock, flags); |
| 1257 | |
| 1258 | list_for_each_entry(msg, &sdd->queue, queue) { |
| 1259 | /* Is some mssg is already queued for this device */ |
| 1260 | if (msg->spi == spi) { |
| 1261 | dev_err(&spi->dev, |
| 1262 | "setup: attempt while mssg in queue!\n"); |
| 1263 | spin_unlock_irqrestore(&sdd->lock, flags); |
| 1264 | err = -EBUSY; |
| 1265 | goto err_msgq; |
| 1266 | } |
| 1267 | } |
| 1268 | |
| 1269 | spin_unlock_irqrestore(&sdd->lock, flags); |
| 1270 | |
| 1271 | if (spi->bits_per_word != 8 |
| 1272 | && spi->bits_per_word != 16 |
| 1273 | && spi->bits_per_word != 32) { |
| 1274 | dev_err(&spi->dev, "setup: %dbits/wrd not supported!\n", |
| 1275 | spi->bits_per_word); |
| 1276 | err = -EINVAL; |
| 1277 | goto setup_exit; |
| 1278 | } |
| 1279 | |
| 1280 | #ifdef CONFIG_PM |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1281 | pm_runtime_get_sync(&sdd->pdev->dev); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1282 | #endif |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1283 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1284 | /* Check if we can provide the requested rate */ |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1285 | if (!sdd->port_conf->clk_from_cmu) { |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 1286 | u32 psr, speed; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1287 | |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 1288 | /* Max possible */ |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1289 | speed = (unsigned int)clk_get_rate(sdd->src_clk) / 2 / (0 + 1); |
| 1290 | if (!speed) { |
| 1291 | dev_err(&spi->dev, "clock rate of speed is 0\n"); |
| 1292 | err = -EINVAL; |
| 1293 | goto setup_exit; |
| 1294 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1295 | |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 1296 | if (spi->max_speed_hz > speed) |
| 1297 | spi->max_speed_hz = speed; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1298 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1299 | psr = (unsigned int)clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1; |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 1300 | psr &= S3C64XX_SPI_PSR_MASK; |
| 1301 | if (psr == S3C64XX_SPI_PSR_MASK) |
| 1302 | psr--; |
| 1303 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1304 | speed = (unsigned int)clk_get_rate(sdd->src_clk) / 2 / (psr + 1); |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 1305 | if (spi->max_speed_hz < speed) { |
| 1306 | if (psr+1 < S3C64XX_SPI_PSR_MASK) { |
| 1307 | psr++; |
| 1308 | } else { |
| 1309 | err = -EINVAL; |
| 1310 | goto setup_exit; |
| 1311 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1312 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1313 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1314 | speed = (unsigned int)clk_get_rate(sdd->src_clk) / 2 / (psr + 1); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1315 | if (spi->max_speed_hz >= speed) { |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 1316 | spi->max_speed_hz = speed; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1317 | } else { |
Mark Brown | e1b0f0d | 2012-12-20 18:27:31 +0000 | [diff] [blame] | 1318 | dev_err(&spi->dev, "Can't set %dHz transfer speed\n", |
| 1319 | spi->max_speed_hz); |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 1320 | err = -EINVAL; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1321 | goto setup_exit; |
| 1322 | } |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 1323 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1324 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1325 | disable_cs(sdd, spi); |
| 1326 | |
| 1327 | #ifdef CONFIG_PM |
Heiner Kallweit | 483867e | 2015-09-03 22:39:36 +0200 | [diff] [blame] | 1328 | pm_runtime_mark_last_busy(&sdd->pdev->dev); |
| 1329 | pm_runtime_put_autosuspend(&sdd->pdev->dev); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1330 | #endif |
| 1331 | |
| 1332 | if (sci->dbg_mode & SPI_DBG_MODE) { |
| 1333 | dev_err(&spi->dev, "SPI feedback-delay : %d\n", cs->fb_delay); |
| 1334 | dev_err(&spi->dev, "SPI clock : %u(%lu)\n", |
| 1335 | sdd->cur_speed, clk_get_rate(sdd->src_clk)); |
| 1336 | dev_err(&spi->dev, "SPI %s CS mode", cs->cs_mode ? "AUTO" : "MANUAL"); |
| 1337 | } |
Andi Shyti | aa4964c | 2016-06-28 11:41:11 +0900 | [diff] [blame] | 1338 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1339 | return 0; |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1340 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1341 | setup_exit: |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1342 | /* setup() returns with device de-selected */ |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1343 | disable_cs(sdd, spi); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1344 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1345 | err_msgq: |
| 1346 | gpio_free(cs->line); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1347 | spi_set_ctldata(spi, NULL); |
| 1348 | |
| 1349 | err_gpio_req: |
Sylwester Nawrocki | 5bee3b9 | 2012-09-13 16:31:30 +0200 | [diff] [blame] | 1350 | if (spi->dev.of_node) |
| 1351 | kfree(cs); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1352 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1353 | return err; |
| 1354 | } |
| 1355 | |
Thomas Abraham | 1c20c20 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1356 | static void s3c64xx_spi_cleanup(struct spi_device *spi) |
| 1357 | { |
| 1358 | struct s3c64xx_spi_csinfo *cs = spi_get_ctldata(spi); |
| 1359 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1360 | if (cs) { |
| 1361 | gpio_free(cs->line); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1362 | if (spi->dev.of_node) |
| 1363 | kfree(cs); |
| 1364 | } |
Thomas Abraham | 1c20c20 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1365 | spi_set_ctldata(spi, NULL); |
| 1366 | } |
| 1367 | |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1368 | static irqreturn_t s3c64xx_spi_irq(int irq, void *data) |
| 1369 | { |
| 1370 | struct s3c64xx_spi_driver_data *sdd = data; |
| 1371 | struct spi_master *spi = sdd->master; |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 1372 | unsigned int val, clr = 0; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1373 | |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 1374 | val = readl(sdd->regs + S3C64XX_SPI_STATUS); |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1375 | |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 1376 | if (val & S3C64XX_SPI_ST_RX_OVERRUN_ERR) { |
| 1377 | clr = S3C64XX_SPI_PND_RX_OVERRUN_CLR; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1378 | dev_err(&spi->dev, "RX overrun\n"); |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 1379 | } |
| 1380 | if (val & S3C64XX_SPI_ST_RX_UNDERRUN_ERR) { |
| 1381 | clr |= S3C64XX_SPI_PND_RX_UNDERRUN_CLR; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1382 | dev_err(&spi->dev, "RX underrun\n"); |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 1383 | } |
| 1384 | if (val & S3C64XX_SPI_ST_TX_OVERRUN_ERR) { |
| 1385 | clr |= S3C64XX_SPI_PND_TX_OVERRUN_CLR; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1386 | dev_err(&spi->dev, "TX overrun\n"); |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 1387 | } |
| 1388 | if (val & S3C64XX_SPI_ST_TX_UNDERRUN_ERR) { |
| 1389 | clr |= S3C64XX_SPI_PND_TX_UNDERRUN_CLR; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1390 | dev_err(&spi->dev, "TX underrun\n"); |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 1391 | } |
| 1392 | |
| 1393 | /* Clear the pending irq by setting and then clearing it */ |
| 1394 | writel(clr, sdd->regs + S3C64XX_SPI_PENDING_CLR); |
| 1395 | writel(0, sdd->regs + S3C64XX_SPI_PENDING_CLR); |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1396 | |
| 1397 | return IRQ_HANDLED; |
| 1398 | } |
| 1399 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1400 | static void exynos_usi_init(struct s3c64xx_spi_driver_data *sdd) |
| 1401 | { |
| 1402 | void __iomem *regs = sdd->regs; |
| 1403 | |
| 1404 | /* USI_RESET is active High signal. |
| 1405 | * Reset value of USI_RESET is 'h1 to drive stable value to PAD. |
| 1406 | * Due to this feature, the USI_RESET must be cleared (set as '0') |
| 1407 | * before transaction starts. |
| 1408 | */ |
| 1409 | #ifdef CONFIG_ESE_SECURE |
| 1410 | if (sdd->port_id == CONFIG_ESE_SECURE_SPI_PORT) |
| 1411 | return; |
| 1412 | #endif |
| 1413 | |
| 1414 | #ifdef ENABLE_SENSORS_FPRINT_SECURE |
| 1415 | if (sdd->port_id == CONFIG_SENSORS_FP_SPI_NUMBER) |
| 1416 | return; |
| 1417 | #endif |
| 1418 | writel(USI_RESET, regs + USI_CON); |
| 1419 | } |
| 1420 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1421 | static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel) |
| 1422 | { |
Jassi Brar | ad7de72 | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 1423 | struct s3c64xx_spi_info *sci = sdd->cntrlr_info; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1424 | void __iomem *regs = sdd->regs; |
| 1425 | unsigned int val; |
| 1426 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1427 | #ifdef CONFIG_ESE_SECURE |
| 1428 | if (channel == CONFIG_ESE_SECURE_SPI_PORT) |
| 1429 | return; |
| 1430 | #endif |
| 1431 | |
| 1432 | #ifdef ENABLE_SENSORS_FPRINT_SECURE |
| 1433 | if (channel == CONFIG_SENSORS_FP_SPI_NUMBER) |
| 1434 | return; |
| 1435 | #endif |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1436 | sdd->cur_speed = 0; |
| 1437 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1438 | writel(S3C64XX_SPI_SLAVE_SIG_INACT, sdd->regs + S3C64XX_SPI_SLAVE_SEL); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1439 | |
| 1440 | /* Disable Interrupts - we use Polling if not DMA mode */ |
| 1441 | writel(0, regs + S3C64XX_SPI_INT_EN); |
| 1442 | |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1443 | if (!sdd->port_conf->clk_from_cmu) |
Jassi Brar | b42a81c | 2010-09-29 17:31:33 +0900 | [diff] [blame] | 1444 | writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT, |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1445 | regs + S3C64XX_SPI_CLK_CFG); |
| 1446 | writel(0, regs + S3C64XX_SPI_MODE_CFG); |
| 1447 | writel(0, regs + S3C64XX_SPI_PACKET_CNT); |
| 1448 | |
Girish K S | 375981f | 2013-03-13 12:13:30 +0530 | [diff] [blame] | 1449 | /* Clear any irq pending bits, should set and clear the bits */ |
| 1450 | val = S3C64XX_SPI_PND_RX_OVERRUN_CLR | |
| 1451 | S3C64XX_SPI_PND_RX_UNDERRUN_CLR | |
| 1452 | S3C64XX_SPI_PND_TX_OVERRUN_CLR | |
| 1453 | S3C64XX_SPI_PND_TX_UNDERRUN_CLR; |
| 1454 | writel(val, regs + S3C64XX_SPI_PENDING_CLR); |
| 1455 | writel(0, regs + S3C64XX_SPI_PENDING_CLR); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1456 | |
| 1457 | writel(0, regs + S3C64XX_SPI_SWAP_CFG); |
| 1458 | |
| 1459 | val = readl(regs + S3C64XX_SPI_MODE_CFG); |
| 1460 | val &= ~S3C64XX_SPI_MODE_4BURST; |
| 1461 | val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF); |
| 1462 | val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF); |
| 1463 | writel(val, regs + S3C64XX_SPI_MODE_CFG); |
| 1464 | |
| 1465 | flush_fifo(sdd); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1466 | |
| 1467 | sci->need_hw_init = 0; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1468 | } |
| 1469 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1470 | #ifdef CONFIG_OF |
Jingoo Han | 75bf336 | 2013-01-31 15:25:01 +0900 | [diff] [blame] | 1471 | static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev) |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1472 | { |
| 1473 | struct s3c64xx_spi_info *sci; |
| 1474 | u32 temp; |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1475 | const char *domain; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1476 | |
| 1477 | sci = devm_kzalloc(dev, sizeof(*sci), GFP_KERNEL); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1478 | if (!sci) { |
| 1479 | dev_err(dev, "memory allocation for spi_info failed\n"); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1480 | return ERR_PTR(-ENOMEM); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1481 | } |
| 1482 | |
| 1483 | if (of_get_property(dev->of_node, "dma-mode", NULL)) |
| 1484 | sci->dma_mode = DMA_MODE; |
| 1485 | else |
| 1486 | sci->dma_mode = CPU_MODE; |
| 1487 | |
| 1488 | if (of_get_property(dev->of_node, "swap-mode", NULL)) |
| 1489 | sci->swap_mode = SWAP_MODE; |
| 1490 | else |
| 1491 | sci->swap_mode = NO_SWAP_MODE; |
| 1492 | |
| 1493 | if (of_get_property(dev->of_node, "secure-mode", NULL)) |
| 1494 | sci->secure_mode = SECURE_MODE; |
| 1495 | else |
| 1496 | sci->secure_mode = NONSECURE_MODE; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1497 | |
| 1498 | if (of_property_read_u32(dev->of_node, "samsung,spi-src-clk", &temp)) { |
Jingoo Han | 75bf336 | 2013-01-31 15:25:01 +0900 | [diff] [blame] | 1499 | dev_warn(dev, "spi bus clock parent not specified, using clock at index 0 as parent\n"); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1500 | sci->src_clk_nr = 0; |
| 1501 | } else { |
| 1502 | sci->src_clk_nr = temp; |
| 1503 | } |
| 1504 | |
| 1505 | if (of_property_read_u32(dev->of_node, "num-cs", &temp)) { |
Jingoo Han | 75bf336 | 2013-01-31 15:25:01 +0900 | [diff] [blame] | 1506 | dev_warn(dev, "number of chip select lines not specified, assuming 1 chip select line\n"); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1507 | sci->num_cs = 1; |
| 1508 | } else { |
| 1509 | sci->num_cs = temp; |
| 1510 | } |
| 1511 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1512 | sci->domain = DOMAIN_TOP; |
| 1513 | if (!of_property_read_string(dev->of_node, "domain", &domain)) { |
| 1514 | if (strncmp(domain, "isp", 3) == 0) |
| 1515 | sci->domain = DOMAIN_ISP; |
| 1516 | else if (strncmp(domain, "cam1", 4) == 0) |
| 1517 | sci->domain = DOMAIN_CAM1; |
| 1518 | } |
Andi Shyti | a92e7c3 | 2016-06-28 11:41:12 +0900 | [diff] [blame] | 1519 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1520 | return sci; |
| 1521 | } |
| 1522 | #else |
| 1523 | static struct s3c64xx_spi_info *s3c64xx_spi_parse_dt(struct device *dev) |
| 1524 | { |
Jingoo Han | 8074cf0 | 2013-07-30 16:58:59 +0900 | [diff] [blame] | 1525 | return dev_get_platdata(dev); |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1526 | } |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1527 | #endif |
| 1528 | |
| 1529 | static const struct of_device_id s3c64xx_spi_dt_match[]; |
| 1530 | |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1531 | static inline struct s3c64xx_spi_port_config *s3c64xx_spi_get_port_config( |
| 1532 | struct platform_device *pdev) |
| 1533 | { |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1534 | #ifdef CONFIG_OF |
| 1535 | if (pdev->dev.of_node) { |
| 1536 | const struct of_device_id *match; |
| 1537 | match = of_match_node(s3c64xx_spi_dt_match, pdev->dev.of_node); |
| 1538 | return (struct s3c64xx_spi_port_config *)match->data; |
| 1539 | } |
| 1540 | #endif |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1541 | return (struct s3c64xx_spi_port_config *) |
| 1542 | platform_get_device_id(pdev)->driver_data; |
| 1543 | } |
| 1544 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1545 | #ifdef CONFIG_CPU_IDLE |
| 1546 | static int s3c64xx_spi_notifier(struct notifier_block *self, |
| 1547 | unsigned long cmd, void *v) |
| 1548 | { |
| 1549 | struct s3c64xx_spi_info *sci; |
| 1550 | |
| 1551 | switch (cmd) { |
| 1552 | case LPA_EXIT: |
| 1553 | list_for_each_entry(sci, &drvdata_list, node) |
| 1554 | sci->need_hw_init = 1; |
| 1555 | break; |
| 1556 | } |
| 1557 | |
| 1558 | return NOTIFY_OK; |
| 1559 | } |
| 1560 | |
| 1561 | static struct notifier_block s3c64xx_spi_notifier_block = { |
| 1562 | .notifier_call = s3c64xx_spi_notifier, |
| 1563 | }; |
| 1564 | #endif /* CONFIG_CPU_IDLE */ |
| 1565 | |
Grant Likely | 2deff8d | 2013-02-05 13:27:35 +0000 | [diff] [blame] | 1566 | static int s3c64xx_spi_probe(struct platform_device *pdev) |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1567 | { |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1568 | struct resource *mem_res; |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1569 | struct resource *res; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1570 | struct s3c64xx_spi_driver_data *sdd; |
Jingoo Han | 8074cf0 | 2013-07-30 16:58:59 +0900 | [diff] [blame] | 1571 | struct s3c64xx_spi_info *sci = dev_get_platdata(&pdev->dev); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1572 | struct spi_master *master; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1573 | int ret, irq; |
Padmavathi Venna | a24d850 | 2011-11-02 20:04:19 +0900 | [diff] [blame] | 1574 | char clk_name[16]; |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1575 | int fifosize; |
| 1576 | |
| 1577 | ret = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(36)); |
| 1578 | if (ret) |
| 1579 | return ret; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1580 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1581 | if (!sci && pdev->dev.of_node) { |
| 1582 | sci = s3c64xx_spi_parse_dt(&pdev->dev); |
| 1583 | if (IS_ERR(sci)) |
| 1584 | return PTR_ERR(sci); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1585 | } |
| 1586 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1587 | if (!sci) { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1588 | dev_err(&pdev->dev, "platform_data missing!\n"); |
| 1589 | return -ENODEV; |
| 1590 | } |
| 1591 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1592 | #if !defined(CONFIG_VIDEO_EXYNOS_FIMC_IS) && !defined(CONFIG_VIDEO_EXYNOS_FIMC_IS2) |
| 1593 | if (sci->domain != DOMAIN_TOP) |
| 1594 | return -ENODEV; |
| 1595 | #endif |
| 1596 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1597 | mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 1598 | if (mem_res == NULL) { |
| 1599 | dev_err(&pdev->dev, "Unable to get SPI MEM resource\n"); |
| 1600 | return -ENXIO; |
| 1601 | } |
| 1602 | |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1603 | irq = platform_get_irq(pdev, 0); |
| 1604 | if (irq < 0) { |
| 1605 | dev_warn(&pdev->dev, "Failed to get IRQ: %d\n", irq); |
| 1606 | return irq; |
| 1607 | } |
| 1608 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1609 | master = spi_alloc_master(&pdev->dev, |
| 1610 | sizeof(struct s3c64xx_spi_driver_data)); |
| 1611 | if (master == NULL) { |
| 1612 | dev_err(&pdev->dev, "Unable to allocate SPI Master\n"); |
| 1613 | return -ENOMEM; |
| 1614 | } |
| 1615 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1616 | platform_set_drvdata(pdev, master); |
| 1617 | |
| 1618 | sdd = spi_master_get_devdata(master); |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1619 | sdd->port_conf = s3c64xx_spi_get_port_config(pdev); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1620 | sdd->master = master; |
| 1621 | sdd->cntrlr_info = sci; |
| 1622 | sdd->pdev = pdev; |
| 1623 | sdd->sfr_start = mem_res->start; |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1624 | sdd->is_probed = 0; |
| 1625 | sdd->ops = NULL; |
| 1626 | |
| 1627 | #ifdef CONFIG_ARM64_EXYNOS_CPUIDLE |
| 1628 | sdd->idle_ip_index = exynos_get_idle_ip_index(dev_name(&pdev->dev)); |
| 1629 | #endif |
| 1630 | |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1631 | if (pdev->dev.of_node) { |
| 1632 | ret = of_alias_get_id(pdev->dev.of_node, "spi"); |
| 1633 | if (ret < 0) { |
Jingoo Han | 75bf336 | 2013-01-31 15:25:01 +0900 | [diff] [blame] | 1634 | dev_err(&pdev->dev, "failed to get alias id, errno %d\n", |
| 1635 | ret); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1636 | goto err0; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1637 | } |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1638 | pdev->id = sdd->port_id = ret; |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1639 | } else { |
| 1640 | sdd->port_id = pdev->id; |
| 1641 | } |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1642 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1643 | if(sdd->port_id >= MAX_SPI_PORTS) { |
| 1644 | dev_err(&pdev->dev, "the port %d exceeded MAX_SPI_PORTS(%d)\n" |
| 1645 | , sdd->port_id, MAX_SPI_PORTS); |
| 1646 | goto err0; |
| 1647 | } |
| 1648 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1649 | sdd->cur_bpw = 8; |
| 1650 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1651 | if (sci->dma_mode == DMA_MODE) { |
| 1652 | if (!sdd->pdev->dev.of_node) { |
| 1653 | res = platform_get_resource(pdev, IORESOURCE_DMA, 0); |
| 1654 | if (!res) { |
| 1655 | dev_err(&pdev->dev, |
| 1656 | "Unable to get SPI tx dma resource\n"); |
| 1657 | return -ENXIO; |
| 1658 | } |
| 1659 | sdd->tx_dma.dmach = res->start; |
| 1660 | |
| 1661 | res = platform_get_resource(pdev, IORESOURCE_DMA, 1); |
| 1662 | if (!res) { |
| 1663 | dev_err(&pdev->dev, |
| 1664 | "Unable to get SPI rx dma resource\n"); |
| 1665 | return -ENXIO; |
| 1666 | } |
| 1667 | sdd->rx_dma.dmach = res->start; |
| 1668 | } |
| 1669 | |
| 1670 | sdd->tx_dma.direction = DMA_MEM_TO_DEV; |
| 1671 | sdd->rx_dma.direction = DMA_DEV_TO_MEM; |
| 1672 | } |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 1673 | |
| 1674 | master->dev.of_node = pdev->dev.of_node; |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1675 | master->bus_num = sdd->port_id; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1676 | master->setup = s3c64xx_spi_setup; |
Thomas Abraham | 1c20c20 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1677 | master->cleanup = s3c64xx_spi_cleanup; |
Mark Brown | ad2a99a | 2012-02-15 14:48:32 -0800 | [diff] [blame] | 1678 | master->prepare_transfer_hardware = s3c64xx_spi_prepare_transfer; |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1679 | master->transfer_one_message = s3c64xx_spi_transfer_one_message; |
| 1680 | master->unprepare_transfer_hardware = s3c64xx_spi_unprepare_transfer; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1681 | master->num_chipselect = sci->num_cs; |
| 1682 | master->dma_alignment = 8; |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1683 | master->bits_per_word_mask = BIT(32 - 1) | BIT(16 - 1) | BIT(8 - 1); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1684 | /* the spi->mode bits understood by this driver: */ |
| 1685 | master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH; |
| 1686 | |
Thierry Reding | b0ee560 | 2013-01-21 11:09:18 +0100 | [diff] [blame] | 1687 | sdd->regs = devm_ioremap_resource(&pdev->dev, mem_res); |
| 1688 | if (IS_ERR(sdd->regs)) { |
| 1689 | ret = PTR_ERR(sdd->regs); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1690 | goto err0; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1691 | } |
| 1692 | |
Thomas Abraham | 00ab539 | 2013-04-15 20:42:57 -0700 | [diff] [blame] | 1693 | if (sci->cfg_gpio && sci->cfg_gpio()) { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1694 | dev_err(&pdev->dev, "Unable to config gpio\n"); |
| 1695 | ret = -EBUSY; |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1696 | goto err0; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1697 | } |
| 1698 | |
| 1699 | /* Setup clocks */ |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1700 | sdd->clk = devm_clk_get(&pdev->dev, "gate_spi_clk"); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1701 | if (IS_ERR(sdd->clk)) { |
| 1702 | dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n"); |
| 1703 | ret = PTR_ERR(sdd->clk); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1704 | goto err0; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1705 | } |
| 1706 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1707 | sdd->src_clk = devm_clk_get(&pdev->dev, "ipclk_spi"); |
Jassi Brar | b0d5d6e | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 1708 | if (IS_ERR(sdd->src_clk)) { |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1709 | dev_err(&pdev->dev, |
Padmavathi Venna | a24d850 | 2011-11-02 20:04:19 +0900 | [diff] [blame] | 1710 | "Unable to acquire clock '%s'\n", clk_name); |
Jassi Brar | b0d5d6e | 2010-01-20 13:49:44 -0700 | [diff] [blame] | 1711 | ret = PTR_ERR(sdd->src_clk); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1712 | goto err2; |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1713 | } |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1714 | #ifdef CONFIG_PM |
Heiner Kallweit | 483867e | 2015-09-03 22:39:36 +0200 | [diff] [blame] | 1715 | pm_runtime_use_autosuspend(&pdev->dev); |
Heiner Kallweit | 483867e | 2015-09-03 22:39:36 +0200 | [diff] [blame] | 1716 | pm_runtime_enable(&pdev->dev); |
| 1717 | pm_runtime_get_sync(&pdev->dev); |
| 1718 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1719 | sdd->pinctrl = devm_pinctrl_get(&pdev->dev); |
| 1720 | if (IS_ERR(sdd->pinctrl)) { |
| 1721 | dev_warn(&pdev->dev, "Couldn't get pinctrl.\n"); |
| 1722 | sdd->pinctrl = NULL; |
| 1723 | } |
| 1724 | |
| 1725 | if (sdd->pinctrl) { |
| 1726 | sdd->pin_def = pinctrl_lookup_state(sdd->pinctrl, PINCTRL_STATE_DEFAULT); |
| 1727 | if (IS_ERR(sdd->pin_def)) { |
| 1728 | dev_warn(&pdev->dev, "Not define default state.\n"); |
| 1729 | sdd->pin_def = NULL; |
| 1730 | } |
| 1731 | |
| 1732 | sdd->pin_idle = pinctrl_lookup_state(sdd->pinctrl, PINCTRL_STATE_IDLE); |
| 1733 | if (IS_ERR(sdd->pin_idle)) { |
| 1734 | dev_info(&pdev->dev, "Not use idle state.\n"); |
| 1735 | sdd->pin_idle = NULL; |
| 1736 | } |
| 1737 | } |
| 1738 | #else |
| 1739 | #ifdef CONFIG_ARM64_EXYNOS_CPUIDLE |
| 1740 | exynos_update_ip_idle_status(sdd->idle_ip_index, 0); |
| 1741 | #endif |
| 1742 | |
| 1743 | if (clk_prepare_enable(sdd->clk)) { |
| 1744 | dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n"); |
| 1745 | ret = -EBUSY; |
| 1746 | goto err0; |
| 1747 | } |
| 1748 | |
| 1749 | if (clk_prepare_enable(sdd->src_clk)) { |
| 1750 | dev_err(&pdev->dev, "Couldn't enable clock '%s'\n", clk_name); |
| 1751 | ret = -EBUSY; |
| 1752 | goto err2; |
| 1753 | } |
| 1754 | #endif |
| 1755 | |
| 1756 | if (of_property_read_u32(pdev->dev.of_node, "spi-clkoff-time", |
| 1757 | (int *)&(sdd->spi_clkoff_time))) { |
| 1758 | dev_err(&pdev->dev, "spi clkoff-time is empty(Default: 0ms)\n"); |
| 1759 | sdd->spi_clkoff_time = 0; |
| 1760 | } else { |
| 1761 | dev_err(&pdev->dev, "spi clkoff-time %d\n", sdd->spi_clkoff_time); |
| 1762 | } |
| 1763 | |
| 1764 | if (of_property_read_u32(pdev->dev.of_node, |
| 1765 | "samsung,spi-fifosize", &fifosize)) { |
| 1766 | dev_err(&pdev->dev, "PORT %d fifosize is not specified\n", |
| 1767 | sdd->port_id); |
| 1768 | ret = -EINVAL; |
| 1769 | goto err3; |
| 1770 | } else { |
| 1771 | sdd->port_conf->fifo_lvl_mask[sdd->port_id] = (fifosize << 1) - 1; |
| 1772 | dev_info(&pdev->dev, "PORT %d fifo_lvl_mask = 0x%x\n", |
| 1773 | sdd->port_id, sdd->port_conf->fifo_lvl_mask[sdd->port_id]); |
| 1774 | } |
| 1775 | |
| 1776 | exynos_usi_init(sdd); |
| 1777 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1778 | /* Setup Deufult Mode */ |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1779 | s3c64xx_spi_hwinit(sdd, sdd->port_id); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1780 | |
| 1781 | spin_lock_init(&sdd->lock); |
| 1782 | init_completion(&sdd->xfer_completion); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1783 | INIT_LIST_HEAD(&sdd->queue); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1784 | |
Jingoo Han | 4eb7700 | 2013-01-10 11:04:21 +0900 | [diff] [blame] | 1785 | ret = devm_request_irq(&pdev->dev, irq, s3c64xx_spi_irq, 0, |
| 1786 | "spi-s3c64xx", sdd); |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1787 | if (ret != 0) { |
| 1788 | dev_err(&pdev->dev, "Failed to request IRQ %d: %d\n", |
| 1789 | irq, ret); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1790 | goto err3; |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1791 | } |
| 1792 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1793 | if (1 |
| 1794 | #ifdef CONFIG_ESE_SECURE |
| 1795 | && (sdd->port_id != CONFIG_ESE_SECURE_SPI_PORT) |
| 1796 | #endif |
| 1797 | #ifdef ENABLE_SENSORS_FPRINT_SECURE |
| 1798 | && (sdd->port_id != CONFIG_SENSORS_FP_SPI_NUMBER) |
| 1799 | #endif |
| 1800 | ) { |
| 1801 | writel(S3C64XX_SPI_INT_RX_OVERRUN_EN | S3C64XX_SPI_INT_RX_UNDERRUN_EN | |
| 1802 | S3C64XX_SPI_INT_TX_OVERRUN_EN | S3C64XX_SPI_INT_TX_UNDERRUN_EN, |
| 1803 | sdd->regs + S3C64XX_SPI_INT_EN); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1804 | } |
| 1805 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1806 | #ifdef CONFIG_PM |
| 1807 | pm_runtime_mark_last_busy(&pdev->dev); |
| 1808 | pm_runtime_put_sync(&pdev->dev); |
| 1809 | #endif |
| 1810 | |
| 1811 | if (spi_register_master(master)) { |
| 1812 | dev_err(&pdev->dev, "cannot register SPI master\n"); |
| 1813 | ret = -EBUSY; |
| 1814 | goto err3; |
| 1815 | } |
| 1816 | |
| 1817 | list_add_tail(&sci->node, &drvdata_list); |
| 1818 | |
| 1819 | sdd->is_probed = 1; |
| 1820 | #ifdef CONFIG_PM |
| 1821 | if (sci->domain == DOMAIN_TOP) |
| 1822 | pm_runtime_set_autosuspend_delay(&pdev->dev, |
| 1823 | sdd->spi_clkoff_time); |
| 1824 | else |
| 1825 | pm_runtime_set_autosuspend_delay(&pdev->dev, |
| 1826 | SPI_AUTOSUSPEND_TIMEOUT); |
| 1827 | #endif |
| 1828 | |
Jingoo Han | 75bf336 | 2013-01-31 15:25:01 +0900 | [diff] [blame] | 1829 | dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d with %d Slaves attached\n", |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 1830 | sdd->port_id, master->num_chipselect); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1831 | dev_dbg(&pdev->dev, "\tIOmem=[%pR]\tFIFO %dbytes\tDMA=[Rx-%ld, Tx-%ld]\n", |
| 1832 | mem_res, (FIFO_LVL_MASK(sdd) >> 1) + 1, |
| 1833 | sdd->rx_dma.dmach, sdd->tx_dma.dmach); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1834 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1835 | ret = device_create_file(&pdev->dev, &dev_attr_spi_dbg); |
| 1836 | if (ret < 0) |
| 1837 | dev_err(&pdev->dev, "failed to create sysfs file.\n"); |
| 1838 | sci->dbg_mode = 0; |
Heiner Kallweit | 483867e | 2015-09-03 22:39:36 +0200 | [diff] [blame] | 1839 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1840 | return 0; |
| 1841 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1842 | err3: |
| 1843 | #ifdef CONFIG_PM |
Heiner Kallweit | 3c86379 | 2015-09-03 22:38:46 +0200 | [diff] [blame] | 1844 | pm_runtime_disable(&pdev->dev); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1845 | #endif |
Jingoo Han | 4eb7700 | 2013-01-10 11:04:21 +0900 | [diff] [blame] | 1846 | clk_disable_unprepare(sdd->src_clk); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1847 | err2: |
Jingoo Han | 4eb7700 | 2013-01-10 11:04:21 +0900 | [diff] [blame] | 1848 | clk_disable_unprepare(sdd->clk); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1849 | err0: |
| 1850 | platform_set_drvdata(pdev, NULL); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1851 | spi_master_put(master); |
| 1852 | |
| 1853 | return ret; |
| 1854 | } |
| 1855 | |
| 1856 | static int s3c64xx_spi_remove(struct platform_device *pdev) |
| 1857 | { |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1858 | struct spi_master *master = spi_master_get(platform_get_drvdata(pdev)); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1859 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1860 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1861 | #ifdef CONFIG_PM |
| 1862 | pm_runtime_disable(&pdev->dev); |
| 1863 | #endif |
| 1864 | |
| 1865 | spi_unregister_master(master); |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1866 | |
Mark Brown | c257312 | 2011-11-10 10:57:32 +0000 | [diff] [blame] | 1867 | writel(0, sdd->regs + S3C64XX_SPI_INT_EN); |
| 1868 | |
Thomas Abraham | 9f667bf | 2012-10-03 08:30:12 +0900 | [diff] [blame] | 1869 | clk_disable_unprepare(sdd->src_clk); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1870 | |
Thomas Abraham | 9f667bf | 2012-10-03 08:30:12 +0900 | [diff] [blame] | 1871 | clk_disable_unprepare(sdd->clk); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1872 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1873 | #ifdef CONFIG_ARM64_EXYNOS_CPUIDLE |
| 1874 | exynos_update_ip_idle_status(sdd->idle_ip_index, 1); |
| 1875 | #endif |
| 1876 | |
| 1877 | platform_set_drvdata(pdev, NULL); |
| 1878 | spi_master_put(master); |
Heiner Kallweit | 8ebe9d1 | 2015-09-03 22:40:53 +0200 | [diff] [blame] | 1879 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 1880 | return 0; |
| 1881 | } |
| 1882 | |
Rafael J. Wysocki | ec83305 | 2014-12-13 00:41:15 +0100 | [diff] [blame] | 1883 | #ifdef CONFIG_PM |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1884 | static void s3c64xx_spi_pin_ctrl(struct device *dev, int en) |
| 1885 | { |
| 1886 | struct spi_master *master = dev_get_drvdata(dev); |
| 1887 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
| 1888 | struct pinctrl_state *pin_stat; |
| 1889 | |
| 1890 | if (!sdd->pin_idle) |
| 1891 | return; |
| 1892 | |
| 1893 | pin_stat = en ? sdd->pin_def : sdd->pin_idle; |
| 1894 | if (!IS_ERR(pin_stat)) { |
| 1895 | sdd->pinctrl->state = NULL; |
| 1896 | if (pinctrl_select_state(sdd->pinctrl, pin_stat)) |
| 1897 | dev_err(dev, "could not set pinctrl.\n"); |
| 1898 | } else { |
| 1899 | dev_warn(dev, "pinctrl stat is null pointer.\n"); |
| 1900 | } |
| 1901 | } |
| 1902 | |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1903 | static int s3c64xx_spi_runtime_suspend(struct device *dev) |
| 1904 | { |
Guenter Roeck | 9a2a524 | 2012-08-16 20:14:25 -0700 | [diff] [blame] | 1905 | struct spi_master *master = dev_get_drvdata(dev); |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1906 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1907 | struct s3c64xx_spi_info *sci = sdd->cntrlr_info; |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1908 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1909 | if (__clk_get_enable_count(sdd->clk)) |
| 1910 | clk_disable_unprepare(sdd->clk); |
| 1911 | if (__clk_get_enable_count(sdd->src_clk)) |
| 1912 | clk_disable_unprepare(sdd->src_clk); |
| 1913 | |
| 1914 | #ifdef CONFIG_ARM64_EXYNOS_CPUIDLE |
| 1915 | exynos_update_ip_idle_status(sdd->idle_ip_index, 1); |
| 1916 | #endif |
| 1917 | |
| 1918 | /* Free DMA channels */ |
| 1919 | if (sci->dma_mode == DMA_MODE && sdd->is_probed && sdd->ops != NULL) { |
| 1920 | #ifdef CONFIG_ARM64 |
| 1921 | sdd->ops->release((unsigned long)sdd->rx_dma.ch, |
| 1922 | &s3c64xx_spi_dma_client); |
| 1923 | sdd->ops->release((unsigned long)sdd->tx_dma.ch, |
| 1924 | &s3c64xx_spi_dma_client); |
| 1925 | #else |
| 1926 | sdd->ops->release((enum dma_ch)sdd->rx_dma.ch, |
| 1927 | &s3c64xx_spi_dma_client); |
| 1928 | sdd->ops->release((enum dma_ch)sdd->tx_dma.ch, |
| 1929 | &s3c64xx_spi_dma_client); |
| 1930 | #endif |
| 1931 | sdd->rx_dma.ch = NULL; |
| 1932 | sdd->tx_dma.ch = NULL; |
| 1933 | } |
| 1934 | |
| 1935 | s3c64xx_spi_pin_ctrl(dev, 0); |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1936 | |
| 1937 | return 0; |
| 1938 | } |
| 1939 | |
| 1940 | static int s3c64xx_spi_runtime_resume(struct device *dev) |
| 1941 | { |
Guenter Roeck | 9a2a524 | 2012-08-16 20:14:25 -0700 | [diff] [blame] | 1942 | struct spi_master *master = dev_get_drvdata(dev); |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1943 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1944 | struct s3c64xx_spi_info *sci = sdd->cntrlr_info; |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1945 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1946 | s3c64xx_spi_pin_ctrl(dev, 1); |
| 1947 | |
| 1948 | if (sci->dma_mode == DMA_MODE && sdd->is_probed) { |
| 1949 | /* Acquire DMA channels */ |
| 1950 | while (!acquire_dma(sdd)) |
| 1951 | usleep_range(10000, 11000); |
Mark Brown | 8b06d5b | 2013-09-27 18:44:53 +0100 | [diff] [blame] | 1952 | } |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1953 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1954 | if (sci->domain == DOMAIN_TOP) { |
| 1955 | #ifdef CONFIG_ARM64_EXYNOS_CPUIDLE |
| 1956 | exynos_update_ip_idle_status(sdd->idle_ip_index, 0); |
| 1957 | #endif |
| 1958 | clk_prepare_enable(sdd->src_clk); |
| 1959 | clk_prepare_enable(sdd->clk); |
| 1960 | } |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 1961 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1962 | #if defined(CONFIG_VIDEO_EXYNOS_FIMC_IS) || defined(CONFIG_VIDEO_EXYNOS_FIMC_IS2) |
| 1963 | else if (sci->domain == DOMAIN_CAM1 || sci->domain == DOMAIN_ISP) { |
| 1964 | #ifdef CONFIG_ARM64_EXYNOS_CPUIDLE |
| 1965 | exynos_update_ip_idle_status(sdd->idle_ip_index, 0); |
| 1966 | #endif |
| 1967 | clk_prepare_enable(sdd->src_clk); |
| 1968 | clk_prepare_enable(sdd->clk); |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 1969 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1970 | exynos_usi_init(sdd); |
| 1971 | s3c64xx_spi_hwinit(sdd, sdd->port_id); |
| 1972 | } |
| 1973 | #endif |
Marek Szyprowski | c09032b | 2018-05-16 10:42:39 +0200 | [diff] [blame] | 1974 | |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1975 | return 0; |
| 1976 | } |
Rafael J. Wysocki | ec83305 | 2014-12-13 00:41:15 +0100 | [diff] [blame] | 1977 | #endif /* CONFIG_PM */ |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 1978 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 1979 | #ifdef CONFIG_PM_SLEEP |
| 1980 | static int s3c64xx_spi_suspend_operation(struct device *dev) |
| 1981 | { |
| 1982 | struct spi_master *master = dev_get_drvdata(dev); |
| 1983 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
| 1984 | #ifndef CONFIG_PM |
| 1985 | struct s3c64xx_spi_info *sci = sdd->cntrlr_info; |
| 1986 | #endif |
| 1987 | |
| 1988 | int ret = spi_master_suspend(master); |
| 1989 | if (ret) { |
| 1990 | dev_warn(dev, "cannot suspend master\n"); |
| 1991 | return ret; |
| 1992 | } |
| 1993 | |
| 1994 | #ifndef CONFIG_PM |
| 1995 | if (sci->domain == DOMAIN_TOP) { |
| 1996 | /* Disable the clock */ |
| 1997 | clk_disable_unprepare(sdd->src_clk); |
| 1998 | clk_disable_unprepare(sdd->clk); |
| 1999 | #ifdef CONFIG_ARM64_EXYNOS_CPUIDLE |
| 2000 | exynos_update_ip_idle_status(sdd->idle_ip_index, 1); |
| 2001 | #endif |
| 2002 | } |
| 2003 | #endif |
| 2004 | if (!pm_runtime_status_suspended(dev)) |
| 2005 | s3c64xx_spi_runtime_suspend(dev); |
| 2006 | |
| 2007 | sdd->cur_speed = 0; /* Output Clock is stopped */ |
| 2008 | |
| 2009 | return 0; |
| 2010 | } |
| 2011 | |
| 2012 | static int s3c64xx_spi_resume_operation(struct device *dev) |
| 2013 | { |
| 2014 | struct spi_master *master = dev_get_drvdata(dev); |
| 2015 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
| 2016 | struct s3c64xx_spi_info *sci = sdd->cntrlr_info; |
| 2017 | int ret; |
| 2018 | |
| 2019 | if (!pm_runtime_status_suspended(dev)) |
| 2020 | s3c64xx_spi_runtime_resume(dev); |
| 2021 | |
| 2022 | if (sci->domain == DOMAIN_TOP) { |
| 2023 | /* Enable the clock */ |
| 2024 | #ifdef CONFIG_ARM64_EXYNOS_CPUIDLE |
| 2025 | exynos_update_ip_idle_status(sdd->idle_ip_index, 0); |
| 2026 | #endif |
| 2027 | clk_prepare_enable(sdd->src_clk); |
| 2028 | clk_prepare_enable(sdd->clk); |
| 2029 | |
| 2030 | if (sci->cfg_gpio) |
| 2031 | sci->cfg_gpio(); |
| 2032 | |
| 2033 | if (sci->secure_mode) |
| 2034 | sci->need_hw_init = 1; |
| 2035 | else { |
| 2036 | exynos_usi_init(sdd); |
| 2037 | s3c64xx_spi_hwinit(sdd, sdd->port_id); |
| 2038 | } |
| 2039 | |
| 2040 | #ifdef CONFIG_PM |
| 2041 | /* Disable the clock */ |
| 2042 | clk_disable_unprepare(sdd->src_clk); |
| 2043 | clk_disable_unprepare(sdd->clk); |
| 2044 | #ifdef CONFIG_ARM64_EXYNOS_CPUIDLE |
| 2045 | exynos_update_ip_idle_status(sdd->idle_ip_index, 1); |
| 2046 | #endif |
| 2047 | #endif |
| 2048 | } |
| 2049 | |
| 2050 | /* Start the queue running */ |
| 2051 | ret = spi_master_resume(master); |
| 2052 | if (ret) |
| 2053 | dev_err(dev, "problem starting queue (%d)\n", ret); |
| 2054 | else |
| 2055 | dev_dbg(dev, "resumed\n"); |
| 2056 | |
| 2057 | return ret; |
| 2058 | } |
| 2059 | |
| 2060 | static int s3c64xx_spi_suspend(struct device *dev) |
| 2061 | { |
| 2062 | struct spi_master *master = dev_get_drvdata(dev); |
| 2063 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
| 2064 | struct s3c64xx_spi_info *sci = sdd->cntrlr_info; |
| 2065 | |
| 2066 | if (sci->dma_mode != DMA_MODE) |
| 2067 | return 0; |
| 2068 | |
| 2069 | dev_dbg(dev, "spi suspend is handled in device suspend, dma mode = %d\n", |
| 2070 | sci->dma_mode); |
| 2071 | return s3c64xx_spi_suspend_operation(dev); |
| 2072 | } |
| 2073 | |
| 2074 | static int s3c64xx_spi_suspend_noirq(struct device *dev) |
| 2075 | { |
| 2076 | struct spi_master *master = dev_get_drvdata(dev); |
| 2077 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
| 2078 | struct s3c64xx_spi_info *sci = sdd->cntrlr_info; |
| 2079 | |
| 2080 | if (sci->dma_mode == DMA_MODE) |
| 2081 | return 0; |
| 2082 | |
| 2083 | dev_dbg(dev, "spi suspend is handled in suspend_noirq, dma mode = %d\n", |
| 2084 | sci->dma_mode); |
| 2085 | return s3c64xx_spi_suspend_operation(dev); |
| 2086 | } |
| 2087 | |
| 2088 | static int s3c64xx_spi_resume(struct device *dev) |
| 2089 | { |
| 2090 | struct spi_master *master = dev_get_drvdata(dev); |
| 2091 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
| 2092 | struct s3c64xx_spi_info *sci = sdd->cntrlr_info; |
| 2093 | |
| 2094 | if (sci->dma_mode != DMA_MODE) |
| 2095 | return 0; |
| 2096 | |
| 2097 | dev_dbg(dev, "spi resume is handled in device resume, dma mode = %d\n", |
| 2098 | sci->dma_mode); |
| 2099 | return s3c64xx_spi_resume_operation(dev); |
| 2100 | } |
| 2101 | |
| 2102 | static int s3c64xx_spi_resume_noirq(struct device *dev) |
| 2103 | { |
| 2104 | struct spi_master *master = dev_get_drvdata(dev); |
| 2105 | struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master); |
| 2106 | struct s3c64xx_spi_info *sci = sdd->cntrlr_info; |
| 2107 | |
| 2108 | if (sci->dma_mode == DMA_MODE) |
| 2109 | return 0; |
| 2110 | |
| 2111 | dev_dbg(dev, "spi resume is handled in resume_noirq, dma mode = %d\n", |
| 2112 | sci->dma_mode); |
| 2113 | return s3c64xx_spi_resume_operation(dev); |
| 2114 | } |
| 2115 | #else |
| 2116 | static int s3c64xx_spi_suspend(struct device *dev) |
| 2117 | { |
| 2118 | return 0; |
| 2119 | } |
| 2120 | |
| 2121 | static int s3c64xx_spi_resume(struct device *dev) |
| 2122 | { |
| 2123 | return 0; |
| 2124 | } |
| 2125 | #endif /* CONFIG_PM_SLEEP */ |
| 2126 | |
Mark Brown | e25d0bf | 2011-12-04 00:36:18 +0000 | [diff] [blame] | 2127 | static const struct dev_pm_ops s3c64xx_spi_pm = { |
| 2128 | SET_SYSTEM_SLEEP_PM_OPS(s3c64xx_spi_suspend, s3c64xx_spi_resume) |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 2129 | SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(s3c64xx_spi_suspend_noirq, s3c64xx_spi_resume_noirq) |
Mark Brown | b97b662 | 2011-12-04 00:58:06 +0000 | [diff] [blame] | 2130 | SET_RUNTIME_PM_OPS(s3c64xx_spi_runtime_suspend, |
| 2131 | s3c64xx_spi_runtime_resume, NULL) |
Mark Brown | e25d0bf | 2011-12-04 00:36:18 +0000 | [diff] [blame] | 2132 | }; |
| 2133 | |
Sachin Kamat | 10ce047 | 2012-08-03 10:08:12 +0530 | [diff] [blame] | 2134 | static struct s3c64xx_spi_port_config s3c2443_spi_port_config = { |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 2135 | .fifo_lvl_mask = { 0x7f }, |
| 2136 | .rx_lvl_offset = 13, |
| 2137 | .tx_st_done = 21, |
| 2138 | .high_speed = true, |
| 2139 | }; |
| 2140 | |
Sachin Kamat | 10ce047 | 2012-08-03 10:08:12 +0530 | [diff] [blame] | 2141 | static struct s3c64xx_spi_port_config s3c6410_spi_port_config = { |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 2142 | .fifo_lvl_mask = { 0x7f, 0x7F }, |
| 2143 | .rx_lvl_offset = 13, |
| 2144 | .tx_st_done = 21, |
| 2145 | }; |
| 2146 | |
Sachin Kamat | 10ce047 | 2012-08-03 10:08:12 +0530 | [diff] [blame] | 2147 | static struct s3c64xx_spi_port_config s5pv210_spi_port_config = { |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 2148 | .fifo_lvl_mask = { 0x1ff, 0x7F }, |
| 2149 | .rx_lvl_offset = 15, |
| 2150 | .tx_st_done = 25, |
| 2151 | .high_speed = true, |
| 2152 | }; |
| 2153 | |
Sachin Kamat | 10ce047 | 2012-08-03 10:08:12 +0530 | [diff] [blame] | 2154 | static struct s3c64xx_spi_port_config exynos4_spi_port_config = { |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 2155 | .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F }, |
| 2156 | .rx_lvl_offset = 15, |
| 2157 | .tx_st_done = 25, |
| 2158 | .high_speed = true, |
| 2159 | .clk_from_cmu = true, |
| 2160 | }; |
| 2161 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 2162 | static struct s3c64xx_spi_port_config exynos5_spi_port_config = { |
| 2163 | .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F, 0x1ff, 0x1ff }, |
Girish K S | bff8203 | 2013-06-21 11:26:13 +0530 | [diff] [blame] | 2164 | .rx_lvl_offset = 15, |
| 2165 | .tx_st_done = 25, |
| 2166 | .high_speed = true, |
| 2167 | .clk_from_cmu = true, |
Girish K S | bff8203 | 2013-06-21 11:26:13 +0530 | [diff] [blame] | 2168 | }; |
| 2169 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 2170 | static struct s3c64xx_spi_port_config exynos543x_spi_port_config = { |
| 2171 | .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F, 0x7F, 0x7F, 0x1ff, 0x1ff }, |
Padmavathi Venna | bf77cba | 2014-11-06 15:21:49 +0530 | [diff] [blame] | 2172 | .rx_lvl_offset = 15, |
| 2173 | .tx_st_done = 25, |
| 2174 | .high_speed = true, |
| 2175 | .clk_from_cmu = true, |
Padmavathi Venna | bf77cba | 2014-11-06 15:21:49 +0530 | [diff] [blame] | 2176 | }; |
| 2177 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 2178 | static struct s3c64xx_spi_port_config exynos742x_spi_port_config = { |
| 2179 | .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F, 0x7F, 0x7F, 0x1ff, 0x1ff, 0x1ff }, |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 2180 | .rx_lvl_offset = 15, |
| 2181 | .tx_st_done = 25, |
| 2182 | .high_speed = true, |
| 2183 | .clk_from_cmu = true, |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 2184 | }; |
| 2185 | |
| 2186 | static struct s3c64xx_spi_port_config exynos758x_spi_port_config = { |
| 2187 | .fifo_lvl_mask = { 0x1ff, 0x7F, 0x7F, 0x1ff, 0x1ff }, |
| 2188 | .rx_lvl_offset = 15, |
| 2189 | .tx_st_done = 25, |
| 2190 | .high_speed = true, |
| 2191 | .clk_from_cmu = true, |
| 2192 | }; |
| 2193 | |
| 2194 | static struct s3c64xx_spi_port_config exynos_spi_port_config = { |
| 2195 | .fifo_lvl_mask = { 0, }, |
| 2196 | .rx_lvl_offset = 15, |
| 2197 | .tx_st_done = 25, |
| 2198 | .high_speed = true, |
| 2199 | .clk_from_cmu = true, |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 2200 | }; |
| 2201 | |
Krzysztof Kozlowski | 23f6d39 | 2015-05-02 00:44:06 +0900 | [diff] [blame] | 2202 | static const struct platform_device_id s3c64xx_spi_driver_ids[] = { |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 2203 | { |
| 2204 | .name = "s3c2443-spi", |
| 2205 | .driver_data = (kernel_ulong_t)&s3c2443_spi_port_config, |
| 2206 | }, { |
| 2207 | .name = "s3c6410-spi", |
| 2208 | .driver_data = (kernel_ulong_t)&s3c6410_spi_port_config, |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 2209 | }, { |
| 2210 | .name = "s5pv210-spi", |
| 2211 | .driver_data = (kernel_ulong_t)&s5pv210_spi_port_config, |
| 2212 | }, { |
| 2213 | .name = "exynos4210-spi", |
| 2214 | .driver_data = (kernel_ulong_t)&exynos4_spi_port_config, |
| 2215 | }, { |
| 2216 | .name = "exynos5410-spi", |
| 2217 | .driver_data = (kernel_ulong_t)&exynos5_spi_port_config, |
| 2218 | }, { |
| 2219 | .name = "exynos543x-spi", |
| 2220 | .driver_data = (kernel_ulong_t)&exynos543x_spi_port_config, |
| 2221 | }, { |
| 2222 | .name = "exynos742x-spi", |
| 2223 | .driver_data = (kernel_ulong_t)&exynos742x_spi_port_config, |
| 2224 | }, { |
| 2225 | .name = "exynos758x-spi", |
| 2226 | .driver_data = (kernel_ulong_t)&exynos758x_spi_port_config, |
| 2227 | }, { |
| 2228 | .name = "exynos-spi", |
| 2229 | .driver_data = (kernel_ulong_t)&exynos_spi_port_config, |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 2230 | }, |
| 2231 | { }, |
| 2232 | }; |
| 2233 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 2234 | #ifdef CONFIG_OF |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 2235 | static const struct of_device_id s3c64xx_spi_dt_match[] = { |
| 2236 | { .compatible = "samsung,exynos4210-spi", |
| 2237 | .data = (void *)&exynos4_spi_port_config, |
| 2238 | }, |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 2239 | { .compatible = "samsung,exynos5410-spi", |
| 2240 | .data = (void *)&exynos5_spi_port_config, |
Girish K S | bff8203 | 2013-06-21 11:26:13 +0530 | [diff] [blame] | 2241 | }, |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 2242 | { .compatible = "samsung,exynos543x-spi", |
| 2243 | .data = (void *)&exynos543x_spi_port_config, |
Padmavathi Venna | bf77cba | 2014-11-06 15:21:49 +0530 | [diff] [blame] | 2244 | }, |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 2245 | { .compatible = "samsung,exynos742x-spi", |
| 2246 | .data = (void *)&exynos742x_spi_port_config, |
| 2247 | }, |
| 2248 | { .compatible = "samsung,exynos758x-spi", |
| 2249 | .data = (void *)&exynos758x_spi_port_config, |
| 2250 | }, |
| 2251 | { .compatible = "samsung,exynos-spi", |
| 2252 | .data = (void *)&exynos_spi_port_config, |
Andi Shyti | 7990b00 | 2016-07-12 19:02:14 +0900 | [diff] [blame] | 2253 | }, |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 2254 | { }, |
| 2255 | }; |
| 2256 | MODULE_DEVICE_TABLE(of, s3c64xx_spi_dt_match); |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 2257 | #endif /* CONFIG_OF */ |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 2258 | |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 2259 | static struct platform_driver s3c64xx_spi_driver = { |
| 2260 | .driver = { |
| 2261 | .name = "s3c64xx-spi", |
Mark Brown | e25d0bf | 2011-12-04 00:36:18 +0000 | [diff] [blame] | 2262 | .pm = &s3c64xx_spi_pm, |
Thomas Abraham | 2b90807 | 2012-07-13 07:15:15 +0900 | [diff] [blame] | 2263 | .of_match_table = of_match_ptr(s3c64xx_spi_dt_match), |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 2264 | }, |
| 2265 | .remove = s3c64xx_spi_remove, |
Thomas Abraham | a5238e3 | 2012-07-13 07:15:14 +0900 | [diff] [blame] | 2266 | .id_table = s3c64xx_spi_driver_ids, |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 2267 | }; |
| 2268 | MODULE_ALIAS("platform:s3c64xx-spi"); |
| 2269 | |
Tim Zimmermann | 6a834b7 | 2020-09-03 09:11:59 +0200 | [diff] [blame] | 2270 | static int __init s3c64xx_spi_init(void) |
| 2271 | { |
| 2272 | #ifdef CONFIG_CPU_IDLE |
| 2273 | exynos_pm_register_notifier(&s3c64xx_spi_notifier_block); |
| 2274 | #endif |
| 2275 | return platform_driver_probe(&s3c64xx_spi_driver, s3c64xx_spi_probe); |
| 2276 | } |
| 2277 | subsys_initcall(s3c64xx_spi_init); |
| 2278 | |
| 2279 | static void __exit s3c64xx_spi_exit(void) |
| 2280 | { |
| 2281 | platform_driver_unregister(&s3c64xx_spi_driver); |
| 2282 | } |
| 2283 | module_exit(s3c64xx_spi_exit); |
Jassi Brar | 230d42d | 2009-11-30 07:39:42 +0000 | [diff] [blame] | 2284 | |
| 2285 | MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>"); |
| 2286 | MODULE_DESCRIPTION("S3C64XX SPI Controller Driver"); |
| 2287 | MODULE_LICENSE("GPL"); |