blob: c4f667896c28f1a3eb7e6ae33341f5ba98f74c98 [file] [log] [blame]
Yinghai Luf0fc4af2008-09-04 20:09:00 -07001#include <linux/bootmem.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05302#include <linux/linkage.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07003#include <linux/bitops.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05304#include <linux/kernel.h>
Yinghai Luf0fc4af2008-09-04 20:09:00 -07005#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07006#include <linux/percpu.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05307#include <linux/string.h>
8#include <linux/delay.h>
9#include <linux/sched.h>
10#include <linux/init.h>
11#include <linux/kgdb.h>
12#include <linux/smp.h>
13#include <linux/io.h>
14
15#include <asm/stackprotector.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <asm/mmu_context.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053017#include <asm/hypervisor.h>
18#include <asm/processor.h>
19#include <asm/sections.h>
Ingo Molnar0f3fa482009-03-14 08:46:17 +010020#include <asm/topology.h>
Jaswinder Singh Rajput06879032009-01-10 12:17:37 +053021#include <asm/cpumask.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053022#include <asm/pgtable.h>
23#include <asm/atomic.h>
24#include <asm/proto.h>
25#include <asm/setup.h>
Ingo Molnare641f5f2009-02-17 14:02:01 +010026#include <asm/apic.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053027#include <asm/desc.h>
28#include <asm/i387.h>
29#include <asm/mtrr.h>
30#include <asm/numa.h>
31#include <asm/asm.h>
32#include <asm/cpu.h>
33#include <asm/mce.h>
34#include <asm/msr.h>
35#include <asm/pat.h>
36#include <asm/smp.h>
Ingo Molnare641f5f2009-02-17 14:02:01 +010037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#ifdef CONFIG_X86_LOCAL_APIC
Tejun Heobdbcdd42009-01-21 17:26:06 +090039#include <asm/uv/uv.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#endif
41
42#include "cpu.h"
43
Mike Travisc2d1cec2009-01-04 05:18:03 -080044/* all of these masks are initialized in setup_cpu_local_masks() */
Mike Travisc2d1cec2009-01-04 05:18:03 -080045cpumask_var_t cpu_initialized_mask;
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053046cpumask_var_t cpu_callout_mask;
47cpumask_var_t cpu_callin_mask;
Mike Travisc2d1cec2009-01-04 05:18:03 -080048
49/* representing cpus for which sibling maps can be computed */
50cpumask_var_t cpu_sibling_setup_mask;
51
Brian Gerst2f2f52b2009-01-27 12:56:47 +090052/* correctly size the local cpu masks */
Ingo Molnar4369f1f2009-01-27 12:03:24 +010053void __init setup_cpu_local_masks(void)
Brian Gerst2f2f52b2009-01-27 12:56:47 +090054{
55 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
56 alloc_bootmem_cpumask_var(&cpu_callin_mask);
57 alloc_bootmem_cpumask_var(&cpu_callout_mask);
58 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
59}
60
Jan Beulich02dde8b2009-03-12 12:08:49 +000061static const struct cpu_dev *this_cpu __cpuinitdata;
Yinghai Lu0a488a52008-09-04 21:09:47 +020062
Brian Gerst06deef82009-01-21 17:26:05 +090063DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
Yinghai Lu950ad7f2008-09-04 20:09:01 -070064#ifdef CONFIG_X86_64
Brian Gerst06deef82009-01-21 17:26:05 +090065 /*
66 * We need valid kernel segments for data and code in long mode too
67 * IRET will check the segment types kkeil 2000/10/28
68 * Also sysret mandates a special GDT layout
69 *
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053070 * TLS descriptors are currently at a different place compared to i386.
Brian Gerst06deef82009-01-21 17:26:05 +090071 * Hopefully nobody expects them at a fixed place (Wine?)
72 */
Ingo Molnar0f3fa482009-03-14 08:46:17 +010073 [GDT_ENTRY_KERNEL32_CS] = { { { 0x0000ffff, 0x00cf9b00 } } },
74 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00af9b00 } } },
75 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9300 } } },
76 [GDT_ENTRY_DEFAULT_USER32_CS] = { { { 0x0000ffff, 0x00cffb00 } } },
77 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff300 } } },
78 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00affb00 } } },
Yinghai Lu950ad7f2008-09-04 20:09:01 -070079#else
Ingo Molnar0f3fa482009-03-14 08:46:17 +010080 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
81 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
82 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
83 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020084 /*
85 * Segments used for calling PnP BIOS have byte granularity.
86 * They code segments and data segments have fixed 64k limits,
87 * the transfer segment sizes are set at run time.
88 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010089 /* 32-bit code */
Ingo Molnar0f3fa482009-03-14 08:46:17 +010090 [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010091 /* 16-bit code */
Ingo Molnar0f3fa482009-03-14 08:46:17 +010092 [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010093 /* 16-bit data */
Ingo Molnar0f3fa482009-03-14 08:46:17 +010094 [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010095 /* 16-bit data */
Ingo Molnar0f3fa482009-03-14 08:46:17 +010096 [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +010097 /* 16-bit data */
Ingo Molnar0f3fa482009-03-14 08:46:17 +010098 [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020099 /*
100 * The APM segments have byte granularity and their bases
101 * are set at run time. All have 64k limits.
102 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100103 /* 32-bit code */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100104 [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200105 /* 16-bit code */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100106 [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100107 /* data */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100108 [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200109
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100110 [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
111 [GDT_ENTRY_PERCPU] = { { { 0x0000ffff, 0x00cf9200 } } },
Tejun Heo60a53172009-02-09 22:17:40 +0900112 GDT_STACK_CANARY_INIT
Yinghai Lu950ad7f2008-09-04 20:09:01 -0700113#endif
Brian Gerst06deef82009-01-21 17:26:05 +0900114} };
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +0200115EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
Rusty Russellae1ee112007-05-02 19:27:10 +0200116
Yinghai Luba51dce2008-09-04 20:09:02 -0700117#ifdef CONFIG_X86_32
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800118static int cachesize_override __cpuinitdata = -1;
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800119static int disable_x86_serial_nr __cpuinitdata = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121static int __init cachesize_setup(char *str)
122{
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100123 get_option(&str, &cachesize_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 return 1;
125}
126__setup("cachesize=", cachesize_setup);
127
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100128static int __init x86_fxsr_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129{
Andi Kleen13530252008-01-30 13:33:20 +0100130 setup_clear_cpu_cap(X86_FEATURE_FXSR);
131 setup_clear_cpu_cap(X86_FEATURE_XMM);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 return 1;
133}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134__setup("nofxsr", x86_fxsr_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100136static int __init x86_sep_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137{
Andi Kleen13530252008-01-30 13:33:20 +0100138 setup_clear_cpu_cap(X86_FEATURE_SEP);
Chuck Ebbert4f886512006-03-23 02:59:34 -0800139 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140}
Chuck Ebbert4f886512006-03-23 02:59:34 -0800141__setup("nosep", x86_sep_setup);
142
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143/* Standard macro to see if a specific flag is changeable */
144static inline int flag_is_changeable_p(u32 flag)
145{
146 u32 f1, f2;
147
Krzysztof Helt94f6bac2008-09-30 23:17:51 +0200148 /*
149 * Cyrix and IDT cpus allow disabling of CPUID
150 * so the code below may return different results
151 * when it is executed before and after enabling
152 * the CPUID. Add "volatile" to not allow gcc to
153 * optimize the subsequent calls to this function.
154 */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100155 asm volatile ("pushfl \n\t"
156 "pushfl \n\t"
157 "popl %0 \n\t"
158 "movl %0, %1 \n\t"
159 "xorl %2, %0 \n\t"
160 "pushl %0 \n\t"
161 "popfl \n\t"
162 "pushfl \n\t"
163 "popl %0 \n\t"
164 "popfl \n\t"
165
Krzysztof Helt94f6bac2008-09-30 23:17:51 +0200166 : "=&r" (f1), "=&r" (f2)
167 : "ir" (flag));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168
169 return ((f1^f2) & flag) != 0;
170}
171
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172/* Probe for the CPUID instruction */
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800173static int __cpuinit have_cpuid_p(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174{
175 return flag_is_changeable_p(X86_EFLAGS_ID);
176}
177
Yinghai Lu0a488a52008-09-04 21:09:47 +0200178static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
179{
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100180 unsigned long lo, hi;
Yinghai Lu0a488a52008-09-04 21:09:47 +0200181
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100182 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
183 return;
184
185 /* Disable processor serial number: */
186
187 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
188 lo |= 0x200000;
189 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
190
191 printk(KERN_NOTICE "CPU serial number disabled.\n");
192 clear_cpu_cap(c, X86_FEATURE_PN);
193
194 /* Disabling the serial number may affect the cpuid level */
195 c->cpuid_level = cpuid_eax(0);
Yinghai Lu0a488a52008-09-04 21:09:47 +0200196}
197
198static int __init x86_serial_nr_setup(char *s)
199{
200 disable_x86_serial_nr = 0;
201 return 1;
202}
203__setup("serialnumber", x86_serial_nr_setup);
Yinghai Luba51dce2008-09-04 20:09:02 -0700204#else
Yinghai Lu102bbe32008-09-04 20:09:13 -0700205static inline int flag_is_changeable_p(u32 flag)
206{
207 return 1;
208}
Yinghai Luba51dce2008-09-04 20:09:02 -0700209/* Probe for the CPUID instruction */
210static inline int have_cpuid_p(void)
211{
212 return 1;
213}
Yinghai Lu102bbe32008-09-04 20:09:13 -0700214static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
215{
216}
Yinghai Luba51dce2008-09-04 20:09:02 -0700217#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
219/*
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800220 * Some CPU features depend on higher CPUID levels, which may not always
221 * be available due to CPUID level capping or broken virtualization
222 * software. Add those features to this table to auto-disable them.
223 */
224struct cpuid_dependent_feature {
225 u32 feature;
226 u32 level;
227};
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100228
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800229static const struct cpuid_dependent_feature __cpuinitconst
230cpuid_dependent_features[] = {
231 { X86_FEATURE_MWAIT, 0x00000005 },
232 { X86_FEATURE_DCA, 0x00000009 },
233 { X86_FEATURE_XSAVE, 0x0000000d },
234 { 0, 0 }
235};
236
237static void __cpuinit filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
238{
239 const struct cpuid_dependent_feature *df;
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530240
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800241 for (df = cpuid_dependent_features; df->feature; df++) {
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100242
243 if (!cpu_has(c, df->feature))
244 continue;
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800245 /*
246 * Note: cpuid_level is set to -1 if unavailable, but
247 * extended_extended_level is set to 0 if unavailable
248 * and the legitimate extended levels are all negative
249 * when signed; hence the weird messing around with
250 * signs here...
251 */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100252 if (!((s32)df->level < 0 ?
Yinghai Luf6db44d2009-02-14 23:59:18 -0800253 (u32)df->level > (u32)c->extended_cpuid_level :
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100254 (s32)df->level > (s32)c->cpuid_level))
255 continue;
256
257 clear_cpu_cap(c, df->feature);
258 if (!warn)
259 continue;
260
261 printk(KERN_WARNING
262 "CPU: CPU feature %s disabled, no CPUID level 0x%x\n",
263 x86_cap_flags[df->feature], df->level);
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800264 }
Yinghai Luf6db44d2009-02-14 23:59:18 -0800265}
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800266
267/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 * Naming convention should be: <Name> [(<Codename>)]
269 * This table only is used unless init_<vendor>() below doesn't set it;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100270 * in particular, if CPUID levels 0x80000002..4 are supported, this
271 * isn't used
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 */
273
274/* Look up CPU names by table lookup. */
Jan Beulich02dde8b2009-03-12 12:08:49 +0000275static const char *__cpuinit table_lookup_model(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276{
Jan Beulich02dde8b2009-03-12 12:08:49 +0000277 const struct cpu_model_info *info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278
279 if (c->x86_model >= 16)
280 return NULL; /* Range check */
281
282 if (!this_cpu)
283 return NULL;
284
285 info = this_cpu->c_models;
286
287 while (info && info->family) {
288 if (info->family == c->x86)
289 return info->model_names[c->x86_model];
290 info++;
291 }
292 return NULL; /* Not found */
293}
294
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295__u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900297void load_percpu_segment(int cpu)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200298{
Yinghai Lufab334c2008-09-04 20:09:05 -0700299#ifdef CONFIG_X86_32
Brian Gerst2697fbd2009-01-27 12:56:48 +0900300 loadsegment(fs, __KERNEL_PERCPU);
301#else
302 loadsegment(gs, 0);
303 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
Yinghai Lufab334c2008-09-04 20:09:05 -0700304#endif
Tejun Heo60a53172009-02-09 22:17:40 +0900305 load_stack_canary_segment();
Yinghai Lu9d31d352008-09-04 21:09:44 +0200306}
307
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100308/*
309 * Current gdt points %fs at the "master" per-cpu area: after this,
310 * it's on the real one.
311 */
Brian Gerst552be872009-01-30 17:47:53 +0900312void switch_to_new_gdt(int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313{
314 struct desc_ptr gdt_descr;
315
Linus Torvalds1da177e2005-04-16 15:20:36 -0700316 gdt_descr.address = (long)get_cpu_gdt_table(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 gdt_descr.size = GDT_SIZE - 1;
318 load_gdt(&gdt_descr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 /* Reload the per-cpu base */
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900320
321 load_percpu_segment(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322}
323
Jan Beulich02dde8b2009-03-12 12:08:49 +0000324static const struct cpu_dev *__cpuinitdata cpu_devs[X86_VENDOR_NUM] = {};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325
326static void __cpuinit default_init(struct cpuinfo_x86 *c)
327{
Yinghai Lub9e67f02008-09-04 20:09:06 -0700328#ifdef CONFIG_X86_64
329 display_cacheinfo(c);
330#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 /* Not much we can do here... */
332 /* Check if at least it has cpuid */
333 if (c->cpuid_level == -1) {
334 /* No cpuid. It must be an ancient CPU */
335 if (c->x86 == 4)
336 strcpy(c->x86_model_id, "486");
337 else if (c->x86 == 3)
338 strcpy(c->x86_model_id, "386");
339 }
Yinghai Lub9e67f02008-09-04 20:09:06 -0700340#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341}
342
Jan Beulich02dde8b2009-03-12 12:08:49 +0000343static const struct cpu_dev __cpuinitconst default_cpu = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 .c_init = default_init,
345 .c_vendor = "Unknown",
Yinghai Lu10a434f2008-09-04 21:09:45 +0200346 .c_x86_vendor = X86_VENDOR_UNKNOWN,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348
Yinghai Lu1b05d602008-09-06 01:52:27 -0700349static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350{
351 unsigned int *v;
352 char *p, *q;
353
Yinghai Lu3da99c92008-09-04 21:09:44 +0200354 if (c->extended_cpuid_level < 0x80000004)
Yinghai Lu1b05d602008-09-06 01:52:27 -0700355 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100357 v = (unsigned int *)c->x86_model_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
359 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
360 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
361 c->x86_model_id[48] = 0;
362
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100363 /*
364 * Intel chips right-justify this string for some dumb reason;
365 * undo that brain damage:
366 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 p = q = &c->x86_model_id[0];
368 while (*p == ' ')
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530369 p++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 if (p != q) {
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530371 while (*p)
372 *q++ = *p++;
373 while (q <= &c->x86_model_id[48])
374 *q++ = '\0'; /* Zero-pad the rest */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376}
377
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
379{
Yinghai Lu9d31d352008-09-04 21:09:44 +0200380 unsigned int n, dummy, ebx, ecx, edx, l2size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700381
Yinghai Lu3da99c92008-09-04 21:09:44 +0200382 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
384 if (n >= 0x80000005) {
Yinghai Lu9d31d352008-09-04 21:09:44 +0200385 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
Yinghai Lu9d31d352008-09-04 21:09:44 +0200387 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
388 c->x86_cache_size = (ecx>>24) + (edx>>24);
Yinghai Lu140fc722008-09-04 20:09:07 -0700389#ifdef CONFIG_X86_64
390 /* On K8 L1 TLB is inclusive, so don't count it */
391 c->x86_tlbsize = 0;
392#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 }
394
395 if (n < 0x80000006) /* Some chips just has a large L1. */
396 return;
397
Yinghai Lu0a488a52008-09-04 21:09:47 +0200398 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 l2size = ecx >> 16;
400
Yinghai Lu140fc722008-09-04 20:09:07 -0700401#ifdef CONFIG_X86_64
402 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
403#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404 /* do processor-specific cache resizing */
405 if (this_cpu->c_size_cache)
406 l2size = this_cpu->c_size_cache(c, l2size);
407
408 /* Allow user to override all this if necessary. */
409 if (cachesize_override != -1)
410 l2size = cachesize_override;
411
412 if (l2size == 0)
413 return; /* Again, no L2 cache is possible */
Yinghai Lu140fc722008-09-04 20:09:07 -0700414#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415
416 c->x86_cache_size = l2size;
417
418 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
Yinghai Lu0a488a52008-09-04 21:09:47 +0200419 l2size, ecx & 0xFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420}
421
Yinghai Lu9d31d352008-09-04 21:09:44 +0200422void __cpuinit detect_ht(struct cpuinfo_x86 *c)
423{
Yinghai Lu97e4db72008-09-04 20:08:59 -0700424#ifdef CONFIG_X86_HT
Yinghai Lu0a488a52008-09-04 21:09:47 +0200425 u32 eax, ebx, ecx, edx;
426 int index_msb, core_bits;
427
428 if (!cpu_has(c, X86_FEATURE_HT))
429 return;
430
431 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
432 goto out;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200433
Yinghai Lu1cd78772008-09-04 20:09:08 -0700434 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
435 return;
436
Yinghai Lu9d31d352008-09-04 21:09:44 +0200437 cpuid(1, &eax, &ebx, &ecx, &edx);
438
Yinghai Lu9d31d352008-09-04 21:09:44 +0200439 smp_num_siblings = (ebx & 0xff0000) >> 16;
440
441 if (smp_num_siblings == 1) {
442 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100443 goto out;
Yinghai Lu0a488a52008-09-04 21:09:47 +0200444 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200445
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100446 if (smp_num_siblings <= 1)
447 goto out;
448
449 if (smp_num_siblings > nr_cpu_ids) {
450 pr_warning("CPU: Unsupported number of siblings %d",
451 smp_num_siblings);
452 smp_num_siblings = 1;
453 return;
454 }
455
456 index_msb = get_count_order(smp_num_siblings);
457 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
458
459 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
460
461 index_msb = get_count_order(smp_num_siblings);
462
463 core_bits = get_count_order(c->x86_max_cores);
464
465 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
466 ((1 << core_bits) - 1);
467
Yinghai Lu0a488a52008-09-04 21:09:47 +0200468out:
469 if ((c->x86_max_cores * smp_num_siblings) > 1) {
470 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
471 c->phys_proc_id);
472 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
473 c->cpu_core_id);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200474 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200475#endif
Yinghai Lu97e4db72008-09-04 20:08:59 -0700476}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477
Yinghai Lu3da99c92008-09-04 21:09:44 +0200478static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479{
480 char *v = c->x86_vendor_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 static int printed;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100482 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
484 for (i = 0; i < X86_VENDOR_NUM; i++) {
Yinghai Lu10a434f2008-09-04 21:09:45 +0200485 if (!cpu_devs[i])
486 break;
487
488 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
489 (cpu_devs[i]->c_ident[1] &&
490 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100491
Yinghai Lu10a434f2008-09-04 21:09:45 +0200492 this_cpu = cpu_devs[i];
493 c->x86_vendor = this_cpu->c_x86_vendor;
494 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 }
496 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200497
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498 if (!printed) {
499 printed++;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100500 printk(KERN_ERR
501 "CPU: vendor_id '%s' unknown, using generic init.\n", v);
502
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 printk(KERN_ERR "CPU: Your system may be unstable.\n");
504 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200505
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 c->x86_vendor = X86_VENDOR_UNKNOWN;
507 this_cpu = &default_cpu;
508}
509
Yinghai Lu9d31d352008-09-04 21:09:44 +0200510void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512 /* Get vendor name */
Harvey Harrison4a148512008-02-01 17:49:43 +0100513 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
514 (unsigned int *)&c->x86_vendor_id[0],
515 (unsigned int *)&c->x86_vendor_id[8],
516 (unsigned int *)&c->x86_vendor_id[4]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 c->x86 = 4;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200519 /* Intel-defined flags: level 0x00000001 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 if (c->cpuid_level >= 0x00000001) {
521 u32 junk, tfms, cap0, misc;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100522
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200524 c->x86 = (tfms >> 8) & 0xf;
525 c->x86_model = (tfms >> 4) & 0xf;
526 c->x86_mask = tfms & 0xf;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100527
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100528 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100530 if (c->x86 >= 0x6)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200531 c->x86_model += ((tfms >> 16) & 0xf) << 4;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100532
Huang, Yingd4387bd2008-01-31 22:05:45 +0100533 if (cap0 & (1<<19)) {
Huang, Yingd4387bd2008-01-31 22:05:45 +0100534 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200535 c->x86_cache_alignment = c->x86_clflush_size;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100536 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538}
Yinghai Lu3da99c92008-09-04 21:09:44 +0200539
540static void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
Yinghai Lu093af8d2008-01-30 13:33:32 +0100541{
542 u32 tfms, xlvl;
Yinghai Lu3da99c92008-09-04 21:09:44 +0200543 u32 ebx;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100544
Yinghai Lu3da99c92008-09-04 21:09:44 +0200545 /* Intel-defined flags: level 0x00000001 */
546 if (c->cpuid_level >= 0x00000001) {
547 u32 capability, excap;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100548
Yinghai Lu3da99c92008-09-04 21:09:44 +0200549 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
550 c->x86_capability[0] = capability;
551 c->x86_capability[4] = excap;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100552 }
553
Yinghai Lu3da99c92008-09-04 21:09:44 +0200554 /* AMD-defined flags: level 0x80000001 */
555 xlvl = cpuid_eax(0x80000000);
556 c->extended_cpuid_level = xlvl;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100557
Yinghai Lu3da99c92008-09-04 21:09:44 +0200558 if ((xlvl & 0xffff0000) == 0x80000000) {
559 if (xlvl >= 0x80000001) {
560 c->x86_capability[1] = cpuid_edx(0x80000001);
561 c->x86_capability[6] = cpuid_ecx(0x80000001);
562 }
563 }
Yinghai Lu5122c892008-09-04 20:09:09 -0700564
Yinghai Lu5122c892008-09-04 20:09:09 -0700565 if (c->extended_cpuid_level >= 0x80000008) {
566 u32 eax = cpuid_eax(0x80000008);
567
568 c->x86_virt_bits = (eax >> 8) & 0xff;
569 c->x86_phys_bits = eax & 0xff;
570 }
Jan Beulich13c6c532009-03-12 12:37:34 +0000571#ifdef CONFIG_X86_32
572 else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
573 c->x86_phys_bits = 36;
Yinghai Lu5122c892008-09-04 20:09:09 -0700574#endif
Yinghai Lue3224232008-09-06 01:52:28 -0700575
576 if (c->extended_cpuid_level >= 0x80000007)
577 c->x86_power = cpuid_edx(0x80000007);
578
Yinghai Lu093af8d2008-01-30 13:33:32 +0100579}
Yinghai Luaef93c82008-09-14 02:33:15 -0700580
581static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
582{
583#ifdef CONFIG_X86_32
584 int i;
585
586 /*
587 * First of all, decide if this is a 486 or higher
588 * It's a 486 if we can modify the AC flag
589 */
590 if (flag_is_changeable_p(X86_EFLAGS_AC))
591 c->x86 = 4;
592 else
593 c->x86 = 3;
594
595 for (i = 0; i < X86_VENDOR_NUM; i++)
596 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
597 c->x86_vendor_id[0] = 0;
598 cpu_devs[i]->c_identify(c);
599 if (c->x86_vendor_id[0]) {
600 get_cpu_vendor(c);
601 break;
602 }
603 }
604#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605}
606
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100607/*
608 * Do minimum CPU detection early.
609 * Fields really needed: vendor, cpuid_level, family, model, mask,
610 * cache alignment.
611 * The others are not touched to avoid unwanted side effects.
612 *
613 * WARNING: this function is only called on the BP. Don't add code here
614 * that is supposed to run on all CPUs.
615 */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200616static void __init early_identify_cpu(struct cpuinfo_x86 *c)
Rusty Russelld7cd5612006-12-07 02:14:08 +0100617{
Yinghai Lu6627d242008-09-04 20:09:10 -0700618#ifdef CONFIG_X86_64
619 c->x86_clflush_size = 64;
Jan Beulich13c6c532009-03-12 12:37:34 +0000620 c->x86_phys_bits = 36;
621 c->x86_virt_bits = 48;
Yinghai Lu6627d242008-09-04 20:09:10 -0700622#else
Huang, Yingd4387bd2008-01-31 22:05:45 +0100623 c->x86_clflush_size = 32;
Jan Beulich13c6c532009-03-12 12:37:34 +0000624 c->x86_phys_bits = 32;
625 c->x86_virt_bits = 32;
Yinghai Lu6627d242008-09-04 20:09:10 -0700626#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +0200627 c->x86_cache_alignment = c->x86_clflush_size;
Rusty Russelld7cd5612006-12-07 02:14:08 +0100628
Yinghai Lu3da99c92008-09-04 21:09:44 +0200629 memset(&c->x86_capability, 0, sizeof c->x86_capability);
Yinghai Lu0a488a52008-09-04 21:09:47 +0200630 c->extended_cpuid_level = 0;
631
Yinghai Luaef93c82008-09-14 02:33:15 -0700632 if (!have_cpuid_p())
633 identify_cpu_without_cpuid(c);
634
635 /* cyrix could have cpuid enabled via c_identify()*/
Rusty Russelld7cd5612006-12-07 02:14:08 +0100636 if (!have_cpuid_p())
637 return;
638
639 cpu_detect(c);
640
Yinghai Lu3da99c92008-09-04 21:09:44 +0200641 get_cpu_vendor(c);
Andi Kleen2b16a232008-01-30 13:32:40 +0100642
Yinghai Lu3da99c92008-09-04 21:09:44 +0200643 get_cpu_cap(c);
Krzysztof Helt12cf1052008-09-04 21:09:43 +0200644
Yinghai Lu10a434f2008-09-04 21:09:45 +0200645 if (this_cpu->c_early_init)
646 this_cpu->c_early_init(c);
Yinghai Lu3da99c92008-09-04 21:09:44 +0200647
Ingo Molnar1c4acdb2008-10-31 00:43:03 +0100648#ifdef CONFIG_SMP
James Bottomleybfcb4c12008-10-30 16:13:37 -0500649 c->cpu_index = boot_cpu_id;
Ingo Molnar1c4acdb2008-10-31 00:43:03 +0100650#endif
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800651 filter_cpuid_features(c, false);
Rusty Russelld7cd5612006-12-07 02:14:08 +0100652}
653
Yinghai Lu9d31d352008-09-04 21:09:44 +0200654void __init early_cpu_init(void)
655{
Jan Beulich02dde8b2009-03-12 12:08:49 +0000656 const struct cpu_dev *const *cdev;
Yinghai Lu10a434f2008-09-04 21:09:45 +0200657 int count = 0;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200658
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530659 printk(KERN_INFO "KERNEL supported cpus:\n");
Yinghai Lu10a434f2008-09-04 21:09:45 +0200660 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
Jan Beulich02dde8b2009-03-12 12:08:49 +0000661 const struct cpu_dev *cpudev = *cdev;
Yinghai Lu10a434f2008-09-04 21:09:45 +0200662 unsigned int j;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200663
Yinghai Lu10a434f2008-09-04 21:09:45 +0200664 if (count >= X86_VENDOR_NUM)
665 break;
666 cpu_devs[count] = cpudev;
667 count++;
668
669 for (j = 0; j < 2; j++) {
670 if (!cpudev->c_ident[j])
671 continue;
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530672 printk(KERN_INFO " %s %s\n", cpudev->c_vendor,
Yinghai Lu10a434f2008-09-04 21:09:45 +0200673 cpudev->c_ident[j]);
674 }
675 }
676
Yinghai Lu9d31d352008-09-04 21:09:44 +0200677 early_identify_cpu(&boot_cpu_data);
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800678}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700680/*
681 * The NOPL instruction is supposed to exist on all CPUs with
H. Peter Anvinba0593b2008-09-16 09:29:40 -0700682 * family >= 6; unfortunately, that's not true in practice because
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700683 * of early VIA chips and (more importantly) broken virtualizers that
H. Peter Anvinba0593b2008-09-16 09:29:40 -0700684 * are not easy to detect. In the latter case it doesn't even *fail*
685 * reliably, so probing for it doesn't even work. Disable it completely
686 * unless we can find a reliable way to detect all the broken cases.
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700687 */
688static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
689{
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700690 clear_cpu_cap(c, X86_FEATURE_NOPL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691}
692
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100693static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694{
Yinghai Lu3da99c92008-09-04 21:09:44 +0200695 c->extended_cpuid_level = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696
Yinghai Luaef93c82008-09-14 02:33:15 -0700697 if (!have_cpuid_p())
698 identify_cpu_without_cpuid(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100699
Yinghai Luaef93c82008-09-14 02:33:15 -0700700 /* cyrix could have cpuid enabled via c_identify()*/
Ingo Molnara9853dd2008-09-14 14:46:58 +0200701 if (!have_cpuid_p())
Yinghai Luaef93c82008-09-14 02:33:15 -0700702 return;
703
Yinghai Lu3da99c92008-09-04 21:09:44 +0200704 cpu_detect(c);
705
706 get_cpu_vendor(c);
707
708 get_cpu_cap(c);
709
710 if (c->cpuid_level >= 0x00000001) {
711 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
Yinghai Lub89d3b32008-09-04 20:09:12 -0700712#ifdef CONFIG_X86_32
713# ifdef CONFIG_X86_HT
Ingo Molnarcb8cc442009-01-28 13:24:54 +0100714 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
Yinghai Lub89d3b32008-09-04 20:09:12 -0700715# else
Yinghai Lu3da99c92008-09-04 21:09:44 +0200716 c->apicid = c->initial_apicid;
Yinghai Lub89d3b32008-09-04 20:09:12 -0700717# endif
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800718#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719
Yinghai Lub89d3b32008-09-04 20:09:12 -0700720#ifdef CONFIG_X86_HT
721 c->phys_proc_id = c->initial_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 }
Yinghai Lu3da99c92008-09-04 21:09:44 +0200724
Yinghai Lu1b05d602008-09-06 01:52:27 -0700725 get_model_name(c); /* Default name */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200726
727 init_scattered_cpuid_features(c);
728 detect_nopl(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729}
730
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731/*
732 * This does the hard work of actually picking apart the CPU stuff...
733 */
Yinghai Lu9a250342008-06-21 03:24:00 -0700734static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735{
736 int i;
737
738 c->loops_per_jiffy = loops_per_jiffy;
739 c->x86_cache_size = -1;
740 c->x86_vendor = X86_VENDOR_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 c->x86_model = c->x86_mask = 0; /* So far unknown... */
742 c->x86_vendor_id[0] = '\0'; /* Unset */
743 c->x86_model_id[0] = '\0'; /* Unset */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100744 c->x86_max_cores = 1;
Yinghai Lu102bbe32008-09-04 20:09:13 -0700745 c->x86_coreid_bits = 0;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700746#ifdef CONFIG_X86_64
Yinghai Lu102bbe32008-09-04 20:09:13 -0700747 c->x86_clflush_size = 64;
Jan Beulich13c6c532009-03-12 12:37:34 +0000748 c->x86_phys_bits = 36;
749 c->x86_virt_bits = 48;
Yinghai Lu102bbe32008-09-04 20:09:13 -0700750#else
751 c->cpuid_level = -1; /* CPUID not detected */
Andi Kleen770d1322006-12-07 02:14:05 +0100752 c->x86_clflush_size = 32;
Jan Beulich13c6c532009-03-12 12:37:34 +0000753 c->x86_phys_bits = 32;
754 c->x86_virt_bits = 32;
Yinghai Lu102bbe32008-09-04 20:09:13 -0700755#endif
756 c->x86_cache_alignment = c->x86_clflush_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 memset(&c->x86_capability, 0, sizeof c->x86_capability);
758
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 generic_identify(c);
760
Andi Kleen38985342008-01-30 13:32:49 +0100761 if (this_cpu->c_identify)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 this_cpu->c_identify(c);
763
Yinghai Lu102bbe32008-09-04 20:09:13 -0700764#ifdef CONFIG_X86_64
Ingo Molnarcb8cc442009-01-28 13:24:54 +0100765 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700766#endif
767
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 /*
769 * Vendor-specific initialization. In this section we
770 * canonicalize the feature flags, meaning if there are
771 * features a certain CPU supports which CPUID doesn't
772 * tell us, CPUID claiming incorrect flags, or other bugs,
773 * we handle them here.
774 *
775 * At the end of this section, c->x86_capability better
776 * indicate the features this CPU genuinely supports!
777 */
778 if (this_cpu->c_init)
779 this_cpu->c_init(c);
780
781 /* Disable the PN if appropriate */
782 squash_the_stupid_serial_number(c);
783
784 /*
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100785 * The vendor-specific functions might have changed features.
786 * Now we do "generic changes."
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787 */
788
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800789 /* Filter out anything that depends on CPUID levels we don't have */
790 filter_cpuid_features(c, true);
791
Linus Torvalds1da177e2005-04-16 15:20:36 -0700792 /* If the model name is still unset, do table lookup. */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100793 if (!c->x86_model_id[0]) {
Jan Beulich02dde8b2009-03-12 12:08:49 +0000794 const char *p;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 p = table_lookup_model(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100796 if (p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 strcpy(c->x86_model_id, p);
798 else
799 /* Last resort... */
800 sprintf(c->x86_model_id, "%02x/%02x",
Chuck Ebbert54a20f82006-03-23 02:59:36 -0800801 c->x86, c->x86_model);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 }
803
Yinghai Lu102bbe32008-09-04 20:09:13 -0700804#ifdef CONFIG_X86_64
805 detect_ht(c);
806#endif
807
Alok Kataria88b094f2008-10-27 10:41:46 -0700808 init_hypervisor(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 /*
810 * On SMP, boot_cpu_data holds the common feature set between
811 * all CPUs; so make sure that we indicate which features are
812 * common between the CPUs. The first time this routine gets
813 * executed, c == &boot_cpu_data.
814 */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100815 if (c != &boot_cpu_data) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 /* AND the already accumulated flags with these */
Yinghai Lu9d31d352008-09-04 21:09:44 +0200817 for (i = 0; i < NCAPINTS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
819 }
820
Andi Kleen7d851c82008-01-30 13:33:20 +0100821 /* Clear all flags overriden by options */
822 for (i = 0; i < NCAPINTS; i++)
Mikael Pettersson12c247a2008-02-24 18:27:03 +0100823 c->x86_capability[i] &= ~cleared_cpu_caps[i];
Andi Kleen7d851c82008-01-30 13:33:20 +0100824
Yinghai Lu102bbe32008-09-04 20:09:13 -0700825#ifdef CONFIG_X86_MCE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 /* Init Machine Check Exception if available. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 mcheck_init(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700828#endif
Andi Kleen30d432d2008-01-30 13:33:16 +0100829
830 select_idle_routine(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700831
832#if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
833 numa_add_cpu(smp_processor_id());
834#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200835}
Shaohua Li31ab2692005-11-07 00:58:42 -0800836
Glauber Costae04d6452008-09-22 14:35:08 -0300837#ifdef CONFIG_X86_64
838static void vgetcpu_set_mode(void)
839{
840 if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
841 vgetcpu_mode = VGETCPU_RDTSCP;
842 else
843 vgetcpu_mode = VGETCPU_LSL;
844}
845#endif
846
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200847void __init identify_boot_cpu(void)
848{
849 identify_cpu(&boot_cpu_data);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030850 init_c1e_mask();
Yinghai Lu102bbe32008-09-04 20:09:13 -0700851#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200852 sysenter_setup();
Li Shaohua6fe940d2005-06-25 14:54:53 -0700853 enable_sep_cpu();
Glauber Costae04d6452008-09-22 14:35:08 -0300854#else
855 vgetcpu_set_mode();
Yinghai Lu102bbe32008-09-04 20:09:13 -0700856#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200857}
Shaohua Li3b520b22005-07-07 17:56:38 -0700858
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200859void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
860{
861 BUG_ON(c == &boot_cpu_data);
862 identify_cpu(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700863#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200864 enable_sep_cpu();
Yinghai Lu102bbe32008-09-04 20:09:13 -0700865#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200866 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867}
868
Yinghai Lua0854a42008-09-04 21:09:46 +0200869struct msr_range {
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100870 unsigned min;
871 unsigned max;
Yinghai Lua0854a42008-09-04 21:09:46 +0200872};
873
Jan Beulich02dde8b2009-03-12 12:08:49 +0000874static const struct msr_range msr_range_array[] __cpuinitconst = {
Yinghai Lua0854a42008-09-04 21:09:46 +0200875 { 0x00000000, 0x00000418},
876 { 0xc0000000, 0xc000040b},
877 { 0xc0010000, 0xc0010142},
878 { 0xc0011000, 0xc001103b},
879};
880
881static void __cpuinit print_cpu_msr(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882{
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100883 unsigned index_min, index_max;
Yinghai Lua0854a42008-09-04 21:09:46 +0200884 unsigned index;
885 u64 val;
886 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887
Yinghai Lua0854a42008-09-04 21:09:46 +0200888 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
889 index_min = msr_range_array[i].min;
890 index_max = msr_range_array[i].max;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100891
Yinghai Lua0854a42008-09-04 21:09:46 +0200892 for (index = index_min; index < index_max; index++) {
893 if (rdmsrl_amd_safe(index, &val))
894 continue;
895 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 }
898}
Yinghai Lua0854a42008-09-04 21:09:46 +0200899
900static int show_msr __cpuinitdata;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100901
Yinghai Lua0854a42008-09-04 21:09:46 +0200902static __init int setup_show_msr(char *arg)
903{
904 int num;
905
906 get_option(&arg, &num);
907
908 if (num > 0)
909 show_msr = num;
910 return 1;
911}
912__setup("show_msr=", setup_show_msr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913
Andi Kleen191679f2008-01-30 13:33:21 +0100914static __init int setup_noclflush(char *arg)
915{
916 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
917 return 1;
918}
919__setup("noclflush", setup_noclflush);
920
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800921void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922{
Jan Beulich02dde8b2009-03-12 12:08:49 +0000923 const char *vendor = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100925 if (c->x86_vendor < X86_VENDOR_NUM) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 vendor = this_cpu->c_vendor;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100927 } else {
928 if (c->cpuid_level >= 0)
929 vendor = c->x86_vendor_id;
930 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931
Yinghai Lubd32a8cf2008-09-19 18:41:16 -0700932 if (vendor && !strstr(c->x86_model_id, vendor))
Yinghai Lu9d31d352008-09-04 21:09:44 +0200933 printk(KERN_CONT "%s ", vendor);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934
Yinghai Lu9d31d352008-09-04 21:09:44 +0200935 if (c->x86_model_id[0])
936 printk(KERN_CONT "%s", c->x86_model_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200938 printk(KERN_CONT "%d86", c->x86);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100940 if (c->x86_mask || c->cpuid_level >= 0)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200941 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200943 printk(KERN_CONT "\n");
Yinghai Lua0854a42008-09-04 21:09:46 +0200944
945#ifdef CONFIG_SMP
946 if (c->cpu_index < show_msr)
947 print_cpu_msr();
948#else
949 if (show_msr)
950 print_cpu_msr();
951#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952}
953
Andi Kleenac72e782008-01-30 13:33:21 +0100954static __init int setup_disablecpuid(char *arg)
955{
956 int bit;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100957
Andi Kleenac72e782008-01-30 13:33:21 +0100958 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
959 setup_clear_cpu_cap(bit);
960 else
961 return 0;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100962
Andi Kleenac72e782008-01-30 13:33:21 +0100963 return 1;
964}
965__setup("clearcpuid=", setup_disablecpuid);
966
Yinghai Lud5494d42008-09-04 20:09:03 -0700967#ifdef CONFIG_X86_64
Yinghai Lud5494d42008-09-04 20:09:03 -0700968struct desc_ptr idt_descr = { 256 * 16 - 1, (unsigned long) idt_table };
969
Brian Gerst947e76c2009-01-19 12:21:28 +0900970DEFINE_PER_CPU_FIRST(union irq_stack_union,
971 irq_stack_union) __aligned(PAGE_SIZE);
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100972
Brian Gerst26f80bd2009-01-19 00:38:58 +0900973DEFINE_PER_CPU(char *, irq_stack_ptr) =
Brian Gerst2add8e22009-02-08 09:58:39 -0500974 init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
Yinghai Lud5494d42008-09-04 20:09:03 -0700975
Brian Gerst9af45652009-01-19 00:38:58 +0900976DEFINE_PER_CPU(unsigned long, kernel_stack) =
977 (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
978EXPORT_PER_CPU_SYMBOL(kernel_stack);
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100979
Brian Gerst56895532009-01-19 00:38:58 +0900980DEFINE_PER_CPU(unsigned int, irq_count) = -1;
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100981
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100982/*
983 * Special IST stacks which the CPU switches to when it calls
984 * an IST-marked descriptor entry. Up to 7 stacks (hardware
985 * limit), all of them are 4K, except the debug stack which
986 * is 8K.
987 */
988static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
989 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
990 [DEBUG_STACK - 1] = DEBUG_STKSZ
991};
992
Brian Gerst92d65b22009-01-19 00:38:58 +0900993static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
994 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ])
995 __aligned(PAGE_SIZE);
Yinghai Lud5494d42008-09-04 20:09:03 -0700996
Yinghai Lud5494d42008-09-04 20:09:03 -0700997/* May not be marked __init: used by software suspend */
998void syscall_init(void)
999{
1000 /*
1001 * LSTAR and STAR live in a bit strange symbiosis.
1002 * They both write to the same internal register. STAR allows to
1003 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
1004 */
1005 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
1006 wrmsrl(MSR_LSTAR, system_call);
1007 wrmsrl(MSR_CSTAR, ignore_sysret);
1008
1009#ifdef CONFIG_IA32_EMULATION
1010 syscall32_cpu_init();
1011#endif
1012
1013 /* Flags to clear on syscall */
1014 wrmsrl(MSR_SYSCALL_MASK,
1015 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
1016}
1017
Yinghai Lud5494d42008-09-04 20:09:03 -07001018unsigned long kernel_eflags;
1019
1020/*
1021 * Copies of the original ist values from the tss are only accessed during
1022 * debugging, no special alignment required.
1023 */
1024DEFINE_PER_CPU(struct orig_ist, orig_ist);
1025
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001026#else /* CONFIG_X86_64 */
Yinghai Lud5494d42008-09-04 20:09:03 -07001027
Tejun Heo60a53172009-02-09 22:17:40 +09001028#ifdef CONFIG_CC_STACKPROTECTOR
1029DEFINE_PER_CPU(unsigned long, stack_canary);
1030#endif
1031
1032/* Make sure %fs and %gs are initialized properly in idle threads */
Adrian Bunk6b2fb3c2008-02-06 01:37:55 -08001033struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +01001034{
1035 memset(regs, 0, sizeof(struct pt_regs));
H. Peter Anvin65ea5b02008-01-30 13:30:56 +01001036 regs->fs = __KERNEL_PERCPU;
Tejun Heo60a53172009-02-09 22:17:40 +09001037 regs->gs = __KERNEL_STACK_CANARY;
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001038
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +01001039 return regs;
1040}
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001041#endif /* CONFIG_X86_64 */
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +02001042
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001043/*
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05301044 * Clear all 6 debug registers:
1045 */
1046static void clear_all_debug_regs(void)
1047{
1048 int i;
1049
1050 for (i = 0; i < 8; i++) {
1051 /* Ignore db4, db5 */
1052 if ((i == 4) || (i == 5))
1053 continue;
1054
1055 set_debugreg(0, i);
1056 }
1057}
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +01001058
1059/*
1060 * cpu_init() initializes state that is per-CPU. Some data is already
1061 * initialized (naturally) in the bootstrap process, such as the GDT
1062 * and IDT. We reload them nevertheless, this function acts as a
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001063 * 'CPU state barrier', nothing should get across.
Yinghai Lu1ba76582008-09-04 20:09:04 -07001064 * A lot of state is already set up in PDA init for 64 bit
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001065 */
Yinghai Lu1ba76582008-09-04 20:09:04 -07001066#ifdef CONFIG_X86_64
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001067
Yinghai Lu1ba76582008-09-04 20:09:04 -07001068void __cpuinit cpu_init(void)
1069{
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001070 struct orig_ist *orig_ist;
Yinghai Lu1ba76582008-09-04 20:09:04 -07001071 struct task_struct *me;
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001072 struct tss_struct *t;
1073 unsigned long v;
1074 int cpu;
Yinghai Lu1ba76582008-09-04 20:09:04 -07001075 int i;
1076
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001077 cpu = stack_smp_processor_id();
1078 t = &per_cpu(init_tss, cpu);
1079 orig_ist = &per_cpu(orig_ist, cpu);
1080
Brian Gerste7a22c12009-01-19 00:38:59 +09001081#ifdef CONFIG_NUMA
1082 if (cpu != 0 && percpu_read(node_number) == 0 &&
1083 cpu_to_node(cpu) != NUMA_NO_NODE)
1084 percpu_write(node_number, cpu_to_node(cpu));
1085#endif
Yinghai Lu1ba76582008-09-04 20:09:04 -07001086
1087 me = current;
1088
Mike Travisc2d1cec2009-01-04 05:18:03 -08001089 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
Yinghai Lu1ba76582008-09-04 20:09:04 -07001090 panic("CPU#%d already initialized!\n", cpu);
1091
1092 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1093
1094 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1095
1096 /*
1097 * Initialize the per-CPU GDT with the boot GDT,
1098 * and set up the GDT descriptor:
1099 */
1100
Brian Gerst552be872009-01-30 17:47:53 +09001101 switch_to_new_gdt(cpu);
Brian Gerst2697fbd2009-01-27 12:56:48 +09001102 loadsegment(fs, 0);
1103
Yinghai Lu1ba76582008-09-04 20:09:04 -07001104 load_idt((const struct desc_ptr *)&idt_descr);
1105
1106 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1107 syscall_init();
1108
1109 wrmsrl(MSR_FS_BASE, 0);
1110 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1111 barrier();
1112
1113 check_efer();
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001114 if (cpu != 0)
Yinghai Lu1ba76582008-09-04 20:09:04 -07001115 enable_x2apic();
1116
1117 /*
1118 * set up and load the per-CPU TSS
1119 */
1120 if (!orig_ist->ist[0]) {
Brian Gerst92d65b22009-01-19 00:38:58 +09001121 char *estacks = per_cpu(exception_stacks, cpu);
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001122
Yinghai Lu1ba76582008-09-04 20:09:04 -07001123 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001124 estacks += exception_stack_sizes[v];
Yinghai Lu1ba76582008-09-04 20:09:04 -07001125 orig_ist->ist[v] = t->x86_tss.ist[v] =
1126 (unsigned long)estacks;
1127 }
1128 }
1129
1130 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001131
Yinghai Lu1ba76582008-09-04 20:09:04 -07001132 /*
1133 * <= is required because the CPU will access up to
1134 * 8 bits beyond the end of the IO permission bitmap.
1135 */
1136 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1137 t->io_bitmap[i] = ~0UL;
1138
1139 atomic_inc(&init_mm.mm_count);
1140 me->active_mm = &init_mm;
Stoyan Gaydarov8c5dfd22009-03-10 00:10:32 -05001141 BUG_ON(me->mm);
Yinghai Lu1ba76582008-09-04 20:09:04 -07001142 enter_lazy_tlb(&init_mm, me);
1143
1144 load_sp0(t, &current->thread);
1145 set_tss_desc(cpu, t);
1146 load_TR_desc();
1147 load_LDT(&init_mm.context);
1148
1149#ifdef CONFIG_KGDB
1150 /*
1151 * If the kgdb is connected no debug regs should be altered. This
1152 * is only applicable when KGDB and a KGDB I/O module are built
1153 * into the kernel and you are using early debugging with
1154 * kgdbwait. KGDB will control the kernel HW breakpoint registers.
1155 */
1156 if (kgdb_connected && arch_kgdb_ops.correct_hw_break)
1157 arch_kgdb_ops.correct_hw_break();
Peter Zijlstra8f6d86d2009-01-27 21:41:34 +01001158 else
Yinghai Lu1ba76582008-09-04 20:09:04 -07001159#endif
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05301160 clear_all_debug_regs();
Yinghai Lu1ba76582008-09-04 20:09:04 -07001161
1162 fpu_init();
1163
1164 raw_local_save_flags(kernel_eflags);
1165
1166 if (is_uv_system())
1167 uv_cpu_init();
1168}
1169
1170#else
1171
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001172void __cpuinit cpu_init(void)
James Bottomley9ee79a32007-01-22 09:18:31 -06001173{
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001174 int cpu = smp_processor_id();
1175 struct task_struct *curr = current;
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001176 struct tss_struct *t = &per_cpu(init_tss, cpu);
James Bottomley9ee79a32007-01-22 09:18:31 -06001177 struct thread_struct *thread = &curr->thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178
Mike Travisc2d1cec2009-01-04 05:18:03 -08001179 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05301181 for (;;)
1182 local_irq_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183 }
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001184
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1186
1187 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
1188 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189
Zachary Amsden4d37e7e2005-09-03 15:56:38 -07001190 load_idt(&idt_descr);
Brian Gerst552be872009-01-30 17:47:53 +09001191 switch_to_new_gdt(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
1193 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194 * Set up and load the per-CPU TSS and LDT
1195 */
1196 atomic_inc(&init_mm.mm_count);
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001197 curr->active_mm = &init_mm;
Stoyan Gaydarov8c5dfd22009-03-10 00:10:32 -05001198 BUG_ON(curr->mm);
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001199 enter_lazy_tlb(&init_mm, curr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200
H. Peter Anvinfaca6222008-01-30 13:31:02 +01001201 load_sp0(t, thread);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001202 set_tss_desc(cpu, t);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203 load_TR_desc();
1204 load_LDT(&init_mm.context);
1205
Matt Mackall22c4e302006-01-08 01:05:24 -08001206#ifdef CONFIG_DOUBLEFAULT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207 /* Set up doublefault TSS pointer in the GDT */
1208 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
Matt Mackall22c4e302006-01-08 01:05:24 -08001209#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05301211 clear_all_debug_regs();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001212
1213 /*
1214 * Force FPU initialization:
1215 */
Suresh Siddhab359e8a2008-07-29 10:29:20 -07001216 if (cpu_has_xsave)
1217 current_thread_info()->status = TS_XSAVE;
1218 else
1219 current_thread_info()->status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001220 clear_used_math();
1221 mxcsr_feature_mask_init();
Suresh Siddhadc1e35c2008-07-29 10:29:19 -07001222
1223 /*
1224 * Boot processor to setup the FP and extended state context info.
1225 */
James Bottomleyb3572e32008-10-30 16:00:59 -05001226 if (smp_processor_id() == boot_cpu_id)
Suresh Siddhadc1e35c2008-07-29 10:29:19 -07001227 init_thread_xstate();
1228
1229 xsave_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230}
Yinghai Lu1ba76582008-09-04 20:09:04 -07001231#endif