blob: b907d9b790ab7234171c713c4e6c9aed957868ea [file] [log] [blame]
Russell Kingf6b0fa02011-02-06 15:48:39 +00001#include <linux/linkage.h>
Russell King941aefa2011-02-11 11:32:19 +00002#include <linux/threads.h>
Russell Kingf6b0fa02011-02-06 15:48:39 +00003#include <asm/asm-offsets.h>
4#include <asm/assembler.h>
5#include <asm/glue-cache.h>
6#include <asm/glue-proc.h>
Russell Kingf6b0fa02011-02-06 15:48:39 +00007 .text
8
9/*
Lorenzo Pieralisi76045372013-05-16 10:34:30 +010010 * Implementation of MPIDR hash algorithm through shifting
11 * and OR'ing.
12 *
13 * @dst: register containing hash result
14 * @rs0: register containing affinity level 0 bit shift
15 * @rs1: register containing affinity level 1 bit shift
16 * @rs2: register containing affinity level 2 bit shift
17 * @mpidr: register containing MPIDR value
18 * @mask: register containing MPIDR mask
19 *
20 * Pseudo C-code:
21 *
22 *u32 dst;
23 *
24 *compute_mpidr_hash(u32 rs0, u32 rs1, u32 rs2, u32 mpidr, u32 mask) {
25 * u32 aff0, aff1, aff2;
26 * u32 mpidr_masked = mpidr & mask;
27 * aff0 = mpidr_masked & 0xff;
28 * aff1 = mpidr_masked & 0xff00;
29 * aff2 = mpidr_masked & 0xff0000;
30 * dst = (aff0 >> rs0 | aff1 >> rs1 | aff2 >> rs2);
31 *}
32 * Input registers: rs0, rs1, rs2, mpidr, mask
33 * Output register: dst
34 * Note: input and output registers must be disjoint register sets
35 (eg: a macro instance with mpidr = r1 and dst = r1 is invalid)
36 */
37 .macro compute_mpidr_hash dst, rs0, rs1, rs2, mpidr, mask
38 and \mpidr, \mpidr, \mask @ mask out MPIDR bits
39 and \dst, \mpidr, #0xff @ mask=aff0
40 ARM( mov \dst, \dst, lsr \rs0 ) @ dst=aff0>>rs0
41 THUMB( lsr \dst, \dst, \rs0 )
42 and \mask, \mpidr, #0xff00 @ mask = aff1
43 ARM( orr \dst, \dst, \mask, lsr \rs1 ) @ dst|=(aff1>>rs1)
44 THUMB( lsr \mask, \mask, \rs1 )
45 THUMB( orr \dst, \dst, \mask )
46 and \mask, \mpidr, #0xff0000 @ mask = aff2
47 ARM( orr \dst, \dst, \mask, lsr \rs2 ) @ dst|=(aff2>>rs2)
48 THUMB( lsr \mask, \mask, \rs2 )
49 THUMB( orr \dst, \dst, \mask )
50 .endm
51
52/*
Russell Kingabda1bd2011-09-01 11:52:33 +010053 * Save CPU state for a suspend. This saves the CPU general purpose
54 * registers, and allocates space on the kernel stack to save the CPU
55 * specific registers and some other data for resume.
56 * r0 = suspend function arg0
57 * r1 = suspend function
Nicolas Pitre71a89862013-07-18 16:50:59 -040058 * r2 = MPIDR value the resuming CPU will use
Russell Kingf6b0fa02011-02-06 15:48:39 +000059 */
Russell King2c74a0c2011-06-22 17:41:48 +010060ENTRY(__cpu_suspend)
Russell Kinge8856a82011-06-13 15:58:34 +010061 stmfd sp!, {r4 - r11, lr}
Russell Kingf6b0fa02011-02-06 15:48:39 +000062#ifdef MULTI_CPU
63 ldr r10, =processor
Russell Kingabda1bd2011-09-01 11:52:33 +010064 ldr r4, [r10, #CPU_SLEEP_SIZE] @ size of CPU sleep state
Russell King3fd431b2011-06-13 13:53:06 +010065#else
Russell Kingabda1bd2011-09-01 11:52:33 +010066 ldr r4, =cpu_suspend_size
Russell King3fd431b2011-06-13 13:53:06 +010067#endif
Russell Kingabda1bd2011-09-01 11:52:33 +010068 mov r5, sp @ current virtual SP
69 add r4, r4, #12 @ Space for pgd, virt sp, phys resume fn
70 sub sp, sp, r4 @ allocate CPU state on stack
Russell Kingabda1bd2011-09-01 11:52:33 +010071 ldr r3, =sleep_save_sp
Nicolas Pitre71a89862013-07-18 16:50:59 -040072 stmfd sp!, {r0, r1} @ save suspend func arg and pointer
Lorenzo Pieralisi76045372013-05-16 10:34:30 +010073 ldr r3, [r3, #SLEEP_SAVE_SP_VIRT]
Nicolas Pitre71a89862013-07-18 16:50:59 -040074 ALT_SMP(ldr r0, =mpidr_hash)
75 ALT_UP_B(1f)
76 /* This ldmia relies on the memory layout of the mpidr_hash struct */
77 ldmia r0, {r1, r6-r8} @ r1 = mpidr mask (r6,r7,r8) = l[0,1,2] shifts
78 compute_mpidr_hash r0, r6, r7, r8, r2, r1
79 add r3, r3, r0, lsl #2
801: mov r2, r5 @ virtual SP
81 mov r1, r4 @ size of save block
82 add r0, sp, #8 @ pointer to save block
Russell Kingabda1bd2011-09-01 11:52:33 +010083 bl __cpu_suspend_save
Russell King29cb3cd2011-07-02 09:54:01 +010084 adr lr, BSYM(cpu_suspend_abort)
Russell King3799bbe2011-06-13 15:28:40 +010085 ldmfd sp!, {r0, pc} @ call suspend fn
Russell King2c74a0c2011-06-22 17:41:48 +010086ENDPROC(__cpu_suspend)
Russell Kingf6b0fa02011-02-06 15:48:39 +000087 .ltorg
88
Russell King29cb3cd2011-07-02 09:54:01 +010089cpu_suspend_abort:
Russell Kingde8e71c2011-08-27 22:39:09 +010090 ldmia sp!, {r1 - r3} @ pop phys pgd, virt SP, phys resume fn
Russell Kingf5fa68d2011-08-27 11:17:36 +010091 teq r0, #0
92 moveq r0, #1 @ force non-zero value
Russell King29cb3cd2011-07-02 09:54:01 +010093 mov sp, r2
94 ldmfd sp!, {r4 - r11, pc}
95ENDPROC(cpu_suspend_abort)
96
Russell Kingf6b0fa02011-02-06 15:48:39 +000097/*
98 * r0 = control register value
Russell Kingf6b0fa02011-02-06 15:48:39 +000099 */
Russell King62b2d072011-08-31 23:26:18 +0100100 .align 5
Will Deacone6eadc62011-11-15 11:11:19 +0000101 .pushsection .idmap.text,"ax"
Russell Kingf6b0fa02011-02-06 15:48:39 +0000102ENTRY(cpu_resume_mmu)
Russell Kingf6b0fa02011-02-06 15:48:39 +0000103 ldr r3, =cpu_resume_after_mmu
Will Deacond675d0b2011-11-22 17:30:28 +0000104 instr_sync
Russell Kinge8ce0eb2011-08-26 20:28:52 +0100105 mcr p15, 0, r0, c1, c0, 0 @ turn on MMU, I-cache, etc
106 mrc p15, 0, r0, c0, c0, 0 @ read id reg
Will Deacond675d0b2011-11-22 17:30:28 +0000107 instr_sync
Russell Kinge8ce0eb2011-08-26 20:28:52 +0100108 mov r0, r0
109 mov r0, r0
Russell Kingf6b0fa02011-02-06 15:48:39 +0000110 mov pc, r3 @ jump to virtual address
Russell King62b2d072011-08-31 23:26:18 +0100111ENDPROC(cpu_resume_mmu)
Will Deacone6eadc62011-11-15 11:11:19 +0000112 .popsection
Russell Kingf6b0fa02011-02-06 15:48:39 +0000113cpu_resume_after_mmu:
Russell King14cd8fd2011-06-21 16:32:58 +0100114 bl cpu_init @ restore the und/abt/irq banked regs
Russell King29cb3cd2011-07-02 09:54:01 +0100115 mov r0, #0 @ return zero on success
Russell King5fa94c82011-06-13 15:04:14 +0100116 ldmfd sp!, {r4 - r11, pc}
Russell Kingf6b0fa02011-02-06 15:48:39 +0000117ENDPROC(cpu_resume_after_mmu)
118
119/*
120 * Note: Yes, part of the following code is located into the .data section.
121 * This is to allow sleep_save_sp to be accessed with a relative load
122 * while we can't rely on any MMU translation. We could have put
123 * sleep_save_sp in the .text section as well, but some setups might
124 * insist on it to be truly read-only.
125 */
126 .data
127 .align
128ENTRY(cpu_resume)
Ben Dooks97bcb0f2013-02-01 09:40:42 +0000129ARM_BE8(setend be) @ ensure we are in BE mode
Lorenzo Pieralisi76045372013-05-16 10:34:30 +0100130 mov r1, #0
131 ALT_SMP(mrc p15, 0, r0, c0, c0, 5)
132 ALT_UP_B(1f)
133 adr r2, mpidr_hash_ptr
134 ldr r3, [r2]
135 add r2, r2, r3 @ r2 = struct mpidr_hash phys address
136 /*
137 * This ldmia relies on the memory layout of the mpidr_hash
138 * struct mpidr_hash.
139 */
140 ldmia r2, { r3-r6 } @ r3 = mpidr mask (r4,r5,r6) = l[0,1,2] shifts
141 compute_mpidr_hash r1, r4, r5, r6, r0, r3
1421:
143 adr r0, _sleep_save_sp
144 ldr r0, [r0, #SLEEP_SAVE_SP_PHYS]
145 ldr r0, [r0, r1, lsl #2]
146
Nicolas Pitrefb4fe872011-03-22 19:09:14 +0100147 setmode PSR_I_BIT | PSR_F_BIT | SVC_MODE, r1 @ set SVC, irqs off
Russell Kingde8e71c2011-08-27 22:39:09 +0100148 @ load phys pgd, stack, resume fn
149 ARM( ldmia r0!, {r1, sp, pc} )
150THUMB( ldmia r0!, {r1, r2, r3} )
151THUMB( mov sp, r2 )
152THUMB( bx r3 )
Russell Kingf6b0fa02011-02-06 15:48:39 +0000153ENDPROC(cpu_resume)
154
Lorenzo Pieralisi76045372013-05-16 10:34:30 +0100155 .align 2
156mpidr_hash_ptr:
157 .long mpidr_hash - . @ mpidr_hash struct offset
158
159 .type sleep_save_sp, #object
160ENTRY(sleep_save_sp)
161_sleep_save_sp:
162 .space SLEEP_SAVE_SP_SZ @ struct sleep_save_sp