blob: 2a16f8fb3584392c41d83f20c6576f2383babebe [file] [log] [blame]
Ben Dooksa21765a2007-02-11 18:31:01 +01001/* linux/arch/arm/mach-s3c2440/mach-anubis.c
Ben Dooks7efb8332005-09-07 11:49:23 +01002 *
Ben Dooks50f430e2009-11-13 22:54:12 +00003 * Copyright 2003-2009 Simtec Electronics
Ben Dooks7efb8332005-09-07 11:49:23 +01004 * http://armlinux.simtec.co.uk/
5 * Ben Dooks <ben@simtec.co.uk>
6 *
Ben Dooks7efb8332005-09-07 11:49:23 +01007 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
Ben Dooks7efb8332005-09-07 11:49:23 +010010*/
11
12#include <linux/kernel.h>
13#include <linux/types.h>
14#include <linux/interrupt.h>
15#include <linux/list.h>
16#include <linux/timer.h>
17#include <linux/init.h>
Ben Dooksec976d62009-05-13 22:52:24 +010018#include <linux/gpio.h>
Ben Dooksb6d1f542006-12-17 23:22:26 +010019#include <linux/serial_core.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010020#include <linux/platform_device.h>
Ben Dooksb9db83a2008-07-03 11:24:38 +010021#include <linux/ata_platform.h>
Ben Dooks7a28db62008-07-03 11:24:43 +010022#include <linux/i2c.h>
Russell Kingfced80c2008-09-06 12:10:45 +010023#include <linux/io.h>
Ben Dooks8a9ccb72007-07-12 10:47:35 +010024#include <linux/sm501.h>
25#include <linux/sm501-regs.h>
26
Ben Dooks7efb8332005-09-07 11:49:23 +010027#include <asm/mach/arch.h>
28#include <asm/mach/map.h>
29#include <asm/mach/irq.h>
30
Russell Kinga09e64f2008-08-05 16:14:15 +010031#include <mach/hardware.h>
Ben Dooks7efb8332005-09-07 11:49:23 +010032#include <asm/irq.h>
33#include <asm/mach-types.h>
34
Ben Dooksa2b7ba92008-10-07 22:26:09 +010035#include <plat/regs-serial.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010036#include <mach/regs-gpio.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010037#include <mach/regs-lcd.h>
Linus Walleijb0161ca2014-01-14 14:24:24 +010038#include <mach/gpio-samsung.h>
Arnd Bergmann436d42c2012-08-24 15:22:12 +020039#include <linux/platform_data/mtd-nand-s3c2410.h>
40#include <linux/platform_data/i2c-s3c2410.h>
Ben Dooks7efb8332005-09-07 11:49:23 +010041
42#include <linux/mtd/mtd.h>
43#include <linux/mtd/nand.h>
44#include <linux/mtd/nand_ecc.h>
45#include <linux/mtd/partitions.h>
46
Ben Dookseac1d8d2007-07-11 10:14:53 +010047#include <net/ax88796.h>
48
Ben Dooksd5120ae2008-10-07 23:09:51 +010049#include <plat/clock.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010050#include <plat/devs.h>
51#include <plat/cpu.h>
Arnd Bergmann436d42c2012-08-24 15:22:12 +020052#include <linux/platform_data/asoc-s3c24xx_simtec.h>
Romain Naour7f78b6e2013-01-09 18:47:04 -080053#include <plat/samsung-time.h>
Ben Dooks7efb8332005-09-07 11:49:23 +010054
Kukjin Kimfc351242013-01-01 19:40:53 -080055#include "anubis.h"
Kukjin Kimb27b0722012-01-03 14:02:03 +010056#include "common.h"
Kukjin Kimfc351242013-01-01 19:40:53 -080057#include "simtec.h"
Kukjin Kimb27b0722012-01-03 14:02:03 +010058
Ben Dooks50f430e2009-11-13 22:54:12 +000059#define COPYRIGHT ", Copyright 2005-2009 Simtec Electronics"
Ben Dooks7efb8332005-09-07 11:49:23 +010060
61static struct map_desc anubis_iodesc[] __initdata = {
62 /* ISA IO areas */
63
Ben Dooks8dd52312005-11-09 14:05:30 +000064 {
65 .virtual = (u32)S3C24XX_VA_ISA_BYTE,
66 .pfn = __phys_to_pfn(0x0),
67 .length = SZ_4M,
Ben Dooks705630d2006-07-26 20:16:39 +010068 .type = MT_DEVICE,
Ben Dooks8dd52312005-11-09 14:05:30 +000069 }, {
70 .virtual = (u32)S3C24XX_VA_ISA_WORD,
71 .pfn = __phys_to_pfn(0x0),
Ben Dooks705630d2006-07-26 20:16:39 +010072 .length = SZ_4M,
73 .type = MT_DEVICE,
Ben Dooks8dd52312005-11-09 14:05:30 +000074 },
Ben Dooks7efb8332005-09-07 11:49:23 +010075
76 /* we could possibly compress the next set down into a set of smaller tables
77 * pagetables, but that would mean using an L2 section, and it still means
78 * we cannot actually feed the same register to an LDR due to 16K spacing
79 */
80
81 /* CPLD control registers */
82
Ben Dooks8dd52312005-11-09 14:05:30 +000083 {
84 .virtual = (u32)ANUBIS_VA_CTRL1,
85 .pfn = __phys_to_pfn(ANUBIS_PA_CTRL1),
86 .length = SZ_4K,
Ben Dooks705630d2006-07-26 20:16:39 +010087 .type = MT_DEVICE,
Ben Dooks8dd52312005-11-09 14:05:30 +000088 }, {
Ben Dooks6c1640d2007-06-06 10:01:04 +010089 .virtual = (u32)ANUBIS_VA_IDREG,
90 .pfn = __phys_to_pfn(ANUBIS_PA_IDREG),
Ben Dooks8dd52312005-11-09 14:05:30 +000091 .length = SZ_4K,
Ben Dooks705630d2006-07-26 20:16:39 +010092 .type = MT_DEVICE,
Ben Dooks8dd52312005-11-09 14:05:30 +000093 },
Ben Dooks7efb8332005-09-07 11:49:23 +010094};
95
96#define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
97#define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
98#define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
99
Ben Dooks66a9b492006-06-18 23:04:05 +0100100static struct s3c2410_uartcfg anubis_uartcfgs[] __initdata = {
Ben Dooks7efb8332005-09-07 11:49:23 +0100101 [0] = {
102 .hwport = 0,
103 .flags = 0,
104 .ucon = UCON,
105 .ulcon = ULCON,
106 .ufcon = UFCON,
Thomas Abrahamafba7f92011-10-24 11:47:51 +0200107 .clk_sel = S3C2410_UCON_CLKSEL1 | S3C2410_UCON_CLKSEL2,
Ben Dooks7efb8332005-09-07 11:49:23 +0100108 },
109 [1] = {
110 .hwport = 2,
111 .flags = 0,
112 .ucon = UCON,
113 .ulcon = ULCON,
114 .ufcon = UFCON,
Thomas Abrahamafba7f92011-10-24 11:47:51 +0200115 .clk_sel = S3C2410_UCON_CLKSEL1 | S3C2410_UCON_CLKSEL2,
Ben Dooks7efb8332005-09-07 11:49:23 +0100116 },
117};
118
119/* NAND Flash on Anubis board */
120
121static int external_map[] = { 2 };
122static int chip0_map[] = { 0 };
123static int chip1_map[] = { 1 };
124
Ben Dooks2a3a1802009-09-28 13:59:49 +0300125static struct mtd_partition __initdata anubis_default_nand_part[] = {
Ben Dooks7efb8332005-09-07 11:49:23 +0100126 [0] = {
127 .name = "Boot Agent",
128 .size = SZ_16K,
Ben Dooks705630d2006-07-26 20:16:39 +0100129 .offset = 0,
Ben Dooks7efb8332005-09-07 11:49:23 +0100130 },
131 [1] = {
132 .name = "/boot",
133 .size = SZ_4M - SZ_16K,
134 .offset = SZ_16K,
135 },
136 [2] = {
137 .name = "user1",
138 .offset = SZ_4M,
139 .size = SZ_32M - SZ_4M,
140 },
141 [3] = {
142 .name = "user2",
143 .offset = SZ_32M,
144 .size = MTDPART_SIZ_FULL,
145 }
146};
147
Ben Dooks2a3a1802009-09-28 13:59:49 +0300148static struct mtd_partition __initdata anubis_default_nand_part_large[] = {
Ben Dooksad3613f2007-07-11 11:10:42 +0100149 [0] = {
150 .name = "Boot Agent",
151 .size = SZ_128K,
152 .offset = 0,
153 },
154 [1] = {
155 .name = "/boot",
156 .size = SZ_4M - SZ_128K,
157 .offset = SZ_128K,
158 },
159 [2] = {
160 .name = "user1",
161 .offset = SZ_4M,
162 .size = SZ_32M - SZ_4M,
163 },
164 [3] = {
165 .name = "user2",
166 .offset = SZ_32M,
167 .size = MTDPART_SIZ_FULL,
168 }
169};
170
Ben Dooks7efb8332005-09-07 11:49:23 +0100171/* the Anubis has 3 selectable slots for nand-flash, the two
172 * on-board chip areas, as well as the external slot.
173 *
174 * Note, there is no current hot-plug support for the External
175 * socket.
176*/
177
Ben Dooks2a3a1802009-09-28 13:59:49 +0300178static struct s3c2410_nand_set __initdata anubis_nand_sets[] = {
Ben Dooks7efb8332005-09-07 11:49:23 +0100179 [1] = {
180 .name = "External",
181 .nr_chips = 1,
182 .nr_map = external_map,
183 .nr_partitions = ARRAY_SIZE(anubis_default_nand_part),
Ben Dooks705630d2006-07-26 20:16:39 +0100184 .partitions = anubis_default_nand_part,
Ben Dooks7efb8332005-09-07 11:49:23 +0100185 },
186 [0] = {
187 .name = "chip0",
188 .nr_chips = 1,
189 .nr_map = chip0_map,
190 .nr_partitions = ARRAY_SIZE(anubis_default_nand_part),
Ben Dooks705630d2006-07-26 20:16:39 +0100191 .partitions = anubis_default_nand_part,
Ben Dooks7efb8332005-09-07 11:49:23 +0100192 },
193 [2] = {
194 .name = "chip1",
195 .nr_chips = 1,
196 .nr_map = chip1_map,
197 .nr_partitions = ARRAY_SIZE(anubis_default_nand_part),
Ben Dooks705630d2006-07-26 20:16:39 +0100198 .partitions = anubis_default_nand_part,
Ben Dooks7efb8332005-09-07 11:49:23 +0100199 },
200};
201
202static void anubis_nand_select(struct s3c2410_nand_set *set, int slot)
203{
204 unsigned int tmp;
205
206 slot = set->nr_map[slot] & 3;
207
208 pr_debug("anubis_nand: selecting slot %d (set %p,%p)\n",
209 slot, set, set->nr_map);
210
211 tmp = __raw_readb(ANUBIS_VA_CTRL1);
212 tmp &= ~ANUBIS_CTRL1_NANDSEL;
213 tmp |= slot;
214
215 pr_debug("anubis_nand: ctrl1 now %02x\n", tmp);
216
217 __raw_writeb(tmp, ANUBIS_VA_CTRL1);
218}
219
Ben Dooks2a3a1802009-09-28 13:59:49 +0300220static struct s3c2410_platform_nand __initdata anubis_nand_info = {
Ben Dooks7efb8332005-09-07 11:49:23 +0100221 .tacls = 25,
Ben Dooks661e6ac2006-04-02 10:32:46 +0100222 .twrph0 = 55,
223 .twrph1 = 40,
Ben Dooks7efb8332005-09-07 11:49:23 +0100224 .nr_sets = ARRAY_SIZE(anubis_nand_sets),
225 .sets = anubis_nand_sets,
226 .select_chip = anubis_nand_select,
227};
228
Ben Dooksbf1c56a2006-06-19 18:30:04 +0100229/* IDE channels */
230
Ben Dooks019dbaa2009-04-17 12:36:46 +0100231static struct pata_platform_info anubis_ide_platdata = {
Ben Dooksb9db83a2008-07-03 11:24:38 +0100232 .ioport_shift = 5,
233};
234
Ben Dooksbf1c56a2006-06-19 18:30:04 +0100235static struct resource anubis_ide0_resource[] = {
Tushar Beherad1c14932012-05-12 16:12:21 +0900236 [0] = DEFINE_RES_MEM(S3C2410_CS3, 8 * 32),
237 [2] = DEFINE_RES_MEM(S3C2410_CS3 + (1 << 26) + (6 * 32), 32),
Kukjin Kimfc351242013-01-01 19:40:53 -0800238 [3] = DEFINE_RES_IRQ(ANUBIS_IRQ_IDE0),
Ben Dooksbf1c56a2006-06-19 18:30:04 +0100239};
240
241static struct platform_device anubis_device_ide0 = {
Ben Dooksb9db83a2008-07-03 11:24:38 +0100242 .name = "pata_platform",
Ben Dooksbf1c56a2006-06-19 18:30:04 +0100243 .id = 0,
244 .num_resources = ARRAY_SIZE(anubis_ide0_resource),
245 .resource = anubis_ide0_resource,
Ben Dooksb9db83a2008-07-03 11:24:38 +0100246 .dev = {
247 .platform_data = &anubis_ide_platdata,
248 .coherent_dma_mask = ~0,
249 },
Ben Dooksbf1c56a2006-06-19 18:30:04 +0100250};
251
252static struct resource anubis_ide1_resource[] = {
Tushar Beherad1c14932012-05-12 16:12:21 +0900253 [0] = DEFINE_RES_MEM(S3C2410_CS4, 8 * 32),
254 [1] = DEFINE_RES_MEM(S3C2410_CS4 + (1 << 26) + (6 * 32), 32),
Kukjin Kimfc351242013-01-01 19:40:53 -0800255 [2] = DEFINE_RES_IRQ(ANUBIS_IRQ_IDE0),
Ben Dooksbf1c56a2006-06-19 18:30:04 +0100256};
257
Ben Dooksbf1c56a2006-06-19 18:30:04 +0100258static struct platform_device anubis_device_ide1 = {
Ben Dooksb9db83a2008-07-03 11:24:38 +0100259 .name = "pata_platform",
Ben Dooksbf1c56a2006-06-19 18:30:04 +0100260 .id = 1,
261 .num_resources = ARRAY_SIZE(anubis_ide1_resource),
262 .resource = anubis_ide1_resource,
Ben Dooksb9db83a2008-07-03 11:24:38 +0100263 .dev = {
264 .platform_data = &anubis_ide_platdata,
265 .coherent_dma_mask = ~0,
266 },
Ben Dooksbf1c56a2006-06-19 18:30:04 +0100267};
Ben Dooks7efb8332005-09-07 11:49:23 +0100268
Ben Dookseac1d8d2007-07-11 10:14:53 +0100269/* Asix AX88796 10/100 ethernet controller */
270
271static struct ax_plat_data anubis_asix_platdata = {
272 .flags = AXFLG_MAC_FROMDEV,
273 .wordlength = 2,
274 .dcr_val = 0x48,
275 .rcr_val = 0x40,
276};
277
278static struct resource anubis_asix_resource[] = {
Tushar Beherad1c14932012-05-12 16:12:21 +0900279 [0] = DEFINE_RES_MEM(S3C2410_CS5, 0x20 * 0x20),
Kukjin Kimfc351242013-01-01 19:40:53 -0800280 [1] = DEFINE_RES_IRQ(ANUBIS_IRQ_ASIX),
Ben Dookseac1d8d2007-07-11 10:14:53 +0100281};
282
283static struct platform_device anubis_device_asix = {
284 .name = "ax88796",
285 .id = 0,
286 .num_resources = ARRAY_SIZE(anubis_asix_resource),
287 .resource = anubis_asix_resource,
288 .dev = {
289 .platform_data = &anubis_asix_platdata,
290 }
291};
292
Ben Dooks8a9ccb72007-07-12 10:47:35 +0100293/* SM501 */
294
295static struct resource anubis_sm501_resource[] = {
Tushar Beherad1c14932012-05-12 16:12:21 +0900296 [0] = DEFINE_RES_MEM(S3C2410_CS2, SZ_8M),
297 [1] = DEFINE_RES_MEM(S3C2410_CS2 + SZ_64M - SZ_2M, SZ_2M),
298 [2] = DEFINE_RES_IRQ(IRQ_EINT0),
Ben Dooks8a9ccb72007-07-12 10:47:35 +0100299};
300
301static struct sm501_initdata anubis_sm501_initdata = {
302 .gpio_high = {
303 .set = 0x3F000000, /* 24bit panel */
304 .mask = 0x0,
305 },
306 .misc_timing = {
307 .set = 0x010100, /* SDRAM timing */
308 .mask = 0x1F1F00,
309 },
310 .misc_control = {
311 .set = SM501_MISC_PNL_24BIT,
312 .mask = 0,
313 },
314
Ben Dooks6290ce32008-11-10 10:59:31 +0000315 .devices = SM501_USE_GPIO,
316
Ben Dooks8a9ccb72007-07-12 10:47:35 +0100317 /* set the SDRAM and bus clocks */
318 .mclk = 72 * MHZ,
319 .m1xclk = 144 * MHZ,
320};
321
322static struct sm501_platdata_gpio_i2c anubis_sm501_gpio_i2c[] = {
323 [0] = {
Ben Dooks6290ce32008-11-10 10:59:31 +0000324 .bus_num = 1,
Ben Dooks8a9ccb72007-07-12 10:47:35 +0100325 .pin_scl = 44,
326 .pin_sda = 45,
327 },
328 [1] = {
Ben Dooks6290ce32008-11-10 10:59:31 +0000329 .bus_num = 2,
Ben Dooks8a9ccb72007-07-12 10:47:35 +0100330 .pin_scl = 40,
331 .pin_sda = 41,
332 },
333};
334
335static struct sm501_platdata anubis_sm501_platdata = {
336 .init = &anubis_sm501_initdata,
Ben Dooks6290ce32008-11-10 10:59:31 +0000337 .gpio_base = -1,
Ben Dooks8a9ccb72007-07-12 10:47:35 +0100338 .gpio_i2c = anubis_sm501_gpio_i2c,
339 .gpio_i2c_nr = ARRAY_SIZE(anubis_sm501_gpio_i2c),
340};
341
342static struct platform_device anubis_device_sm501 = {
343 .name = "sm501",
344 .id = 0,
345 .num_resources = ARRAY_SIZE(anubis_sm501_resource),
346 .resource = anubis_sm501_resource,
347 .dev = {
348 .platform_data = &anubis_sm501_platdata,
349 },
350};
351
Ben Dooks7efb8332005-09-07 11:49:23 +0100352/* Standard Anubis devices */
353
354static struct platform_device *anubis_devices[] __initdata = {
Ben Dooksb8132482009-11-23 00:13:39 +0000355 &s3c_device_ohci,
Ben Dooks7efb8332005-09-07 11:49:23 +0100356 &s3c_device_wdt,
357 &s3c_device_adc,
Ben Dooks3e1b7762008-10-31 16:14:40 +0000358 &s3c_device_i2c0,
Ben Dooks7efb8332005-09-07 11:49:23 +0100359 &s3c_device_rtc,
360 &s3c_device_nand,
Ben Dooksbf1c56a2006-06-19 18:30:04 +0100361 &anubis_device_ide0,
362 &anubis_device_ide1,
Ben Dookseac1d8d2007-07-11 10:14:53 +0100363 &anubis_device_asix,
Ben Dooks8a9ccb72007-07-12 10:47:35 +0100364 &anubis_device_sm501,
Ben Dooks7efb8332005-09-07 11:49:23 +0100365};
366
Ben Dooks2bc75092008-07-15 17:17:48 +0100367static struct clk *anubis_clocks[] __initdata = {
Ben Dooks7efb8332005-09-07 11:49:23 +0100368 &s3c24xx_dclk0,
369 &s3c24xx_dclk1,
370 &s3c24xx_clkout0,
371 &s3c24xx_clkout1,
372 &s3c24xx_uclk,
373};
374
Ben Dooks7a28db62008-07-03 11:24:43 +0100375/* I2C devices. */
376
377static struct i2c_board_info anubis_i2c_devs[] __initdata = {
378 {
379 I2C_BOARD_INFO("tps65011", 0x48),
380 .irq = IRQ_EINT20,
381 }
382};
383
Ben Dooks4d3a3462009-11-13 22:34:20 +0000384/* Audio setup */
385static struct s3c24xx_audio_simtec_pdata __initdata anubis_audio = {
386 .have_mic = 1,
387 .have_lout = 1,
388 .output_cdclk = 1,
389 .use_mpllin = 1,
390 .amp_gpio = S3C2410_GPB(2),
391 .amp_gain[0] = S3C2410_GPD(10),
392 .amp_gain[1] = S3C2410_GPD(11),
393};
394
Ben Dooks5fe10ab2005-09-20 17:24:33 +0100395static void __init anubis_map_io(void)
Ben Dooks7efb8332005-09-07 11:49:23 +0100396{
397 /* initialise the clocks */
398
Ben Dooksd96a9802008-04-16 00:12:39 +0100399 s3c24xx_dclk0.parent = &clk_upll;
Ben Dooks7efb8332005-09-07 11:49:23 +0100400 s3c24xx_dclk0.rate = 12*1000*1000;
401
Ben Dooksd96a9802008-04-16 00:12:39 +0100402 s3c24xx_dclk1.parent = &clk_upll;
Ben Dooks7efb8332005-09-07 11:49:23 +0100403 s3c24xx_dclk1.rate = 24*1000*1000;
404
405 s3c24xx_clkout0.parent = &s3c24xx_dclk0;
406 s3c24xx_clkout1.parent = &s3c24xx_dclk1;
407
408 s3c24xx_uclk.parent = &s3c24xx_clkout1;
409
Ben Dooksce89c202007-04-20 11:15:27 +0100410 s3c24xx_register_clocks(anubis_clocks, ARRAY_SIZE(anubis_clocks));
411
Ben Dooks7efb8332005-09-07 11:49:23 +0100412 s3c24xx_init_io(anubis_iodesc, ARRAY_SIZE(anubis_iodesc));
413 s3c24xx_init_clocks(0);
414 s3c24xx_init_uarts(anubis_uartcfgs, ARRAY_SIZE(anubis_uartcfgs));
Romain Naour7f78b6e2013-01-09 18:47:04 -0800415 samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);
Ben Dooks7efb8332005-09-07 11:49:23 +0100416
Ben Dooksad3613f2007-07-11 11:10:42 +0100417 /* check for the newer revision boards with large page nand */
418
419 if ((__raw_readb(ANUBIS_VA_IDREG) & ANUBIS_IDREG_REVMASK) >= 4) {
420 printk(KERN_INFO "ANUBIS-B detected (revision %d)\n",
421 __raw_readb(ANUBIS_VA_IDREG) & ANUBIS_IDREG_REVMASK);
422 anubis_nand_sets[0].partitions = anubis_default_nand_part_large;
423 anubis_nand_sets[0].nr_partitions = ARRAY_SIZE(anubis_default_nand_part_large);
424 } else {
425 /* ensure that the GPIO is setup */
Sylwester Nawrocki42aa3222012-08-28 09:06:49 -0700426 gpio_request_one(S3C2410_GPA(0), GPIOF_OUT_INIT_HIGH, NULL);
427 gpio_free(S3C2410_GPA(0));
Ben Dooksad3613f2007-07-11 11:10:42 +0100428 }
Ben Dooks7efb8332005-09-07 11:49:23 +0100429}
430
Ben Dooks57e51712007-04-20 11:19:16 +0100431static void __init anubis_init(void)
432{
Ben Dooks3e1b7762008-10-31 16:14:40 +0000433 s3c_i2c0_set_platdata(NULL);
Ben Dooks2a3a1802009-09-28 13:59:49 +0300434 s3c_nand_set_platdata(&anubis_nand_info);
Ben Dooks4d3a3462009-11-13 22:34:20 +0000435 simtec_audio_add(NULL, false, &anubis_audio);
Ben Dooks2a3a1802009-09-28 13:59:49 +0300436
Ben Dooks57e51712007-04-20 11:19:16 +0100437 platform_add_devices(anubis_devices, ARRAY_SIZE(anubis_devices));
Ben Dooks7a28db62008-07-03 11:24:43 +0100438
439 i2c_register_board_info(0, anubis_i2c_devs,
440 ARRAY_SIZE(anubis_i2c_devs));
Ben Dooks57e51712007-04-20 11:19:16 +0100441}
442
443
Ben Dooks7efb8332005-09-07 11:49:23 +0100444MACHINE_START(ANUBIS, "Simtec-Anubis")
445 /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
Nicolas Pitre69d50712011-07-05 22:38:17 -0400446 .atag_offset = 0x100,
Ben Dooks7efb8332005-09-07 11:49:23 +0100447 .map_io = anubis_map_io,
Ben Dooks57e51712007-04-20 11:19:16 +0100448 .init_machine = anubis_init,
Heiko Stuebnerce6c1642013-02-12 09:59:20 -0800449 .init_irq = s3c2440_init_irq,
Romain Naour7f78b6e2013-01-09 18:47:04 -0800450 .init_time = samsung_timer_init,
Heiko Stuebnerc1ba5442012-03-01 13:23:32 +0900451 .restart = s3c244x_restart,
Ben Dooks7efb8332005-09-07 11:49:23 +0100452MACHINE_END