blob: 9afc2ea400dc4b79931c624d7013251706ae1a0e [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* irq-mb93091.c: MB93091 FPGA interrupt handling
2 *
3 * Copyright (C) 2003 Red Hat, Inc. All Rights Reserved.
4 * Written by David Howells (dhowells@redhat.com)
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/ptrace.h>
13#include <linux/errno.h>
14#include <linux/signal.h>
15#include <linux/sched.h>
16#include <linux/ioport.h>
17#include <linux/interrupt.h>
18#include <linux/init.h>
19#include <linux/irq.h>
Jiri Slaby1977f032007-10-18 23:40:25 -070020#include <linux/bitops.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
22#include <asm/io.h>
23#include <asm/system.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/delay.h>
25#include <asm/irq.h>
26#include <asm/irc-regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
28#define __reg16(ADDR) (*(volatile unsigned short *)(ADDR))
29
30#define __get_IMR() ({ __reg16(0xffc00004); })
31#define __set_IMR(M) do { __reg16(0xffc00004) = (M); wmb(); } while(0)
32#define __get_IFR() ({ __reg16(0xffc0000c); })
33#define __clr_IFR(M) do { __reg16(0xffc0000c) = ~(M); wmb(); } while(0)
34
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Linus Torvalds1da177e2005-04-16 15:20:36 -070036/*
David Howells1bcbba32006-09-25 23:32:04 -070037 * on-motherboard FPGA PIC operations
Linus Torvalds1da177e2005-04-16 15:20:36 -070038 */
Thomas Gleixner193e7a52011-03-29 14:05:13 +010039static void frv_fpga_mask(struct irq_data *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -070040{
David Howells1bcbba32006-09-25 23:32:04 -070041 uint16_t imr = __get_IMR();
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Thomas Gleixner193e7a52011-03-29 14:05:13 +010043 imr |= 1 << (d->irq - IRQ_BASE_FPGA);
David Howells1bcbba32006-09-25 23:32:04 -070044
45 __set_IMR(imr);
Linus Torvalds1da177e2005-04-16 15:20:36 -070046}
47
Thomas Gleixner193e7a52011-03-29 14:05:13 +010048static void frv_fpga_ack(struct irq_data *d)
David Howells1bcbba32006-09-25 23:32:04 -070049{
Thomas Gleixner193e7a52011-03-29 14:05:13 +010050 __clr_IFR(1 << (d->irq - IRQ_BASE_FPGA));
David Howells1bcbba32006-09-25 23:32:04 -070051}
52
Thomas Gleixner193e7a52011-03-29 14:05:13 +010053static void frv_fpga_mask_ack(struct irq_data *d)
David Howells1bcbba32006-09-25 23:32:04 -070054{
David Howells88d6e192006-09-25 23:32:06 -070055 uint16_t imr = __get_IMR();
56
Thomas Gleixner193e7a52011-03-29 14:05:13 +010057 imr |= 1 << (d->irq - IRQ_BASE_FPGA);
David Howells88d6e192006-09-25 23:32:06 -070058 __set_IMR(imr);
59
Thomas Gleixner193e7a52011-03-29 14:05:13 +010060 __clr_IFR(1 << (d->irq - IRQ_BASE_FPGA));
David Howells88d6e192006-09-25 23:32:06 -070061}
62
Thomas Gleixner193e7a52011-03-29 14:05:13 +010063static void frv_fpga_unmask(struct irq_data *d)
David Howells88d6e192006-09-25 23:32:06 -070064{
65 uint16_t imr = __get_IMR();
66
Thomas Gleixner193e7a52011-03-29 14:05:13 +010067 imr &= ~(1 << (d->irq - IRQ_BASE_FPGA));
David Howells88d6e192006-09-25 23:32:06 -070068
69 __set_IMR(imr);
David Howells1bcbba32006-09-25 23:32:04 -070070}
71
72static struct irq_chip frv_fpga_pic = {
73 .name = "mb93091",
Thomas Gleixner193e7a52011-03-29 14:05:13 +010074 .irq_ack = frv_fpga_ack,
75 .irq_mask = frv_fpga_mask,
76 .irq_mask_ack = frv_fpga_mask_ack,
77 .irq_unmask = frv_fpga_unmask,
David Howells1bcbba32006-09-25 23:32:04 -070078};
79
80/*
81 * FPGA PIC interrupt handler
82 */
David Howells7d12e782006-10-05 14:55:46 +010083static irqreturn_t fpga_interrupt(int irq, void *_mask)
David Howells1bcbba32006-09-25 23:32:04 -070084{
85 uint16_t imr, mask = (unsigned long) _mask;
David Howells1bcbba32006-09-25 23:32:04 -070086
87 imr = __get_IMR();
88 mask = mask & ~imr & __get_IFR();
89
90 /* poll all the triggered IRQs */
91 while (mask) {
92 int irq;
93
94 asm("scan %1,gr0,%0" : "=r"(irq) : "r"(mask));
95 irq = 31 - irq;
96 mask &= ~(1 << irq);
97
David Howells7d12e782006-10-05 14:55:46 +010098 generic_handle_irq(IRQ_BASE_FPGA + irq);
David Howells1bcbba32006-09-25 23:32:04 -070099 }
100
David Howells88d6e192006-09-25 23:32:06 -0700101 return IRQ_HANDLED;
David Howells1bcbba32006-09-25 23:32:04 -0700102}
103
104/*
105 * define an interrupt action for each FPGA PIC output
106 * - use dev_id to indicate the FPGA PIC input to output mappings
107 */
108static struct irqaction fpga_irq[4] = {
109 [0] = {
110 .handler = fpga_interrupt,
111 .flags = IRQF_DISABLED | IRQF_SHARED,
David Howells1bcbba32006-09-25 23:32:04 -0700112 .name = "fpga.0",
113 .dev_id = (void *) 0x0028UL,
114 },
115 [1] = {
116 .handler = fpga_interrupt,
117 .flags = IRQF_DISABLED | IRQF_SHARED,
David Howells1bcbba32006-09-25 23:32:04 -0700118 .name = "fpga.1",
119 .dev_id = (void *) 0x0050UL,
120 },
121 [2] = {
122 .handler = fpga_interrupt,
123 .flags = IRQF_DISABLED | IRQF_SHARED,
David Howells1bcbba32006-09-25 23:32:04 -0700124 .name = "fpga.2",
125 .dev_id = (void *) 0x1c00UL,
126 },
127 [3] = {
128 .handler = fpga_interrupt,
129 .flags = IRQF_DISABLED | IRQF_SHARED,
David Howells1bcbba32006-09-25 23:32:04 -0700130 .name = "fpga.3",
131 .dev_id = (void *) 0x6386UL,
132 }
133};
134
135/*
136 * initialise the motherboard FPGA's PIC
137 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138void __init fpga_init(void)
139{
David Howells1bcbba32006-09-25 23:32:04 -0700140 int irq;
141
142 /* all PIC inputs are all set to be low-level driven, apart from the
143 * NMI button (15) which is fixed at falling-edge
144 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 __set_IMR(0x7ffe);
146 __clr_IFR(0x0000);
147
David Howells1bcbba32006-09-25 23:32:04 -0700148 for (irq = IRQ_BASE_FPGA + 1; irq <= IRQ_BASE_FPGA + 14; irq++)
Thomas Gleixner60af3ab2011-03-29 14:05:13 +0100149 irq_set_chip_and_handler(irq, &frv_fpga_pic, handle_level_irq);
David Howells1bcbba32006-09-25 23:32:04 -0700150
Thomas Gleixner60af3ab2011-03-29 14:05:13 +0100151 irq_set_chip_and_handler(IRQ_FPGA_NMI, &frv_fpga_pic, handle_edge_irq);
David Howells1bcbba32006-09-25 23:32:04 -0700152
153 /* the FPGA drives the first four external IRQ inputs on the CPU PIC */
154 setup_irq(IRQ_CPU_EXTERNAL0, &fpga_irq[0]);
155 setup_irq(IRQ_CPU_EXTERNAL1, &fpga_irq[1]);
156 setup_irq(IRQ_CPU_EXTERNAL2, &fpga_irq[2]);
157 setup_irq(IRQ_CPU_EXTERNAL3, &fpga_irq[3]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158}