Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 1 | #include <linux/linkage.h> |
Russell King | 941aefa | 2011-02-11 11:32:19 +0000 | [diff] [blame] | 2 | #include <linux/threads.h> |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 3 | #include <asm/asm-offsets.h> |
| 4 | #include <asm/assembler.h> |
| 5 | #include <asm/glue-cache.h> |
| 6 | #include <asm/glue-proc.h> |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 7 | .text |
| 8 | |
| 9 | /* |
Lorenzo Pieralisi | 7604537 | 2013-05-16 10:34:30 +0100 | [diff] [blame] | 10 | * Implementation of MPIDR hash algorithm through shifting |
| 11 | * and OR'ing. |
| 12 | * |
| 13 | * @dst: register containing hash result |
| 14 | * @rs0: register containing affinity level 0 bit shift |
| 15 | * @rs1: register containing affinity level 1 bit shift |
| 16 | * @rs2: register containing affinity level 2 bit shift |
| 17 | * @mpidr: register containing MPIDR value |
| 18 | * @mask: register containing MPIDR mask |
| 19 | * |
| 20 | * Pseudo C-code: |
| 21 | * |
| 22 | *u32 dst; |
| 23 | * |
| 24 | *compute_mpidr_hash(u32 rs0, u32 rs1, u32 rs2, u32 mpidr, u32 mask) { |
| 25 | * u32 aff0, aff1, aff2; |
| 26 | * u32 mpidr_masked = mpidr & mask; |
| 27 | * aff0 = mpidr_masked & 0xff; |
| 28 | * aff1 = mpidr_masked & 0xff00; |
| 29 | * aff2 = mpidr_masked & 0xff0000; |
| 30 | * dst = (aff0 >> rs0 | aff1 >> rs1 | aff2 >> rs2); |
| 31 | *} |
| 32 | * Input registers: rs0, rs1, rs2, mpidr, mask |
| 33 | * Output register: dst |
| 34 | * Note: input and output registers must be disjoint register sets |
| 35 | (eg: a macro instance with mpidr = r1 and dst = r1 is invalid) |
| 36 | */ |
| 37 | .macro compute_mpidr_hash dst, rs0, rs1, rs2, mpidr, mask |
| 38 | and \mpidr, \mpidr, \mask @ mask out MPIDR bits |
| 39 | and \dst, \mpidr, #0xff @ mask=aff0 |
| 40 | ARM( mov \dst, \dst, lsr \rs0 ) @ dst=aff0>>rs0 |
| 41 | THUMB( lsr \dst, \dst, \rs0 ) |
| 42 | and \mask, \mpidr, #0xff00 @ mask = aff1 |
| 43 | ARM( orr \dst, \dst, \mask, lsr \rs1 ) @ dst|=(aff1>>rs1) |
| 44 | THUMB( lsr \mask, \mask, \rs1 ) |
| 45 | THUMB( orr \dst, \dst, \mask ) |
| 46 | and \mask, \mpidr, #0xff0000 @ mask = aff2 |
| 47 | ARM( orr \dst, \dst, \mask, lsr \rs2 ) @ dst|=(aff2>>rs2) |
| 48 | THUMB( lsr \mask, \mask, \rs2 ) |
| 49 | THUMB( orr \dst, \dst, \mask ) |
| 50 | .endm |
| 51 | |
| 52 | /* |
Russell King | abda1bd | 2011-09-01 11:52:33 +0100 | [diff] [blame] | 53 | * Save CPU state for a suspend. This saves the CPU general purpose |
| 54 | * registers, and allocates space on the kernel stack to save the CPU |
| 55 | * specific registers and some other data for resume. |
| 56 | * r0 = suspend function arg0 |
| 57 | * r1 = suspend function |
Nicolas Pitre | 71a8986 | 2013-07-18 16:50:59 -0400 | [diff] [blame] | 58 | * r2 = MPIDR value the resuming CPU will use |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 59 | */ |
Russell King | 2c74a0c | 2011-06-22 17:41:48 +0100 | [diff] [blame] | 60 | ENTRY(__cpu_suspend) |
Russell King | e8856a8 | 2011-06-13 15:58:34 +0100 | [diff] [blame] | 61 | stmfd sp!, {r4 - r11, lr} |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 62 | #ifdef MULTI_CPU |
| 63 | ldr r10, =processor |
Russell King | abda1bd | 2011-09-01 11:52:33 +0100 | [diff] [blame] | 64 | ldr r4, [r10, #CPU_SLEEP_SIZE] @ size of CPU sleep state |
Russell King | 3fd431b | 2011-06-13 13:53:06 +0100 | [diff] [blame] | 65 | #else |
Russell King | abda1bd | 2011-09-01 11:52:33 +0100 | [diff] [blame] | 66 | ldr r4, =cpu_suspend_size |
Russell King | 3fd431b | 2011-06-13 13:53:06 +0100 | [diff] [blame] | 67 | #endif |
Russell King | abda1bd | 2011-09-01 11:52:33 +0100 | [diff] [blame] | 68 | mov r5, sp @ current virtual SP |
| 69 | add r4, r4, #12 @ Space for pgd, virt sp, phys resume fn |
| 70 | sub sp, sp, r4 @ allocate CPU state on stack |
Russell King | abda1bd | 2011-09-01 11:52:33 +0100 | [diff] [blame] | 71 | ldr r3, =sleep_save_sp |
Nicolas Pitre | 71a8986 | 2013-07-18 16:50:59 -0400 | [diff] [blame] | 72 | stmfd sp!, {r0, r1} @ save suspend func arg and pointer |
Lorenzo Pieralisi | 7604537 | 2013-05-16 10:34:30 +0100 | [diff] [blame] | 73 | ldr r3, [r3, #SLEEP_SAVE_SP_VIRT] |
Nicolas Pitre | 71a8986 | 2013-07-18 16:50:59 -0400 | [diff] [blame] | 74 | ALT_SMP(ldr r0, =mpidr_hash) |
| 75 | ALT_UP_B(1f) |
| 76 | /* This ldmia relies on the memory layout of the mpidr_hash struct */ |
| 77 | ldmia r0, {r1, r6-r8} @ r1 = mpidr mask (r6,r7,r8) = l[0,1,2] shifts |
| 78 | compute_mpidr_hash r0, r6, r7, r8, r2, r1 |
| 79 | add r3, r3, r0, lsl #2 |
| 80 | 1: mov r2, r5 @ virtual SP |
| 81 | mov r1, r4 @ size of save block |
| 82 | add r0, sp, #8 @ pointer to save block |
Russell King | abda1bd | 2011-09-01 11:52:33 +0100 | [diff] [blame] | 83 | bl __cpu_suspend_save |
Russell King | 14327c6 | 2015-04-21 14:17:25 +0100 | [diff] [blame] | 84 | badr lr, cpu_suspend_abort |
Russell King | 3799bbe | 2011-06-13 15:28:40 +0100 | [diff] [blame] | 85 | ldmfd sp!, {r0, pc} @ call suspend fn |
Russell King | 2c74a0c | 2011-06-22 17:41:48 +0100 | [diff] [blame] | 86 | ENDPROC(__cpu_suspend) |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 87 | .ltorg |
| 88 | |
Russell King | 29cb3cd | 2011-07-02 09:54:01 +0100 | [diff] [blame] | 89 | cpu_suspend_abort: |
Russell King | de8e71c | 2011-08-27 22:39:09 +0100 | [diff] [blame] | 90 | ldmia sp!, {r1 - r3} @ pop phys pgd, virt SP, phys resume fn |
Russell King | f5fa68d | 2011-08-27 11:17:36 +0100 | [diff] [blame] | 91 | teq r0, #0 |
| 92 | moveq r0, #1 @ force non-zero value |
Russell King | 29cb3cd | 2011-07-02 09:54:01 +0100 | [diff] [blame] | 93 | mov sp, r2 |
| 94 | ldmfd sp!, {r4 - r11, pc} |
| 95 | ENDPROC(cpu_suspend_abort) |
| 96 | |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 97 | /* |
| 98 | * r0 = control register value |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 99 | */ |
Russell King | 62b2d07 | 2011-08-31 23:26:18 +0100 | [diff] [blame] | 100 | .align 5 |
Will Deacon | e6eadc6 | 2011-11-15 11:11:19 +0000 | [diff] [blame] | 101 | .pushsection .idmap.text,"ax" |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 102 | ENTRY(cpu_resume_mmu) |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 103 | ldr r3, =cpu_resume_after_mmu |
Will Deacon | d675d0b | 2011-11-22 17:30:28 +0000 | [diff] [blame] | 104 | instr_sync |
Russell King | e8ce0eb | 2011-08-26 20:28:52 +0100 | [diff] [blame] | 105 | mcr p15, 0, r0, c1, c0, 0 @ turn on MMU, I-cache, etc |
| 106 | mrc p15, 0, r0, c0, c0, 0 @ read id reg |
Will Deacon | d675d0b | 2011-11-22 17:30:28 +0000 | [diff] [blame] | 107 | instr_sync |
Russell King | e8ce0eb | 2011-08-26 20:28:52 +0100 | [diff] [blame] | 108 | mov r0, r0 |
| 109 | mov r0, r0 |
Russell King | 6ebbf2c | 2014-06-30 16:29:12 +0100 | [diff] [blame] | 110 | ret r3 @ jump to virtual address |
Russell King | 62b2d07 | 2011-08-31 23:26:18 +0100 | [diff] [blame] | 111 | ENDPROC(cpu_resume_mmu) |
Will Deacon | e6eadc6 | 2011-11-15 11:11:19 +0000 | [diff] [blame] | 112 | .popsection |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 113 | cpu_resume_after_mmu: |
Russell King | 14cd8fd | 2011-06-21 16:32:58 +0100 | [diff] [blame] | 114 | bl cpu_init @ restore the und/abt/irq banked regs |
Russell King | 29cb3cd | 2011-07-02 09:54:01 +0100 | [diff] [blame] | 115 | mov r0, #0 @ return zero on success |
Russell King | 5fa94c8 | 2011-06-13 15:04:14 +0100 | [diff] [blame] | 116 | ldmfd sp!, {r4 - r11, pc} |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 117 | ENDPROC(cpu_resume_after_mmu) |
| 118 | |
Ard Biesheuvel | d0776af | 2015-03-25 07:39:21 +0100 | [diff] [blame] | 119 | .text |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 120 | .align |
Russell King | 2678bb9 | 2015-06-12 09:24:17 +0100 | [diff] [blame] | 121 | |
| 122 | #ifdef CONFIG_MMU |
Stephen Boyd | 32e55a7 | 2015-06-09 19:24:23 +0100 | [diff] [blame] | 123 | .arm |
| 124 | ENTRY(cpu_resume_arm) |
Russell King | 9ce93bd | 2015-06-12 21:19:35 +0100 | [diff] [blame] | 125 | THUMB( badr r9, 1f ) @ Kernel is entered in ARM. |
Stephen Boyd | 32e55a7 | 2015-06-09 19:24:23 +0100 | [diff] [blame] | 126 | THUMB( bx r9 ) @ If this is a Thumb-2 kernel, |
| 127 | THUMB( .thumb ) @ switch to Thumb now. |
| 128 | THUMB(1: ) |
Russell King | 2678bb9 | 2015-06-12 09:24:17 +0100 | [diff] [blame] | 129 | #endif |
| 130 | |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 131 | ENTRY(cpu_resume) |
Ben Dooks | 97bcb0f | 2013-02-01 09:40:42 +0000 | [diff] [blame] | 132 | ARM_BE8(setend be) @ ensure we are in BE mode |
Lorenzo Pieralisi | 0e0779d | 2014-05-08 17:31:40 +0100 | [diff] [blame] | 133 | #ifdef CONFIG_ARM_VIRT_EXT |
| 134 | bl __hyp_stub_install_secondary |
| 135 | #endif |
| 136 | safe_svcmode_maskall r1 |
Lorenzo Pieralisi | 7604537 | 2013-05-16 10:34:30 +0100 | [diff] [blame] | 137 | mov r1, #0 |
| 138 | ALT_SMP(mrc p15, 0, r0, c0, c0, 5) |
| 139 | ALT_UP_B(1f) |
| 140 | adr r2, mpidr_hash_ptr |
| 141 | ldr r3, [r2] |
| 142 | add r2, r2, r3 @ r2 = struct mpidr_hash phys address |
| 143 | /* |
| 144 | * This ldmia relies on the memory layout of the mpidr_hash |
| 145 | * struct mpidr_hash. |
| 146 | */ |
| 147 | ldmia r2, { r3-r6 } @ r3 = mpidr mask (r4,r5,r6) = l[0,1,2] shifts |
| 148 | compute_mpidr_hash r1, r4, r5, r6, r0, r3 |
| 149 | 1: |
| 150 | adr r0, _sleep_save_sp |
Ard Biesheuvel | d0776af | 2015-03-25 07:39:21 +0100 | [diff] [blame] | 151 | ldr r2, [r0] |
| 152 | add r0, r0, r2 |
Lorenzo Pieralisi | 7604537 | 2013-05-16 10:34:30 +0100 | [diff] [blame] | 153 | ldr r0, [r0, #SLEEP_SAVE_SP_PHYS] |
| 154 | ldr r0, [r0, r1, lsl #2] |
| 155 | |
Russell King | de8e71c | 2011-08-27 22:39:09 +0100 | [diff] [blame] | 156 | @ load phys pgd, stack, resume fn |
| 157 | ARM( ldmia r0!, {r1, sp, pc} ) |
| 158 | THUMB( ldmia r0!, {r1, r2, r3} ) |
| 159 | THUMB( mov sp, r2 ) |
| 160 | THUMB( bx r3 ) |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 161 | ENDPROC(cpu_resume) |
| 162 | |
Russell King | 2678bb9 | 2015-06-12 09:24:17 +0100 | [diff] [blame] | 163 | #ifdef CONFIG_MMU |
Stephen Boyd | 32e55a7 | 2015-06-09 19:24:23 +0100 | [diff] [blame] | 164 | ENDPROC(cpu_resume_arm) |
Russell King | 2678bb9 | 2015-06-12 09:24:17 +0100 | [diff] [blame] | 165 | #endif |
Russell King | f6b0fa0 | 2011-02-06 15:48:39 +0000 | [diff] [blame] | 166 | |
Lorenzo Pieralisi | 7604537 | 2013-05-16 10:34:30 +0100 | [diff] [blame] | 167 | .align 2 |
Ard Biesheuvel | d0776af | 2015-03-25 07:39:21 +0100 | [diff] [blame] | 168 | _sleep_save_sp: |
| 169 | .long sleep_save_sp - . |
Lorenzo Pieralisi | 7604537 | 2013-05-16 10:34:30 +0100 | [diff] [blame] | 170 | mpidr_hash_ptr: |
| 171 | .long mpidr_hash - . @ mpidr_hash struct offset |
| 172 | |
Ard Biesheuvel | d0776af | 2015-03-25 07:39:21 +0100 | [diff] [blame] | 173 | .data |
Lorenzo Pieralisi | 7604537 | 2013-05-16 10:34:30 +0100 | [diff] [blame] | 174 | .type sleep_save_sp, #object |
| 175 | ENTRY(sleep_save_sp) |
Lorenzo Pieralisi | 7604537 | 2013-05-16 10:34:30 +0100 | [diff] [blame] | 176 | .space SLEEP_SAVE_SP_SZ @ struct sleep_save_sp |