Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Driver for Microchip MRF24J40 802.15.4 Wireless-PAN Networking controller |
| 3 | * |
| 4 | * Copyright (C) 2012 Alan Ott <alan@signal11.us> |
| 5 | * Signal 11 Software |
| 6 | * |
| 7 | * This program is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License as published by |
| 9 | * the Free Software Foundation; either version 2 of the License, or |
| 10 | * (at your option) any later version. |
| 11 | * |
| 12 | * This program is distributed in the hope that it will be useful, |
| 13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 15 | * GNU General Public License for more details. |
| 16 | * |
| 17 | * You should have received a copy of the GNU General Public License |
| 18 | * along with this program; if not, write to the Free Software |
| 19 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. |
| 20 | */ |
| 21 | |
| 22 | #include <linux/spi/spi.h> |
| 23 | #include <linux/interrupt.h> |
| 24 | #include <linux/module.h> |
| 25 | #include <net/wpan-phy.h> |
| 26 | #include <net/mac802154.h> |
Alan Ott | cbde812 | 2013-04-05 10:34:51 +0000 | [diff] [blame] | 27 | #include <net/ieee802154.h> |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 28 | |
| 29 | /* MRF24J40 Short Address Registers */ |
| 30 | #define REG_RXMCR 0x00 /* Receive MAC control */ |
| 31 | #define REG_PANIDL 0x01 /* PAN ID (low) */ |
| 32 | #define REG_PANIDH 0x02 /* PAN ID (high) */ |
| 33 | #define REG_SADRL 0x03 /* Short address (low) */ |
| 34 | #define REG_SADRH 0x04 /* Short address (high) */ |
| 35 | #define REG_EADR0 0x05 /* Long address (low) (high is EADR7) */ |
| 36 | #define REG_TXMCR 0x11 /* Transmit MAC control */ |
| 37 | #define REG_PACON0 0x16 /* Power Amplifier Control */ |
| 38 | #define REG_PACON1 0x17 /* Power Amplifier Control */ |
| 39 | #define REG_PACON2 0x18 /* Power Amplifier Control */ |
| 40 | #define REG_TXNCON 0x1B /* Transmit Normal FIFO Control */ |
| 41 | #define REG_TXSTAT 0x24 /* TX MAC Status Register */ |
| 42 | #define REG_SOFTRST 0x2A /* Soft Reset */ |
| 43 | #define REG_TXSTBL 0x2E /* TX Stabilization */ |
| 44 | #define REG_INTSTAT 0x31 /* Interrupt Status */ |
| 45 | #define REG_INTCON 0x32 /* Interrupt Control */ |
| 46 | #define REG_RFCTL 0x36 /* RF Control Mode Register */ |
| 47 | #define REG_BBREG1 0x39 /* Baseband Registers */ |
| 48 | #define REG_BBREG2 0x3A /* */ |
| 49 | #define REG_BBREG6 0x3E /* */ |
| 50 | #define REG_CCAEDTH 0x3F /* Energy Detection Threshold */ |
| 51 | |
| 52 | /* MRF24J40 Long Address Registers */ |
| 53 | #define REG_RFCON0 0x200 /* RF Control Registers */ |
| 54 | #define REG_RFCON1 0x201 |
| 55 | #define REG_RFCON2 0x202 |
| 56 | #define REG_RFCON3 0x203 |
| 57 | #define REG_RFCON5 0x205 |
| 58 | #define REG_RFCON6 0x206 |
| 59 | #define REG_RFCON7 0x207 |
| 60 | #define REG_RFCON8 0x208 |
| 61 | #define REG_RSSI 0x210 |
| 62 | #define REG_SLPCON0 0x211 /* Sleep Clock Control Registers */ |
| 63 | #define REG_SLPCON1 0x220 |
| 64 | #define REG_WAKETIMEL 0x222 /* Wake-up Time Match Value Low */ |
| 65 | #define REG_WAKETIMEH 0x223 /* Wake-up Time Match Value High */ |
| 66 | #define REG_RX_FIFO 0x300 /* Receive FIFO */ |
| 67 | |
| 68 | /* Device configuration: Only channels 11-26 on page 0 are supported. */ |
| 69 | #define MRF24J40_CHAN_MIN 11 |
| 70 | #define MRF24J40_CHAN_MAX 26 |
| 71 | #define CHANNEL_MASK (((u32)1 << (MRF24J40_CHAN_MAX + 1)) \ |
| 72 | - ((u32)1 << MRF24J40_CHAN_MIN)) |
| 73 | |
| 74 | #define TX_FIFO_SIZE 128 /* From datasheet */ |
| 75 | #define RX_FIFO_SIZE 144 /* From datasheet */ |
| 76 | #define SET_CHANNEL_DELAY_US 192 /* From datasheet */ |
| 77 | |
| 78 | /* Device Private Data */ |
| 79 | struct mrf24j40 { |
| 80 | struct spi_device *spi; |
| 81 | struct ieee802154_dev *dev; |
| 82 | |
| 83 | struct mutex buffer_mutex; /* only used to protect buf */ |
| 84 | struct completion tx_complete; |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 85 | u8 *buf; /* 3 bytes. Used for SPI single-register transfers. */ |
| 86 | }; |
| 87 | |
| 88 | /* Read/Write SPI Commands for Short and Long Address registers. */ |
| 89 | #define MRF24J40_READSHORT(reg) ((reg) << 1) |
| 90 | #define MRF24J40_WRITESHORT(reg) ((reg) << 1 | 1) |
| 91 | #define MRF24J40_READLONG(reg) (1 << 15 | (reg) << 5) |
| 92 | #define MRF24J40_WRITELONG(reg) (1 << 15 | (reg) << 5 | 1 << 4) |
| 93 | |
Alan Ott | cf82dab | 2013-03-18 12:06:42 +0000 | [diff] [blame] | 94 | /* The datasheet indicates the theoretical maximum for SCK to be 10MHz */ |
| 95 | #define MAX_SPI_SPEED_HZ 10000000 |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 96 | |
| 97 | #define printdev(X) (&X->spi->dev) |
| 98 | |
| 99 | static int write_short_reg(struct mrf24j40 *devrec, u8 reg, u8 value) |
| 100 | { |
| 101 | int ret; |
| 102 | struct spi_message msg; |
| 103 | struct spi_transfer xfer = { |
| 104 | .len = 2, |
| 105 | .tx_buf = devrec->buf, |
| 106 | .rx_buf = devrec->buf, |
| 107 | }; |
| 108 | |
| 109 | spi_message_init(&msg); |
| 110 | spi_message_add_tail(&xfer, &msg); |
| 111 | |
| 112 | mutex_lock(&devrec->buffer_mutex); |
| 113 | devrec->buf[0] = MRF24J40_WRITESHORT(reg); |
| 114 | devrec->buf[1] = value; |
| 115 | |
| 116 | ret = spi_sync(devrec->spi, &msg); |
| 117 | if (ret) |
| 118 | dev_err(printdev(devrec), |
| 119 | "SPI write Failed for short register 0x%hhx\n", reg); |
| 120 | |
| 121 | mutex_unlock(&devrec->buffer_mutex); |
| 122 | return ret; |
| 123 | } |
| 124 | |
| 125 | static int read_short_reg(struct mrf24j40 *devrec, u8 reg, u8 *val) |
| 126 | { |
| 127 | int ret = -1; |
| 128 | struct spi_message msg; |
| 129 | struct spi_transfer xfer = { |
| 130 | .len = 2, |
| 131 | .tx_buf = devrec->buf, |
| 132 | .rx_buf = devrec->buf, |
| 133 | }; |
| 134 | |
| 135 | spi_message_init(&msg); |
| 136 | spi_message_add_tail(&xfer, &msg); |
| 137 | |
| 138 | mutex_lock(&devrec->buffer_mutex); |
| 139 | devrec->buf[0] = MRF24J40_READSHORT(reg); |
| 140 | devrec->buf[1] = 0; |
| 141 | |
| 142 | ret = spi_sync(devrec->spi, &msg); |
| 143 | if (ret) |
| 144 | dev_err(printdev(devrec), |
| 145 | "SPI read Failed for short register 0x%hhx\n", reg); |
| 146 | else |
| 147 | *val = devrec->buf[1]; |
| 148 | |
| 149 | mutex_unlock(&devrec->buffer_mutex); |
| 150 | return ret; |
| 151 | } |
| 152 | |
| 153 | static int read_long_reg(struct mrf24j40 *devrec, u16 reg, u8 *value) |
| 154 | { |
| 155 | int ret; |
| 156 | u16 cmd; |
| 157 | struct spi_message msg; |
| 158 | struct spi_transfer xfer = { |
| 159 | .len = 3, |
| 160 | .tx_buf = devrec->buf, |
| 161 | .rx_buf = devrec->buf, |
| 162 | }; |
| 163 | |
| 164 | spi_message_init(&msg); |
| 165 | spi_message_add_tail(&xfer, &msg); |
| 166 | |
| 167 | cmd = MRF24J40_READLONG(reg); |
| 168 | mutex_lock(&devrec->buffer_mutex); |
| 169 | devrec->buf[0] = cmd >> 8 & 0xff; |
| 170 | devrec->buf[1] = cmd & 0xff; |
| 171 | devrec->buf[2] = 0; |
| 172 | |
| 173 | ret = spi_sync(devrec->spi, &msg); |
| 174 | if (ret) |
| 175 | dev_err(printdev(devrec), |
| 176 | "SPI read Failed for long register 0x%hx\n", reg); |
| 177 | else |
| 178 | *value = devrec->buf[2]; |
| 179 | |
| 180 | mutex_unlock(&devrec->buffer_mutex); |
| 181 | return ret; |
| 182 | } |
| 183 | |
| 184 | static int write_long_reg(struct mrf24j40 *devrec, u16 reg, u8 val) |
| 185 | { |
| 186 | int ret; |
| 187 | u16 cmd; |
| 188 | struct spi_message msg; |
| 189 | struct spi_transfer xfer = { |
| 190 | .len = 3, |
| 191 | .tx_buf = devrec->buf, |
| 192 | .rx_buf = devrec->buf, |
| 193 | }; |
| 194 | |
| 195 | spi_message_init(&msg); |
| 196 | spi_message_add_tail(&xfer, &msg); |
| 197 | |
| 198 | cmd = MRF24J40_WRITELONG(reg); |
| 199 | mutex_lock(&devrec->buffer_mutex); |
| 200 | devrec->buf[0] = cmd >> 8 & 0xff; |
| 201 | devrec->buf[1] = cmd & 0xff; |
| 202 | devrec->buf[2] = val; |
| 203 | |
| 204 | ret = spi_sync(devrec->spi, &msg); |
| 205 | if (ret) |
| 206 | dev_err(printdev(devrec), |
| 207 | "SPI write Failed for long register 0x%hx\n", reg); |
| 208 | |
| 209 | mutex_unlock(&devrec->buffer_mutex); |
| 210 | return ret; |
| 211 | } |
| 212 | |
| 213 | /* This function relies on an undocumented write method. Once a write command |
| 214 | and address is set, as many bytes of data as desired can be clocked into |
| 215 | the device. The datasheet only shows setting one byte at a time. */ |
| 216 | static int write_tx_buf(struct mrf24j40 *devrec, u16 reg, |
| 217 | const u8 *data, size_t length) |
| 218 | { |
| 219 | int ret; |
| 220 | u16 cmd; |
| 221 | u8 lengths[2]; |
| 222 | struct spi_message msg; |
| 223 | struct spi_transfer addr_xfer = { |
| 224 | .len = 2, |
| 225 | .tx_buf = devrec->buf, |
| 226 | }; |
| 227 | struct spi_transfer lengths_xfer = { |
| 228 | .len = 2, |
| 229 | .tx_buf = &lengths, /* TODO: Is DMA really required for SPI? */ |
| 230 | }; |
| 231 | struct spi_transfer data_xfer = { |
| 232 | .len = length, |
| 233 | .tx_buf = data, |
| 234 | }; |
| 235 | |
| 236 | /* Range check the length. 2 bytes are used for the length fields.*/ |
| 237 | if (length > TX_FIFO_SIZE-2) { |
| 238 | dev_err(printdev(devrec), "write_tx_buf() was passed too large a buffer. Performing short write.\n"); |
| 239 | length = TX_FIFO_SIZE-2; |
| 240 | } |
| 241 | |
| 242 | spi_message_init(&msg); |
| 243 | spi_message_add_tail(&addr_xfer, &msg); |
| 244 | spi_message_add_tail(&lengths_xfer, &msg); |
| 245 | spi_message_add_tail(&data_xfer, &msg); |
| 246 | |
| 247 | cmd = MRF24J40_WRITELONG(reg); |
| 248 | mutex_lock(&devrec->buffer_mutex); |
| 249 | devrec->buf[0] = cmd >> 8 & 0xff; |
| 250 | devrec->buf[1] = cmd & 0xff; |
| 251 | lengths[0] = 0x0; /* Header Length. Set to 0 for now. TODO */ |
| 252 | lengths[1] = length; /* Total length */ |
| 253 | |
| 254 | ret = spi_sync(devrec->spi, &msg); |
| 255 | if (ret) |
| 256 | dev_err(printdev(devrec), "SPI write Failed for TX buf\n"); |
| 257 | |
| 258 | mutex_unlock(&devrec->buffer_mutex); |
| 259 | return ret; |
| 260 | } |
| 261 | |
| 262 | static int mrf24j40_read_rx_buf(struct mrf24j40 *devrec, |
| 263 | u8 *data, u8 *len, u8 *lqi) |
| 264 | { |
| 265 | u8 rx_len; |
| 266 | u8 addr[2]; |
| 267 | u8 lqi_rssi[2]; |
| 268 | u16 cmd; |
| 269 | int ret; |
| 270 | struct spi_message msg; |
| 271 | struct spi_transfer addr_xfer = { |
| 272 | .len = 2, |
| 273 | .tx_buf = &addr, |
| 274 | }; |
| 275 | struct spi_transfer data_xfer = { |
| 276 | .len = 0x0, /* set below */ |
| 277 | .rx_buf = data, |
| 278 | }; |
| 279 | struct spi_transfer status_xfer = { |
| 280 | .len = 2, |
| 281 | .rx_buf = &lqi_rssi, |
| 282 | }; |
| 283 | |
| 284 | /* Get the length of the data in the RX FIFO. The length in this |
| 285 | * register exclues the 1-byte length field at the beginning. */ |
| 286 | ret = read_long_reg(devrec, REG_RX_FIFO, &rx_len); |
| 287 | if (ret) |
| 288 | goto out; |
| 289 | |
| 290 | /* Range check the RX FIFO length, accounting for the one-byte |
| 291 | * length field at the begining. */ |
| 292 | if (rx_len > RX_FIFO_SIZE-1) { |
| 293 | dev_err(printdev(devrec), "Invalid length read from device. Performing short read.\n"); |
| 294 | rx_len = RX_FIFO_SIZE-1; |
| 295 | } |
| 296 | |
| 297 | if (rx_len > *len) { |
| 298 | /* Passed in buffer wasn't big enough. Should never happen. */ |
| 299 | dev_err(printdev(devrec), "Buffer not big enough. Performing short read\n"); |
| 300 | rx_len = *len; |
| 301 | } |
| 302 | |
| 303 | /* Set up the commands to read the data. */ |
| 304 | cmd = MRF24J40_READLONG(REG_RX_FIFO+1); |
| 305 | addr[0] = cmd >> 8 & 0xff; |
| 306 | addr[1] = cmd & 0xff; |
| 307 | data_xfer.len = rx_len; |
| 308 | |
| 309 | spi_message_init(&msg); |
| 310 | spi_message_add_tail(&addr_xfer, &msg); |
| 311 | spi_message_add_tail(&data_xfer, &msg); |
| 312 | spi_message_add_tail(&status_xfer, &msg); |
| 313 | |
| 314 | ret = spi_sync(devrec->spi, &msg); |
| 315 | if (ret) { |
| 316 | dev_err(printdev(devrec), "SPI RX Buffer Read Failed.\n"); |
| 317 | goto out; |
| 318 | } |
| 319 | |
| 320 | *lqi = lqi_rssi[0]; |
| 321 | *len = rx_len; |
| 322 | |
| 323 | #ifdef DEBUG |
| 324 | print_hex_dump(KERN_DEBUG, "mrf24j40 rx: ", |
| 325 | DUMP_PREFIX_OFFSET, 16, 1, data, *len, 0); |
| 326 | printk(KERN_DEBUG "mrf24j40 rx: lqi: %02hhx rssi: %02hhx\n", |
| 327 | lqi_rssi[0], lqi_rssi[1]); |
| 328 | #endif |
| 329 | |
| 330 | out: |
| 331 | return ret; |
| 332 | } |
| 333 | |
| 334 | static int mrf24j40_tx(struct ieee802154_dev *dev, struct sk_buff *skb) |
| 335 | { |
| 336 | struct mrf24j40 *devrec = dev->priv; |
| 337 | u8 val; |
| 338 | int ret = 0; |
| 339 | |
| 340 | dev_dbg(printdev(devrec), "tx packet of %d bytes\n", skb->len); |
| 341 | |
| 342 | ret = write_tx_buf(devrec, 0x000, skb->data, skb->len); |
| 343 | if (ret) |
| 344 | goto err; |
| 345 | |
Wolfram Sang | 16735d0 | 2013-11-14 14:32:02 -0800 | [diff] [blame] | 346 | reinit_completion(&devrec->tx_complete); |
Alan Ott | 9757f1d | 2013-10-05 23:52:22 -0400 | [diff] [blame] | 347 | |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 348 | /* Set TXNTRIG bit of TXNCON to send packet */ |
| 349 | ret = read_short_reg(devrec, REG_TXNCON, &val); |
| 350 | if (ret) |
| 351 | goto err; |
| 352 | val |= 0x1; |
Alan Ott | cbde812 | 2013-04-05 10:34:51 +0000 | [diff] [blame] | 353 | /* Set TXNACKREQ if the ACK bit is set in the packet. */ |
| 354 | if (skb->data[0] & IEEE802154_FC_ACK_REQ) |
| 355 | val |= 0x4; |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 356 | write_short_reg(devrec, REG_TXNCON, val); |
| 357 | |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 358 | /* Wait for the device to send the TX complete interrupt. */ |
| 359 | ret = wait_for_completion_interruptible_timeout( |
| 360 | &devrec->tx_complete, |
| 361 | 5 * HZ); |
| 362 | if (ret == -ERESTARTSYS) |
| 363 | goto err; |
| 364 | if (ret == 0) { |
Alan Ott | 7a1c231 | 2013-03-18 12:06:41 +0000 | [diff] [blame] | 365 | dev_warn(printdev(devrec), "Timeout waiting for TX interrupt\n"); |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 366 | ret = -ETIMEDOUT; |
| 367 | goto err; |
| 368 | } |
| 369 | |
| 370 | /* Check for send error from the device. */ |
| 371 | ret = read_short_reg(devrec, REG_TXSTAT, &val); |
| 372 | if (ret) |
| 373 | goto err; |
| 374 | if (val & 0x1) { |
Alan Ott | cbde812 | 2013-04-05 10:34:51 +0000 | [diff] [blame] | 375 | dev_dbg(printdev(devrec), "Error Sending. Retry count exceeded\n"); |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 376 | ret = -ECOMM; /* TODO: Better error code ? */ |
| 377 | } else |
| 378 | dev_dbg(printdev(devrec), "Packet Sent\n"); |
| 379 | |
| 380 | err: |
| 381 | |
| 382 | return ret; |
| 383 | } |
| 384 | |
| 385 | static int mrf24j40_ed(struct ieee802154_dev *dev, u8 *level) |
| 386 | { |
| 387 | /* TODO: */ |
| 388 | printk(KERN_WARNING "mrf24j40: ed not implemented\n"); |
| 389 | *level = 0; |
| 390 | return 0; |
| 391 | } |
| 392 | |
| 393 | static int mrf24j40_start(struct ieee802154_dev *dev) |
| 394 | { |
| 395 | struct mrf24j40 *devrec = dev->priv; |
| 396 | u8 val; |
| 397 | int ret; |
| 398 | |
| 399 | dev_dbg(printdev(devrec), "start\n"); |
| 400 | |
| 401 | ret = read_short_reg(devrec, REG_INTCON, &val); |
| 402 | if (ret) |
| 403 | return ret; |
| 404 | val &= ~(0x1|0x8); /* Clear TXNIE and RXIE. Enable interrupts */ |
| 405 | write_short_reg(devrec, REG_INTCON, val); |
| 406 | |
| 407 | return 0; |
| 408 | } |
| 409 | |
| 410 | static void mrf24j40_stop(struct ieee802154_dev *dev) |
| 411 | { |
| 412 | struct mrf24j40 *devrec = dev->priv; |
| 413 | u8 val; |
| 414 | int ret; |
| 415 | dev_dbg(printdev(devrec), "stop\n"); |
| 416 | |
| 417 | ret = read_short_reg(devrec, REG_INTCON, &val); |
| 418 | if (ret) |
| 419 | return; |
| 420 | val |= 0x1|0x8; /* Set TXNIE and RXIE. Disable Interrupts */ |
| 421 | write_short_reg(devrec, REG_INTCON, val); |
| 422 | |
| 423 | return; |
| 424 | } |
| 425 | |
| 426 | static int mrf24j40_set_channel(struct ieee802154_dev *dev, |
| 427 | int page, int channel) |
| 428 | { |
| 429 | struct mrf24j40 *devrec = dev->priv; |
| 430 | u8 val; |
| 431 | int ret; |
| 432 | |
| 433 | dev_dbg(printdev(devrec), "Set Channel %d\n", channel); |
| 434 | |
| 435 | WARN_ON(page != 0); |
| 436 | WARN_ON(channel < MRF24J40_CHAN_MIN); |
| 437 | WARN_ON(channel > MRF24J40_CHAN_MAX); |
| 438 | |
| 439 | /* Set Channel TODO */ |
| 440 | val = (channel-11) << 4 | 0x03; |
| 441 | write_long_reg(devrec, REG_RFCON0, val); |
| 442 | |
| 443 | /* RF Reset */ |
| 444 | ret = read_short_reg(devrec, REG_RFCTL, &val); |
| 445 | if (ret) |
| 446 | return ret; |
| 447 | val |= 0x04; |
| 448 | write_short_reg(devrec, REG_RFCTL, val); |
| 449 | val &= ~0x04; |
| 450 | write_short_reg(devrec, REG_RFCTL, val); |
| 451 | |
| 452 | udelay(SET_CHANNEL_DELAY_US); /* per datasheet */ |
| 453 | |
| 454 | return 0; |
| 455 | } |
| 456 | |
| 457 | static int mrf24j40_filter(struct ieee802154_dev *dev, |
| 458 | struct ieee802154_hw_addr_filt *filt, |
| 459 | unsigned long changed) |
| 460 | { |
| 461 | struct mrf24j40 *devrec = dev->priv; |
| 462 | |
| 463 | dev_dbg(printdev(devrec), "filter\n"); |
| 464 | |
| 465 | if (changed & IEEE802515_AFILT_SADDR_CHANGED) { |
| 466 | /* Short Addr */ |
| 467 | u8 addrh, addrl; |
Phoebe Buckheister | b70ab2e | 2014-03-14 21:23:59 +0100 | [diff] [blame] | 468 | addrh = le16_to_cpu(filt->short_addr) >> 8 & 0xff; |
| 469 | addrl = le16_to_cpu(filt->short_addr) & 0xff; |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 470 | |
| 471 | write_short_reg(devrec, REG_SADRH, addrh); |
| 472 | write_short_reg(devrec, REG_SADRL, addrl); |
| 473 | dev_dbg(printdev(devrec), |
| 474 | "Set short addr to %04hx\n", filt->short_addr); |
| 475 | } |
| 476 | |
| 477 | if (changed & IEEE802515_AFILT_IEEEADDR_CHANGED) { |
| 478 | /* Device Address */ |
Phoebe Buckheister | b70ab2e | 2014-03-14 21:23:59 +0100 | [diff] [blame] | 479 | u8 i, addr[8]; |
| 480 | |
| 481 | memcpy(addr, &filt->ieee_addr, 8); |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 482 | for (i = 0; i < 8; i++) |
Phoebe Buckheister | b70ab2e | 2014-03-14 21:23:59 +0100 | [diff] [blame] | 483 | write_short_reg(devrec, REG_EADR0 + i, addr[i]); |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 484 | |
| 485 | #ifdef DEBUG |
| 486 | printk(KERN_DEBUG "Set long addr to: "); |
| 487 | for (i = 0; i < 8; i++) |
Phoebe Buckheister | b70ab2e | 2014-03-14 21:23:59 +0100 | [diff] [blame] | 488 | printk("%02hhx ", addr[7 - i]); |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 489 | printk(KERN_DEBUG "\n"); |
| 490 | #endif |
| 491 | } |
| 492 | |
| 493 | if (changed & IEEE802515_AFILT_PANID_CHANGED) { |
| 494 | /* PAN ID */ |
| 495 | u8 panidl, panidh; |
Phoebe Buckheister | b70ab2e | 2014-03-14 21:23:59 +0100 | [diff] [blame] | 496 | panidh = le16_to_cpu(filt->pan_id) >> 8 & 0xff; |
| 497 | panidl = le16_to_cpu(filt->pan_id) & 0xff; |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 498 | write_short_reg(devrec, REG_PANIDH, panidh); |
| 499 | write_short_reg(devrec, REG_PANIDL, panidl); |
| 500 | |
| 501 | dev_dbg(printdev(devrec), "Set PANID to %04hx\n", filt->pan_id); |
| 502 | } |
| 503 | |
| 504 | if (changed & IEEE802515_AFILT_PANC_CHANGED) { |
| 505 | /* Pan Coordinator */ |
| 506 | u8 val; |
| 507 | int ret; |
| 508 | |
| 509 | ret = read_short_reg(devrec, REG_RXMCR, &val); |
| 510 | if (ret) |
| 511 | return ret; |
| 512 | if (filt->pan_coord) |
| 513 | val |= 0x8; |
| 514 | else |
| 515 | val &= ~0x8; |
| 516 | write_short_reg(devrec, REG_RXMCR, val); |
| 517 | |
| 518 | /* REG_SLOTTED is maintained as default (unslotted/CSMA-CA). |
| 519 | * REG_ORDER is maintained as default (no beacon/superframe). |
| 520 | */ |
| 521 | |
| 522 | dev_dbg(printdev(devrec), "Set Pan Coord to %s\n", |
| 523 | filt->pan_coord ? "on" : "off"); |
| 524 | } |
| 525 | |
| 526 | return 0; |
| 527 | } |
| 528 | |
| 529 | static int mrf24j40_handle_rx(struct mrf24j40 *devrec) |
| 530 | { |
| 531 | u8 len = RX_FIFO_SIZE; |
| 532 | u8 lqi = 0; |
| 533 | u8 val; |
| 534 | int ret = 0; |
| 535 | struct sk_buff *skb; |
| 536 | |
| 537 | /* Turn off reception of packets off the air. This prevents the |
| 538 | * device from overwriting the buffer while we're reading it. */ |
| 539 | ret = read_short_reg(devrec, REG_BBREG1, &val); |
| 540 | if (ret) |
| 541 | goto out; |
| 542 | val |= 4; /* SET RXDECINV */ |
| 543 | write_short_reg(devrec, REG_BBREG1, val); |
| 544 | |
| 545 | skb = alloc_skb(len, GFP_KERNEL); |
| 546 | if (!skb) { |
| 547 | ret = -ENOMEM; |
| 548 | goto out; |
| 549 | } |
| 550 | |
| 551 | ret = mrf24j40_read_rx_buf(devrec, skb_put(skb, len), &len, &lqi); |
| 552 | if (ret < 0) { |
| 553 | dev_err(printdev(devrec), "Failure reading RX FIFO\n"); |
| 554 | kfree_skb(skb); |
| 555 | ret = -EINVAL; |
| 556 | goto out; |
| 557 | } |
| 558 | |
| 559 | /* Cut off the checksum */ |
| 560 | skb_trim(skb, len-2); |
| 561 | |
| 562 | /* TODO: Other drivers call ieee20154_rx_irqsafe() here (eg: cc2040, |
| 563 | * also from a workqueue). I think irqsafe is not necessary here. |
| 564 | * Can someone confirm? */ |
| 565 | ieee802154_rx_irqsafe(devrec->dev, skb, lqi); |
| 566 | |
| 567 | dev_dbg(printdev(devrec), "RX Handled\n"); |
| 568 | |
| 569 | out: |
| 570 | /* Turn back on reception of packets off the air. */ |
| 571 | ret = read_short_reg(devrec, REG_BBREG1, &val); |
| 572 | if (ret) |
| 573 | return ret; |
| 574 | val &= ~0x4; /* Clear RXDECINV */ |
| 575 | write_short_reg(devrec, REG_BBREG1, val); |
| 576 | |
| 577 | return ret; |
| 578 | } |
| 579 | |
| 580 | static struct ieee802154_ops mrf24j40_ops = { |
| 581 | .owner = THIS_MODULE, |
| 582 | .xmit = mrf24j40_tx, |
| 583 | .ed = mrf24j40_ed, |
| 584 | .start = mrf24j40_start, |
| 585 | .stop = mrf24j40_stop, |
| 586 | .set_channel = mrf24j40_set_channel, |
| 587 | .set_hw_addr_filt = mrf24j40_filter, |
| 588 | }; |
| 589 | |
| 590 | static irqreturn_t mrf24j40_isr(int irq, void *data) |
| 591 | { |
| 592 | struct mrf24j40 *devrec = data; |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 593 | u8 intstat; |
| 594 | int ret; |
| 595 | |
| 596 | /* Read the interrupt status */ |
| 597 | ret = read_short_reg(devrec, REG_INTSTAT, &intstat); |
| 598 | if (ret) |
| 599 | goto out; |
| 600 | |
| 601 | /* Check for TX complete */ |
| 602 | if (intstat & 0x1) |
| 603 | complete(&devrec->tx_complete); |
| 604 | |
| 605 | /* Check for Rx */ |
| 606 | if (intstat & 0x8) |
| 607 | mrf24j40_handle_rx(devrec); |
| 608 | |
| 609 | out: |
Alan Ott | 4a4e1da | 2013-10-05 23:52:23 -0400 | [diff] [blame] | 610 | return IRQ_HANDLED; |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 611 | } |
| 612 | |
Varka Bhadram | 3dac9a7 | 2014-06-16 09:12:31 +0530 | [diff] [blame] | 613 | static int mrf24j40_hw_init(struct mrf24j40 *devrec) |
| 614 | { |
| 615 | int ret; |
| 616 | u8 val; |
| 617 | |
| 618 | /* Initialize the device. |
| 619 | From datasheet section 3.2: Initialization. */ |
| 620 | ret = write_short_reg(devrec, REG_SOFTRST, 0x07); |
| 621 | if (ret) |
| 622 | goto err_ret; |
| 623 | |
| 624 | ret = write_short_reg(devrec, REG_PACON2, 0x98); |
| 625 | if (ret) |
| 626 | goto err_ret; |
| 627 | |
| 628 | ret = write_short_reg(devrec, REG_TXSTBL, 0x95); |
| 629 | if (ret) |
| 630 | goto err_ret; |
| 631 | |
| 632 | ret = write_long_reg(devrec, REG_RFCON0, 0x03); |
| 633 | if (ret) |
| 634 | goto err_ret; |
| 635 | |
| 636 | ret = write_long_reg(devrec, REG_RFCON1, 0x01); |
| 637 | if (ret) |
| 638 | goto err_ret; |
| 639 | |
| 640 | ret = write_long_reg(devrec, REG_RFCON2, 0x80); |
| 641 | if (ret) |
| 642 | goto err_ret; |
| 643 | |
| 644 | ret = write_long_reg(devrec, REG_RFCON6, 0x90); |
| 645 | if (ret) |
| 646 | goto err_ret; |
| 647 | |
| 648 | ret = write_long_reg(devrec, REG_RFCON7, 0x80); |
| 649 | if (ret) |
| 650 | goto err_ret; |
| 651 | |
| 652 | ret = write_long_reg(devrec, REG_RFCON8, 0x10); |
| 653 | if (ret) |
| 654 | goto err_ret; |
| 655 | |
| 656 | ret = write_long_reg(devrec, REG_SLPCON1, 0x21); |
| 657 | if (ret) |
| 658 | goto err_ret; |
| 659 | |
| 660 | ret = write_short_reg(devrec, REG_BBREG2, 0x80); |
| 661 | if (ret) |
| 662 | goto err_ret; |
| 663 | |
| 664 | ret = write_short_reg(devrec, REG_CCAEDTH, 0x60); |
| 665 | if (ret) |
| 666 | goto err_ret; |
| 667 | |
| 668 | ret = write_short_reg(devrec, REG_BBREG6, 0x40); |
| 669 | if (ret) |
| 670 | goto err_ret; |
| 671 | |
| 672 | ret = write_short_reg(devrec, REG_RFCTL, 0x04); |
| 673 | if (ret) |
| 674 | goto err_ret; |
| 675 | |
| 676 | ret = write_short_reg(devrec, REG_RFCTL, 0x0); |
| 677 | if (ret) |
| 678 | goto err_ret; |
| 679 | |
| 680 | udelay(192); |
| 681 | |
| 682 | /* Set RX Mode. RXMCR<1:0>: 0x0 normal, 0x1 promisc, 0x2 error */ |
| 683 | ret = read_short_reg(devrec, REG_RXMCR, &val); |
| 684 | if (ret) |
| 685 | goto err_ret; |
| 686 | |
| 687 | val &= ~0x3; /* Clear RX mode (normal) */ |
| 688 | |
| 689 | ret = write_short_reg(devrec, REG_RXMCR, val); |
| 690 | if (ret) |
| 691 | goto err_ret; |
| 692 | |
| 693 | return 0; |
| 694 | |
| 695 | err_ret: |
| 696 | return ret; |
| 697 | } |
| 698 | |
Bill Pemberton | bb1f460 | 2012-12-03 09:24:12 -0500 | [diff] [blame] | 699 | static int mrf24j40_probe(struct spi_device *spi) |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 700 | { |
| 701 | int ret = -ENOMEM; |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 702 | struct mrf24j40 *devrec; |
| 703 | |
| 704 | printk(KERN_INFO "mrf24j40: probe(). IRQ: %d\n", spi->irq); |
| 705 | |
Varka Bhadram | 0aaf43f | 2014-06-11 10:04:44 +0530 | [diff] [blame] | 706 | devrec = devm_kzalloc(&spi->dev, sizeof(struct mrf24j40), GFP_KERNEL); |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 707 | if (!devrec) |
Varka Bhadram | 0aaf43f | 2014-06-11 10:04:44 +0530 | [diff] [blame] | 708 | goto err_ret; |
| 709 | devrec->buf = devm_kzalloc(&spi->dev, 3, GFP_KERNEL); |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 710 | if (!devrec->buf) |
Varka Bhadram | 0aaf43f | 2014-06-11 10:04:44 +0530 | [diff] [blame] | 711 | goto err_ret; |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 712 | |
| 713 | spi->mode = SPI_MODE_0; /* TODO: Is this appropriate for right here? */ |
| 714 | if (spi->max_speed_hz > MAX_SPI_SPEED_HZ) |
| 715 | spi->max_speed_hz = MAX_SPI_SPEED_HZ; |
| 716 | |
| 717 | mutex_init(&devrec->buffer_mutex); |
| 718 | init_completion(&devrec->tx_complete); |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 719 | devrec->spi = spi; |
Jingoo Han | 4fa0a0e | 2013-04-05 20:34:18 +0000 | [diff] [blame] | 720 | spi_set_drvdata(spi, devrec); |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 721 | |
| 722 | /* Register with the 802154 subsystem */ |
| 723 | |
| 724 | devrec->dev = ieee802154_alloc_device(0, &mrf24j40_ops); |
| 725 | if (!devrec->dev) |
Varka Bhadram | 0aaf43f | 2014-06-11 10:04:44 +0530 | [diff] [blame] | 726 | goto err_ret; |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 727 | |
| 728 | devrec->dev->priv = devrec; |
| 729 | devrec->dev->parent = &devrec->spi->dev; |
| 730 | devrec->dev->phy->channels_supported[0] = CHANNEL_MASK; |
| 731 | devrec->dev->flags = IEEE802154_HW_OMIT_CKSUM|IEEE802154_HW_AACK; |
| 732 | |
| 733 | dev_dbg(printdev(devrec), "registered mrf24j40\n"); |
| 734 | ret = ieee802154_register_device(devrec->dev); |
| 735 | if (ret) |
| 736 | goto err_register_device; |
| 737 | |
Varka Bhadram | 3dac9a7 | 2014-06-16 09:12:31 +0530 | [diff] [blame] | 738 | ret = mrf24j40_hw_init(devrec); |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 739 | if (ret) |
Varka Bhadram | 3dac9a7 | 2014-06-16 09:12:31 +0530 | [diff] [blame] | 740 | goto err_hw_init; |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 741 | |
Varka Bhadram | 0aaf43f | 2014-06-11 10:04:44 +0530 | [diff] [blame] | 742 | ret = devm_request_threaded_irq(&spi->dev, |
| 743 | spi->irq, |
| 744 | NULL, |
| 745 | mrf24j40_isr, |
| 746 | IRQF_TRIGGER_LOW|IRQF_ONESHOT, |
| 747 | dev_name(&spi->dev), |
| 748 | devrec); |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 749 | |
| 750 | if (ret) { |
| 751 | dev_err(printdev(devrec), "Unable to get IRQ"); |
| 752 | goto err_irq; |
| 753 | } |
| 754 | |
| 755 | return 0; |
| 756 | |
| 757 | err_irq: |
Varka Bhadram | 3dac9a7 | 2014-06-16 09:12:31 +0530 | [diff] [blame] | 758 | err_hw_init: |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 759 | ieee802154_unregister_device(devrec->dev); |
| 760 | err_register_device: |
| 761 | ieee802154_free_device(devrec->dev); |
Varka Bhadram | 0aaf43f | 2014-06-11 10:04:44 +0530 | [diff] [blame] | 762 | err_ret: |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 763 | return ret; |
| 764 | } |
| 765 | |
Bill Pemberton | bb1f460 | 2012-12-03 09:24:12 -0500 | [diff] [blame] | 766 | static int mrf24j40_remove(struct spi_device *spi) |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 767 | { |
Jingoo Han | 4fa0a0e | 2013-04-05 20:34:18 +0000 | [diff] [blame] | 768 | struct mrf24j40 *devrec = spi_get_drvdata(spi); |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 769 | |
| 770 | dev_dbg(printdev(devrec), "remove\n"); |
| 771 | |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 772 | ieee802154_unregister_device(devrec->dev); |
| 773 | ieee802154_free_device(devrec->dev); |
| 774 | /* TODO: Will ieee802154_free_device() wait until ->xmit() is |
| 775 | * complete? */ |
| 776 | |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 777 | return 0; |
| 778 | } |
| 779 | |
| 780 | static const struct spi_device_id mrf24j40_ids[] = { |
| 781 | { "mrf24j40", 0 }, |
| 782 | { "mrf24j40ma", 0 }, |
| 783 | { }, |
| 784 | }; |
| 785 | MODULE_DEVICE_TABLE(spi, mrf24j40_ids); |
| 786 | |
| 787 | static struct spi_driver mrf24j40_driver = { |
| 788 | .driver = { |
| 789 | .name = "mrf24j40", |
| 790 | .bus = &spi_bus_type, |
| 791 | .owner = THIS_MODULE, |
| 792 | }, |
| 793 | .id_table = mrf24j40_ids, |
| 794 | .probe = mrf24j40_probe, |
Bill Pemberton | bb1f460 | 2012-12-03 09:24:12 -0500 | [diff] [blame] | 795 | .remove = mrf24j40_remove, |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 796 | }; |
| 797 | |
Wei Yongjun | 3d4a131 | 2013-04-08 20:34:44 +0000 | [diff] [blame] | 798 | module_spi_driver(mrf24j40_driver); |
Alan Ott | 3731a33 | 2012-09-02 15:44:13 +0000 | [diff] [blame] | 799 | |
| 800 | MODULE_LICENSE("GPL"); |
| 801 | MODULE_AUTHOR("Alan Ott"); |
| 802 | MODULE_DESCRIPTION("MRF24J40 SPI 802.15.4 Controller Driver"); |