blob: 2c83b37ae8f26168c1f09b5471285241c12f41f4 [file] [log] [blame]
Sarah Sharp74c68742009-04-27 19:52:22 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#include "xhci.h"
24
25#define XHCI_INIT_VALUE 0x0
26
27/* Add verbose debugging later, just print everything for now */
28
29void xhci_dbg_regs(struct xhci_hcd *xhci)
30{
31 u32 temp;
32
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -070033 xhci_dbg(xhci, "// xHCI capability registers at %p:\n",
34 xhci->cap_regs);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020035 temp = readl(&xhci->cap_regs->hc_capbase);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -070036 xhci_dbg(xhci, "// @%p = 0x%x (CAPLENGTH AND HCIVERSION)\n",
37 &xhci->cap_regs->hc_capbase, temp);
Sarah Sharp74c68742009-04-27 19:52:22 -070038 xhci_dbg(xhci, "// CAPLENGTH: 0x%x\n",
39 (unsigned int) HC_LENGTH(temp));
Sarah Sharp74c68742009-04-27 19:52:22 -070040 xhci_dbg(xhci, "// HCIVERSION: 0x%x\n",
41 (unsigned int) HC_VERSION(temp));
Sarah Sharp74c68742009-04-27 19:52:22 -070042
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -070043 xhci_dbg(xhci, "// xHCI operational registers at %p:\n", xhci->op_regs);
Sarah Sharp74c68742009-04-27 19:52:22 -070044
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020045 temp = readl(&xhci->cap_regs->run_regs_off);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -070046 xhci_dbg(xhci, "// @%p = 0x%x RTSOFF\n",
47 &xhci->cap_regs->run_regs_off,
Sarah Sharp74c68742009-04-27 19:52:22 -070048 (unsigned int) temp & RTSOFF_MASK);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -070049 xhci_dbg(xhci, "// xHCI runtime registers at %p:\n", xhci->run_regs);
Sarah Sharp74c68742009-04-27 19:52:22 -070050
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020051 temp = readl(&xhci->cap_regs->db_off);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -070052 xhci_dbg(xhci, "// @%p = 0x%x DBOFF\n", &xhci->cap_regs->db_off, temp);
53 xhci_dbg(xhci, "// Doorbell array at %p:\n", xhci->dba);
Sarah Sharp74c68742009-04-27 19:52:22 -070054}
55
Sarah Sharp23e3be12009-04-29 19:05:20 -070056static void xhci_print_cap_regs(struct xhci_hcd *xhci)
Sarah Sharp74c68742009-04-27 19:52:22 -070057{
58 u32 temp;
Lu Baolu04abb6d2015-10-01 18:40:31 +030059 u32 hci_version;
Sarah Sharp74c68742009-04-27 19:52:22 -070060
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -070061 xhci_dbg(xhci, "xHCI capability registers at %p:\n", xhci->cap_regs);
Sarah Sharp74c68742009-04-27 19:52:22 -070062
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020063 temp = readl(&xhci->cap_regs->hc_capbase);
Lu Baolu04abb6d2015-10-01 18:40:31 +030064 hci_version = HC_VERSION(temp);
Sarah Sharp74c68742009-04-27 19:52:22 -070065 xhci_dbg(xhci, "CAPLENGTH AND HCIVERSION 0x%x:\n",
66 (unsigned int) temp);
67 xhci_dbg(xhci, "CAPLENGTH: 0x%x\n",
68 (unsigned int) HC_LENGTH(temp));
Lu Baolu04abb6d2015-10-01 18:40:31 +030069 xhci_dbg(xhci, "HCIVERSION: 0x%x\n", hci_version);
Sarah Sharp74c68742009-04-27 19:52:22 -070070
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020071 temp = readl(&xhci->cap_regs->hcs_params1);
Sarah Sharp74c68742009-04-27 19:52:22 -070072 xhci_dbg(xhci, "HCSPARAMS 1: 0x%x\n",
73 (unsigned int) temp);
74 xhci_dbg(xhci, " Max device slots: %u\n",
75 (unsigned int) HCS_MAX_SLOTS(temp));
76 xhci_dbg(xhci, " Max interrupters: %u\n",
77 (unsigned int) HCS_MAX_INTRS(temp));
78 xhci_dbg(xhci, " Max ports: %u\n",
79 (unsigned int) HCS_MAX_PORTS(temp));
80
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020081 temp = readl(&xhci->cap_regs->hcs_params2);
Sarah Sharp74c68742009-04-27 19:52:22 -070082 xhci_dbg(xhci, "HCSPARAMS 2: 0x%x\n",
83 (unsigned int) temp);
84 xhci_dbg(xhci, " Isoc scheduling threshold: %u\n",
85 (unsigned int) HCS_IST(temp));
86 xhci_dbg(xhci, " Maximum allowed segments in event ring: %u\n",
87 (unsigned int) HCS_ERST_MAX(temp));
88
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020089 temp = readl(&xhci->cap_regs->hcs_params3);
Sarah Sharp74c68742009-04-27 19:52:22 -070090 xhci_dbg(xhci, "HCSPARAMS 3 0x%x:\n",
91 (unsigned int) temp);
92 xhci_dbg(xhci, " Worst case U1 device exit latency: %u\n",
93 (unsigned int) HCS_U1_LATENCY(temp));
94 xhci_dbg(xhci, " Worst case U2 device exit latency: %u\n",
95 (unsigned int) HCS_U2_LATENCY(temp));
96
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +020097 temp = readl(&xhci->cap_regs->hcc_params);
Sarah Sharp74c68742009-04-27 19:52:22 -070098 xhci_dbg(xhci, "HCC PARAMS 0x%x:\n", (unsigned int) temp);
99 xhci_dbg(xhci, " HC generates %s bit addresses\n",
100 HCC_64BIT_ADDR(temp) ? "64" : "32");
Lu Baolu79b80942015-08-06 19:24:00 +0300101 xhci_dbg(xhci, " HC %s Contiguous Frame ID Capability\n",
102 HCC_CFC(temp) ? "has" : "hasn't");
Lu Baolu40a3b772015-08-06 19:24:01 +0300103 xhci_dbg(xhci, " HC %s generate Stopped - Short Package event\n",
104 HCC_SPC(temp) ? "can" : "can't");
Sarah Sharp74c68742009-04-27 19:52:22 -0700105 /* FIXME */
106 xhci_dbg(xhci, " FIXME: more HCCPARAMS debugging\n");
107
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200108 temp = readl(&xhci->cap_regs->run_regs_off);
Sarah Sharp74c68742009-04-27 19:52:22 -0700109 xhci_dbg(xhci, "RTSOFF 0x%x:\n", temp & RTSOFF_MASK);
Lu Baolu04abb6d2015-10-01 18:40:31 +0300110
111 /* xhci 1.1 controllers have the HCCPARAMS2 register */
Peter Chenf95e60a2017-03-09 15:39:36 +0200112 if (hci_version > 0x100) {
Lu Baolu04abb6d2015-10-01 18:40:31 +0300113 temp = readl(&xhci->cap_regs->hcc_params2);
114 xhci_dbg(xhci, "HCC PARAMS2 0x%x:\n", (unsigned int) temp);
115 xhci_dbg(xhci, " HC %s Force save context capability",
116 HCC2_FSC(temp) ? "supports" : "doesn't support");
117 xhci_dbg(xhci, " HC %s Large ESIT Payload Capability",
118 HCC2_LEC(temp) ? "supports" : "doesn't support");
119 xhci_dbg(xhci, " HC %s Extended TBC capability",
120 HCC2_ETC(temp) ? "supports" : "doesn't support");
121 }
Sarah Sharp74c68742009-04-27 19:52:22 -0700122}
123
Sarah Sharp23e3be12009-04-29 19:05:20 -0700124static void xhci_print_command_reg(struct xhci_hcd *xhci)
Sarah Sharp74c68742009-04-27 19:52:22 -0700125{
126 u32 temp;
127
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200128 temp = readl(&xhci->op_regs->command);
Sarah Sharp74c68742009-04-27 19:52:22 -0700129 xhci_dbg(xhci, "USBCMD 0x%x:\n", temp);
130 xhci_dbg(xhci, " HC is %s\n",
131 (temp & CMD_RUN) ? "running" : "being stopped");
132 xhci_dbg(xhci, " HC has %sfinished hard reset\n",
133 (temp & CMD_RESET) ? "not " : "");
134 xhci_dbg(xhci, " Event Interrupts %s\n",
135 (temp & CMD_EIE) ? "enabled " : "disabled");
136 xhci_dbg(xhci, " Host System Error Interrupts %s\n",
Alex Hebb334e92012-03-22 15:06:59 +0800137 (temp & CMD_HSEIE) ? "enabled " : "disabled");
Sarah Sharp74c68742009-04-27 19:52:22 -0700138 xhci_dbg(xhci, " HC has %sfinished light reset\n",
139 (temp & CMD_LRESET) ? "not " : "");
140}
141
Sarah Sharp23e3be12009-04-29 19:05:20 -0700142static void xhci_print_status(struct xhci_hcd *xhci)
Sarah Sharp74c68742009-04-27 19:52:22 -0700143{
144 u32 temp;
145
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200146 temp = readl(&xhci->op_regs->status);
Sarah Sharp74c68742009-04-27 19:52:22 -0700147 xhci_dbg(xhci, "USBSTS 0x%x:\n", temp);
148 xhci_dbg(xhci, " Event ring is %sempty\n",
149 (temp & STS_EINT) ? "not " : "");
150 xhci_dbg(xhci, " %sHost System Error\n",
151 (temp & STS_FATAL) ? "WARNING: " : "No ");
152 xhci_dbg(xhci, " HC is %s\n",
153 (temp & STS_HALT) ? "halted" : "running");
154}
155
Sarah Sharp23e3be12009-04-29 19:05:20 -0700156static void xhci_print_op_regs(struct xhci_hcd *xhci)
Sarah Sharp74c68742009-04-27 19:52:22 -0700157{
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700158 xhci_dbg(xhci, "xHCI operational registers at %p:\n", xhci->op_regs);
Sarah Sharp74c68742009-04-27 19:52:22 -0700159 xhci_print_command_reg(xhci);
160 xhci_print_status(xhci);
161}
162
Sarah Sharp23e3be12009-04-29 19:05:20 -0700163static void xhci_print_ports(struct xhci_hcd *xhci)
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700164{
Matt Evans28ccd292011-03-29 13:40:46 +1100165 __le32 __iomem *addr;
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700166 int i, j;
167 int ports;
168 char *names[NUM_PORT_REGS] = {
169 "status",
170 "power",
171 "link",
172 "reserved",
173 };
174
175 ports = HCS_MAX_PORTS(xhci->hcs_params1);
176 addr = &xhci->op_regs->port_status_base;
177 for (i = 0; i < ports; i++) {
Felipe Balbi98871e92017-01-23 14:20:04 +0200178 for (j = 0; j < NUM_PORT_REGS; j++) {
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700179 xhci_dbg(xhci, "%p port %s reg = 0x%x\n",
180 addr, names[j],
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200181 (unsigned int) readl(addr));
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700182 addr++;
183 }
184 }
185}
186
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800187void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num)
Sarah Sharp74c68742009-04-27 19:52:22 -0700188{
Dmitry Torokhov09ece302011-02-08 16:29:33 -0800189 struct xhci_intr_reg __iomem *ir_set = &xhci->run_regs->ir_set[set_num];
190 void __iomem *addr;
Sarah Sharp74c68742009-04-27 19:52:22 -0700191 u32 temp;
Sarah Sharp8e595a52009-07-27 12:03:31 -0700192 u64 temp_64;
Sarah Sharp74c68742009-04-27 19:52:22 -0700193
194 addr = &ir_set->irq_pending;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200195 temp = readl(addr);
Sarah Sharp74c68742009-04-27 19:52:22 -0700196 if (temp == XHCI_INIT_VALUE)
197 return;
198
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700199 xhci_dbg(xhci, " %p: ir_set[%i]\n", ir_set, set_num);
Sarah Sharp74c68742009-04-27 19:52:22 -0700200
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700201 xhci_dbg(xhci, " %p: ir_set.pending = 0x%x\n", addr,
202 (unsigned int)temp);
Sarah Sharp74c68742009-04-27 19:52:22 -0700203
204 addr = &ir_set->irq_control;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200205 temp = readl(addr);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700206 xhci_dbg(xhci, " %p: ir_set.control = 0x%x\n", addr,
207 (unsigned int)temp);
Sarah Sharp74c68742009-04-27 19:52:22 -0700208
209 addr = &ir_set->erst_size;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200210 temp = readl(addr);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700211 xhci_dbg(xhci, " %p: ir_set.erst_size = 0x%x\n", addr,
212 (unsigned int)temp);
Sarah Sharp74c68742009-04-27 19:52:22 -0700213
214 addr = &ir_set->rsvd;
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200215 temp = readl(addr);
Sarah Sharp74c68742009-04-27 19:52:22 -0700216 if (temp != XHCI_INIT_VALUE)
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700217 xhci_dbg(xhci, " WARN: %p: ir_set.rsvd = 0x%x\n",
218 addr, (unsigned int)temp);
Sarah Sharp74c68742009-04-27 19:52:22 -0700219
Sarah Sharp8e595a52009-07-27 12:03:31 -0700220 addr = &ir_set->erst_base;
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800221 temp_64 = xhci_read_64(xhci, addr);
Sarah Sharp8e595a52009-07-27 12:03:31 -0700222 xhci_dbg(xhci, " %p: ir_set.erst_base = @%08llx\n",
223 addr, temp_64);
Sarah Sharp74c68742009-04-27 19:52:22 -0700224
Sarah Sharp8e595a52009-07-27 12:03:31 -0700225 addr = &ir_set->erst_dequeue;
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800226 temp_64 = xhci_read_64(xhci, addr);
Sarah Sharp8e595a52009-07-27 12:03:31 -0700227 xhci_dbg(xhci, " %p: ir_set.erst_dequeue = @%08llx\n",
228 addr, temp_64);
Sarah Sharp74c68742009-04-27 19:52:22 -0700229}
230
231void xhci_print_run_regs(struct xhci_hcd *xhci)
232{
233 u32 temp;
234 int i;
235
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700236 xhci_dbg(xhci, "xHCI runtime registers at %p:\n", xhci->run_regs);
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200237 temp = readl(&xhci->run_regs->microframe_index);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700238 xhci_dbg(xhci, " %p: Microframe index = 0x%x\n",
239 &xhci->run_regs->microframe_index,
Sarah Sharp74c68742009-04-27 19:52:22 -0700240 (unsigned int) temp);
Felipe Balbi98871e92017-01-23 14:20:04 +0200241 for (i = 0; i < 7; i++) {
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200242 temp = readl(&xhci->run_regs->rsvd[i]);
Sarah Sharp74c68742009-04-27 19:52:22 -0700243 if (temp != XHCI_INIT_VALUE)
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700244 xhci_dbg(xhci, " WARN: %p: Rsvd[%i] = 0x%x\n",
245 &xhci->run_regs->rsvd[i],
Sarah Sharp74c68742009-04-27 19:52:22 -0700246 i, (unsigned int) temp);
247 }
248}
249
250void xhci_print_registers(struct xhci_hcd *xhci)
251{
252 xhci_print_cap_regs(xhci);
253 xhci_print_op_regs(xhci);
Sarah Sharp0f2a7932009-04-27 19:57:12 -0700254 xhci_print_ports(xhci);
Sarah Sharp74c68742009-04-27 19:52:22 -0700255}
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700256
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700257void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst)
258{
Matt Evans28ccd292011-03-29 13:40:46 +1100259 u64 addr = erst->erst_dma_addr;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700260 int i;
261 struct xhci_erst_entry *entry;
262
Felipe Balbi98871e92017-01-23 14:20:04 +0200263 for (i = 0; i < erst->num_entries; i++) {
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700264 entry = &erst->entries[i];
Matt Evans28ccd292011-03-29 13:40:46 +1100265 xhci_dbg(xhci, "@%016llx %08x %08x %08x %08x\n",
266 addr,
267 lower_32_bits(le64_to_cpu(entry->seg_addr)),
268 upper_32_bits(le64_to_cpu(entry->seg_addr)),
Matt Evansf5960b62011-06-01 10:22:55 +1000269 le32_to_cpu(entry->seg_size),
270 le32_to_cpu(entry->rsvd));
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700271 addr += sizeof(*entry);
272 }
273}
274
275void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci)
276{
Sarah Sharp8e595a52009-07-27 12:03:31 -0700277 u64 val;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700278
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800279 val = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Sarah Sharp8e595a52009-07-27 12:03:31 -0700280 xhci_dbg(xhci, "// xHC command ring deq ptr low bits + flags = @%08x\n",
281 lower_32_bits(val));
282 xhci_dbg(xhci, "// xHC command ring deq ptr high bits = @%08x\n",
283 upper_32_bits(val));
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700284}
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700285
Sarah Sharp9c9a7dbf2010-01-04 12:20:17 -0800286char *xhci_get_slot_state(struct xhci_hcd *xhci,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -0800287 struct xhci_container_ctx *ctx)
288{
289 struct xhci_slot_ctx *slot_ctx = xhci_get_slot_ctx(xhci, ctx);
Felipe Balbi52407722017-04-07 17:56:56 +0300290 int state = GET_SLOT_STATE(le32_to_cpu(slot_ctx->dev_state));
Sarah Sharp2a8f82c2009-12-09 15:59:13 -0800291
Felipe Balbi52407722017-04-07 17:56:56 +0300292 return xhci_slot_state_string(state);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -0800293}
294
Xenia Ragiadakou84a99f62013-08-06 00:22:15 +0300295void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
296 const char *fmt, ...)
297{
298 struct va_format vaf;
299 va_list args;
300
301 va_start(args, fmt);
302 vaf.fmt = fmt;
303 vaf.va = &args;
304 xhci_dbg(xhci, "%pV\n", &vaf);
305 trace(&vaf);
306 va_end(args);
307}
Andrew Bresticker436e8c72014-10-03 11:35:28 +0300308EXPORT_SYMBOL_GPL(xhci_dbg_trace);