Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 1 | /* |
| 2 | * ci.h - common structures, functions, and macros of the ChipIdea driver |
| 3 | * |
| 4 | * Copyright (C) 2008 Chipidea - MIPS Technologies, Inc. All rights reserved. |
| 5 | * |
| 6 | * Author: David Lopo |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | */ |
| 12 | |
| 13 | #ifndef __DRIVERS_USB_CHIPIDEA_CI_H |
| 14 | #define __DRIVERS_USB_CHIPIDEA_CI_H |
| 15 | |
| 16 | #include <linux/list.h> |
Alexander Shishkin | 5f36e23 | 2012-05-11 17:25:47 +0300 | [diff] [blame] | 17 | #include <linux/irqreturn.h> |
Alexander Shishkin | eb70e5a | 2012-05-11 17:25:54 +0300 | [diff] [blame] | 18 | #include <linux/usb.h> |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 19 | #include <linux/usb/gadget.h> |
Li Jun | 57677be | 2014-04-23 15:56:44 +0800 | [diff] [blame] | 20 | #include <linux/usb/otg-fsm.h> |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 21 | |
| 22 | /****************************************************************************** |
| 23 | * DEFINE |
| 24 | *****************************************************************************/ |
Michael Grzeschik | b983e51 | 2013-03-30 12:54:10 +0200 | [diff] [blame] | 25 | #define TD_PAGE_COUNT 5 |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 26 | #define CI_HDRC_PAGE_SIZE 4096ul /* page size for TD's */ |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 27 | #define ENDPT_MAX 32 |
| 28 | |
| 29 | /****************************************************************************** |
Marc Kleine-Budde | 21395a1 | 2014-01-06 10:10:38 +0800 | [diff] [blame] | 30 | * REGISTERS |
| 31 | *****************************************************************************/ |
Peter Chen | 655d32e | 2015-02-11 12:44:54 +0800 | [diff] [blame] | 32 | /* Identification Registers */ |
| 33 | #define ID_ID 0x0 |
| 34 | #define ID_HWGENERAL 0x4 |
| 35 | #define ID_HWHOST 0x8 |
| 36 | #define ID_HWDEVICE 0xc |
| 37 | #define ID_HWTXBUF 0x10 |
| 38 | #define ID_HWRXBUF 0x14 |
| 39 | #define ID_SBUSCFG 0x90 |
| 40 | |
Marc Kleine-Budde | 21395a1 | 2014-01-06 10:10:38 +0800 | [diff] [blame] | 41 | /* register indices */ |
| 42 | enum ci_hw_regs { |
| 43 | CAP_CAPLENGTH, |
| 44 | CAP_HCCPARAMS, |
| 45 | CAP_DCCPARAMS, |
| 46 | CAP_TESTMODE, |
| 47 | CAP_LAST = CAP_TESTMODE, |
| 48 | OP_USBCMD, |
| 49 | OP_USBSTS, |
| 50 | OP_USBINTR, |
| 51 | OP_DEVICEADDR, |
| 52 | OP_ENDPTLISTADDR, |
Peter Chen | 2836267 | 2015-06-18 11:51:53 +0800 | [diff] [blame] | 53 | OP_TTCTRL, |
Peter Chen | 96625ea | 2015-03-17 17:32:45 +0800 | [diff] [blame] | 54 | OP_BURSTSIZE, |
Marc Kleine-Budde | 21395a1 | 2014-01-06 10:10:38 +0800 | [diff] [blame] | 55 | OP_PORTSC, |
| 56 | OP_DEVLC, |
| 57 | OP_OTGSC, |
| 58 | OP_USBMODE, |
| 59 | OP_ENDPTSETUPSTAT, |
| 60 | OP_ENDPTPRIME, |
| 61 | OP_ENDPTFLUSH, |
| 62 | OP_ENDPTSTAT, |
| 63 | OP_ENDPTCOMPLETE, |
| 64 | OP_ENDPTCTRL, |
| 65 | /* endptctrl1..15 follow */ |
| 66 | OP_LAST = OP_ENDPTCTRL + ENDPT_MAX / 2, |
| 67 | }; |
| 68 | |
| 69 | /****************************************************************************** |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 70 | * STRUCTURES |
| 71 | *****************************************************************************/ |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 72 | /** |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 73 | * struct ci_hw_ep - endpoint representation |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 74 | * @ep: endpoint structure for gadget drivers |
| 75 | * @dir: endpoint direction (TX/RX) |
| 76 | * @num: endpoint number |
| 77 | * @type: endpoint type |
| 78 | * @name: string description of the endpoint |
| 79 | * @qh: queue head for this endpoint |
| 80 | * @wedge: is the endpoint wedged |
Richard Zhao | 26c696c | 2012-07-07 22:56:40 +0800 | [diff] [blame] | 81 | * @ci: pointer to the controller |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 82 | * @lock: pointer to controller's spinlock |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 83 | * @td_pool: pointer to controller's TD pool |
| 84 | */ |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 85 | struct ci_hw_ep { |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 86 | struct usb_ep ep; |
| 87 | u8 dir; |
| 88 | u8 num; |
| 89 | u8 type; |
| 90 | char name[16]; |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 91 | struct { |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 92 | struct list_head queue; |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 93 | struct ci_hw_qh *ptr; |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 94 | dma_addr_t dma; |
| 95 | } qh; |
| 96 | int wedge; |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 97 | |
| 98 | /* global resources */ |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 99 | struct ci_hdrc *ci; |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 100 | spinlock_t *lock; |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 101 | struct dma_pool *td_pool; |
Michael Grzeschik | 2e27041 | 2013-06-13 17:59:54 +0300 | [diff] [blame] | 102 | struct td_node *pending_td; |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 103 | }; |
| 104 | |
Alexander Shishkin | 5f36e23 | 2012-05-11 17:25:47 +0300 | [diff] [blame] | 105 | enum ci_role { |
| 106 | CI_ROLE_HOST = 0, |
| 107 | CI_ROLE_GADGET, |
| 108 | CI_ROLE_END, |
| 109 | }; |
| 110 | |
Peter Chen | cb271f3 | 2015-02-11 12:44:55 +0800 | [diff] [blame] | 111 | enum ci_revision { |
| 112 | CI_REVISION_1X = 10, /* Revision 1.x */ |
| 113 | CI_REVISION_20 = 20, /* Revision 2.0 */ |
| 114 | CI_REVISION_21, /* Revision 2.1 */ |
| 115 | CI_REVISION_22, /* Revision 2.2 */ |
| 116 | CI_REVISION_23, /* Revision 2.3 */ |
| 117 | CI_REVISION_24, /* Revision 2.4 */ |
| 118 | CI_REVISION_25, /* Revision 2.5 */ |
| 119 | CI_REVISION_25_PLUS, /* Revision above than 2.5 */ |
| 120 | CI_REVISION_UNKNOWN = 99, /* Unknown Revision */ |
| 121 | }; |
| 122 | |
Alexander Shishkin | 5f36e23 | 2012-05-11 17:25:47 +0300 | [diff] [blame] | 123 | /** |
| 124 | * struct ci_role_driver - host/gadget role driver |
Peter Chen | 1935388 | 2014-09-22 08:14:17 +0800 | [diff] [blame] | 125 | * @start: start this role |
| 126 | * @stop: stop this role |
| 127 | * @irq: irq handler for this role |
| 128 | * @name: role name string (host/gadget) |
Alexander Shishkin | 5f36e23 | 2012-05-11 17:25:47 +0300 | [diff] [blame] | 129 | */ |
| 130 | struct ci_role_driver { |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 131 | int (*start)(struct ci_hdrc *); |
| 132 | void (*stop)(struct ci_hdrc *); |
| 133 | irqreturn_t (*irq)(struct ci_hdrc *); |
Alexander Shishkin | 5f36e23 | 2012-05-11 17:25:47 +0300 | [diff] [blame] | 134 | const char *name; |
| 135 | }; |
| 136 | |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 137 | /** |
| 138 | * struct hw_bank - hardware register mapping representation |
| 139 | * @lpm: set if the device is LPM capable |
Alexander Shishkin | eb70e5a | 2012-05-11 17:25:54 +0300 | [diff] [blame] | 140 | * @phys: physical address of the controller's registers |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 141 | * @abs: absolute address of the beginning of register window |
| 142 | * @cap: capability registers |
| 143 | * @op: operational registers |
| 144 | * @size: size of the register window |
| 145 | * @regmap: register lookup table |
| 146 | */ |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 147 | struct hw_bank { |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 148 | unsigned lpm; |
Alexander Shishkin | eb70e5a | 2012-05-11 17:25:54 +0300 | [diff] [blame] | 149 | resource_size_t phys; |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 150 | void __iomem *abs; |
| 151 | void __iomem *cap; |
| 152 | void __iomem *op; |
| 153 | size_t size; |
Marc Kleine-Budde | 21395a1 | 2014-01-06 10:10:38 +0800 | [diff] [blame] | 154 | void __iomem *regmap[OP_LAST + 1]; |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 155 | }; |
| 156 | |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 157 | /** |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 158 | * struct ci_hdrc - chipidea device representation |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 159 | * @dev: pointer to parent device |
| 160 | * @lock: access synchronization |
| 161 | * @hw_bank: hardware register mapping |
| 162 | * @irq: IRQ number |
| 163 | * @roles: array of supported roles for this controller |
| 164 | * @role: current role |
| 165 | * @is_otg: if the device is otg-capable |
Li Jun | 57677be | 2014-04-23 15:56:44 +0800 | [diff] [blame] | 166 | * @fsm: otg finite state machine |
Li Jun | 3a316ec | 2015-03-20 16:28:06 +0800 | [diff] [blame] | 167 | * @otg_fsm_hrtimer: hrtimer for otg fsm timers |
| 168 | * @hr_timeouts: time out list for active otg fsm timers |
| 169 | * @enabled_otg_timer_bits: bits of enabled otg timers |
| 170 | * @next_otg_timer: next nearest enabled timer to be expired |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 171 | * @work: work for role changing |
| 172 | * @wq: workqueue thread |
| 173 | * @qh_pool: allocation pool for queue heads |
| 174 | * @td_pool: allocation pool for transfer descriptors |
| 175 | * @gadget: device side representation for peripheral controller |
| 176 | * @driver: gadget driver |
| 177 | * @hw_ep_max: total number of endpoints supported by hardware |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 178 | * @ci_hw_ep: array of endpoints |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 179 | * @ep0_dir: ep0 direction |
| 180 | * @ep0out: pointer to ep0 OUT endpoint |
| 181 | * @ep0in: pointer to ep0 IN endpoint |
| 182 | * @status: ep0 status request |
| 183 | * @setaddr: if we should set the address on status completion |
| 184 | * @address: usb address received from the host |
| 185 | * @remote_wakeup: host-enabled remote wakeup |
| 186 | * @suspended: suspended by host |
| 187 | * @test_mode: the selected test mode |
Richard Zhao | 77c4400 | 2012-06-29 17:48:53 +0800 | [diff] [blame] | 188 | * @platdata: platform specific information supplied by parent device |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 189 | * @vbus_active: is VBUS active |
Antoine Tenart | 1e5e2d3 | 2014-10-30 18:41:19 +0100 | [diff] [blame] | 190 | * @phy: pointer to PHY, if any |
| 191 | * @usb_phy: pointer to USB PHY, if any and if using the USB PHY framework |
Alexander Shishkin | eb70e5a | 2012-05-11 17:25:54 +0300 | [diff] [blame] | 192 | * @hcd: pointer to usb_hcd for ehci host driver |
Alexander Shishkin | 2d65128 | 2013-03-30 12:53:51 +0200 | [diff] [blame] | 193 | * @debugfs: root dentry for this controller in debugfs |
Peter Chen | a107f8c | 2013-08-14 12:44:11 +0300 | [diff] [blame] | 194 | * @id_event: indicates there is an id event, and handled at ci_otg_work |
| 195 | * @b_sess_valid_event: indicates there is a vbus event, and handled |
| 196 | * at ci_otg_work |
Peter Chen | ed8f831 | 2014-01-10 13:51:27 +0800 | [diff] [blame] | 197 | * @imx28_write_fix: Freescale imx28 needs swp instruction for writing |
Peter Chen | 1f874ed | 2015-02-11 12:44:45 +0800 | [diff] [blame] | 198 | * @supports_runtime_pm: if runtime pm is supported |
| 199 | * @in_lpm: if the core in low power mode |
| 200 | * @wakeup_int: if wakeup interrupt occur |
Peter Chen | cb271f3 | 2015-02-11 12:44:55 +0800 | [diff] [blame] | 201 | * @rev: The revision number for controller |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 202 | */ |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 203 | struct ci_hdrc { |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 204 | struct device *dev; |
| 205 | spinlock_t lock; |
| 206 | struct hw_bank hw_bank; |
| 207 | int irq; |
| 208 | struct ci_role_driver *roles[CI_ROLE_END]; |
| 209 | enum ci_role role; |
| 210 | bool is_otg; |
Antoine Tenart | ef44cb4 | 2014-10-30 18:41:16 +0100 | [diff] [blame] | 211 | struct usb_otg otg; |
Li Jun | 57677be | 2014-04-23 15:56:44 +0800 | [diff] [blame] | 212 | struct otg_fsm fsm; |
Li Jun | 3a316ec | 2015-03-20 16:28:06 +0800 | [diff] [blame] | 213 | struct hrtimer otg_fsm_hrtimer; |
| 214 | ktime_t hr_timeouts[NUM_OTG_FSM_TIMERS]; |
| 215 | unsigned enabled_otg_timer_bits; |
| 216 | enum otg_fsm_timer next_otg_timer; |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 217 | struct work_struct work; |
| 218 | struct workqueue_struct *wq; |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 219 | |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 220 | struct dma_pool *qh_pool; |
| 221 | struct dma_pool *td_pool; |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 222 | |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 223 | struct usb_gadget gadget; |
| 224 | struct usb_gadget_driver *driver; |
| 225 | unsigned hw_ep_max; |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 226 | struct ci_hw_ep ci_hw_ep[ENDPT_MAX]; |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 227 | u32 ep0_dir; |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 228 | struct ci_hw_ep *ep0out, *ep0in; |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 229 | |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 230 | struct usb_request *status; |
| 231 | bool setaddr; |
| 232 | u8 address; |
| 233 | u8 remote_wakeup; |
| 234 | u8 suspended; |
| 235 | u8 test_mode; |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 236 | |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 237 | struct ci_hdrc_platform_data *platdata; |
Alexander Shishkin | 551a8ac | 2012-05-11 17:25:49 +0300 | [diff] [blame] | 238 | int vbus_active; |
Antoine Tenart | 1e5e2d3 | 2014-10-30 18:41:19 +0100 | [diff] [blame] | 239 | struct phy *phy; |
| 240 | /* old usb_phy interface */ |
Antoine Tenart | ef44cb4 | 2014-10-30 18:41:16 +0100 | [diff] [blame] | 241 | struct usb_phy *usb_phy; |
Alexander Shishkin | eb70e5a | 2012-05-11 17:25:54 +0300 | [diff] [blame] | 242 | struct usb_hcd *hcd; |
Alexander Shishkin | 2d65128 | 2013-03-30 12:53:51 +0200 | [diff] [blame] | 243 | struct dentry *debugfs; |
Peter Chen | a107f8c | 2013-08-14 12:44:11 +0300 | [diff] [blame] | 244 | bool id_event; |
| 245 | bool b_sess_valid_event; |
Peter Chen | ed8f831 | 2014-01-10 13:51:27 +0800 | [diff] [blame] | 246 | bool imx28_write_fix; |
Peter Chen | 1f874ed | 2015-02-11 12:44:45 +0800 | [diff] [blame] | 247 | bool supports_runtime_pm; |
| 248 | bool in_lpm; |
| 249 | bool wakeup_int; |
Peter Chen | cb271f3 | 2015-02-11 12:44:55 +0800 | [diff] [blame] | 250 | enum ci_revision rev; |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 251 | }; |
| 252 | |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 253 | static inline struct ci_role_driver *ci_role(struct ci_hdrc *ci) |
Alexander Shishkin | 5f36e23 | 2012-05-11 17:25:47 +0300 | [diff] [blame] | 254 | { |
| 255 | BUG_ON(ci->role >= CI_ROLE_END || !ci->roles[ci->role]); |
| 256 | return ci->roles[ci->role]; |
| 257 | } |
| 258 | |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 259 | static inline int ci_role_start(struct ci_hdrc *ci, enum ci_role role) |
Alexander Shishkin | 5f36e23 | 2012-05-11 17:25:47 +0300 | [diff] [blame] | 260 | { |
| 261 | int ret; |
| 262 | |
| 263 | if (role >= CI_ROLE_END) |
| 264 | return -EINVAL; |
| 265 | |
| 266 | if (!ci->roles[role]) |
| 267 | return -ENXIO; |
| 268 | |
| 269 | ret = ci->roles[role]->start(ci); |
| 270 | if (!ret) |
| 271 | ci->role = role; |
| 272 | return ret; |
| 273 | } |
| 274 | |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 275 | static inline void ci_role_stop(struct ci_hdrc *ci) |
Alexander Shishkin | 5f36e23 | 2012-05-11 17:25:47 +0300 | [diff] [blame] | 276 | { |
| 277 | enum ci_role role = ci->role; |
| 278 | |
| 279 | if (role == CI_ROLE_END) |
| 280 | return; |
| 281 | |
| 282 | ci->role = CI_ROLE_END; |
| 283 | |
| 284 | ci->roles[role]->stop(ci); |
| 285 | } |
| 286 | |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 287 | /** |
Peter Chen | 655d32e | 2015-02-11 12:44:54 +0800 | [diff] [blame] | 288 | * hw_read_id_reg: reads from a identification register |
| 289 | * @ci: the controller |
| 290 | * @offset: offset from the beginning of identification registers region |
| 291 | * @mask: bitfield mask |
| 292 | * |
| 293 | * This function returns register contents |
| 294 | */ |
| 295 | static inline u32 hw_read_id_reg(struct ci_hdrc *ci, u32 offset, u32 mask) |
| 296 | { |
| 297 | return ioread32(ci->hw_bank.abs + offset) & mask; |
| 298 | } |
| 299 | |
| 300 | /** |
| 301 | * hw_write_id_reg: writes to a identification register |
| 302 | * @ci: the controller |
| 303 | * @offset: offset from the beginning of identification registers region |
| 304 | * @mask: bitfield mask |
| 305 | * @data: new value |
| 306 | */ |
| 307 | static inline void hw_write_id_reg(struct ci_hdrc *ci, u32 offset, |
| 308 | u32 mask, u32 data) |
| 309 | { |
| 310 | if (~mask) |
| 311 | data = (ioread32(ci->hw_bank.abs + offset) & ~mask) |
| 312 | | (data & mask); |
| 313 | |
| 314 | iowrite32(data, ci->hw_bank.abs + offset); |
| 315 | } |
| 316 | |
| 317 | /** |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 318 | * hw_read: reads from a hw register |
Peter Chen | 1935388 | 2014-09-22 08:14:17 +0800 | [diff] [blame] | 319 | * @ci: the controller |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 320 | * @reg: register index |
| 321 | * @mask: bitfield mask |
| 322 | * |
| 323 | * This function returns register contents |
| 324 | */ |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 325 | static inline u32 hw_read(struct ci_hdrc *ci, enum ci_hw_regs reg, u32 mask) |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 326 | { |
Richard Zhao | 26c696c | 2012-07-07 22:56:40 +0800 | [diff] [blame] | 327 | return ioread32(ci->hw_bank.regmap[reg]) & mask; |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 328 | } |
| 329 | |
Peter Chen | ed8f831 | 2014-01-10 13:51:27 +0800 | [diff] [blame] | 330 | #ifdef CONFIG_SOC_IMX28 |
| 331 | static inline void imx28_ci_writel(u32 val, volatile void __iomem *addr) |
| 332 | { |
| 333 | __asm__ ("swp %0, %0, [%1]" : : "r"(val), "r"(addr)); |
| 334 | } |
| 335 | #else |
| 336 | static inline void imx28_ci_writel(u32 val, volatile void __iomem *addr) |
| 337 | { |
| 338 | } |
| 339 | #endif |
| 340 | |
| 341 | static inline void __hw_write(struct ci_hdrc *ci, u32 val, |
| 342 | void __iomem *addr) |
| 343 | { |
| 344 | if (ci->imx28_write_fix) |
| 345 | imx28_ci_writel(val, addr); |
| 346 | else |
| 347 | iowrite32(val, addr); |
| 348 | } |
| 349 | |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 350 | /** |
| 351 | * hw_write: writes to a hw register |
Peter Chen | 1935388 | 2014-09-22 08:14:17 +0800 | [diff] [blame] | 352 | * @ci: the controller |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 353 | * @reg: register index |
| 354 | * @mask: bitfield mask |
| 355 | * @data: new value |
| 356 | */ |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 357 | static inline void hw_write(struct ci_hdrc *ci, enum ci_hw_regs reg, |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 358 | u32 mask, u32 data) |
| 359 | { |
| 360 | if (~mask) |
Richard Zhao | 26c696c | 2012-07-07 22:56:40 +0800 | [diff] [blame] | 361 | data = (ioread32(ci->hw_bank.regmap[reg]) & ~mask) |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 362 | | (data & mask); |
| 363 | |
Peter Chen | ed8f831 | 2014-01-10 13:51:27 +0800 | [diff] [blame] | 364 | __hw_write(ci, data, ci->hw_bank.regmap[reg]); |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 365 | } |
| 366 | |
| 367 | /** |
| 368 | * hw_test_and_clear: tests & clears a hw register |
Peter Chen | 1935388 | 2014-09-22 08:14:17 +0800 | [diff] [blame] | 369 | * @ci: the controller |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 370 | * @reg: register index |
| 371 | * @mask: bitfield mask |
| 372 | * |
| 373 | * This function returns register contents |
| 374 | */ |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 375 | static inline u32 hw_test_and_clear(struct ci_hdrc *ci, enum ci_hw_regs reg, |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 376 | u32 mask) |
| 377 | { |
Richard Zhao | 26c696c | 2012-07-07 22:56:40 +0800 | [diff] [blame] | 378 | u32 val = ioread32(ci->hw_bank.regmap[reg]) & mask; |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 379 | |
Peter Chen | ed8f831 | 2014-01-10 13:51:27 +0800 | [diff] [blame] | 380 | __hw_write(ci, val, ci->hw_bank.regmap[reg]); |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 381 | return val; |
| 382 | } |
| 383 | |
| 384 | /** |
| 385 | * hw_test_and_write: tests & writes a hw register |
Peter Chen | 1935388 | 2014-09-22 08:14:17 +0800 | [diff] [blame] | 386 | * @ci: the controller |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 387 | * @reg: register index |
| 388 | * @mask: bitfield mask |
| 389 | * @data: new value |
| 390 | * |
| 391 | * This function returns register contents |
| 392 | */ |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 393 | static inline u32 hw_test_and_write(struct ci_hdrc *ci, enum ci_hw_regs reg, |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 394 | u32 mask, u32 data) |
| 395 | { |
Richard Zhao | 26c696c | 2012-07-07 22:56:40 +0800 | [diff] [blame] | 396 | u32 val = hw_read(ci, reg, ~0); |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 397 | |
Richard Zhao | 26c696c | 2012-07-07 22:56:40 +0800 | [diff] [blame] | 398 | hw_write(ci, reg, mask, data); |
Felipe Balbi | 727b4dd | 2013-03-30 12:53:55 +0200 | [diff] [blame] | 399 | return (val & mask) >> __ffs(mask); |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 400 | } |
| 401 | |
Li Jun | 57677be | 2014-04-23 15:56:44 +0800 | [diff] [blame] | 402 | /** |
| 403 | * ci_otg_is_fsm_mode: runtime check if otg controller |
| 404 | * is in otg fsm mode. |
Peter Chen | 1935388 | 2014-09-22 08:14:17 +0800 | [diff] [blame] | 405 | * |
| 406 | * @ci: chipidea device |
Li Jun | 57677be | 2014-04-23 15:56:44 +0800 | [diff] [blame] | 407 | */ |
| 408 | static inline bool ci_otg_is_fsm_mode(struct ci_hdrc *ci) |
| 409 | { |
| 410 | #ifdef CONFIG_USB_OTG_FSM |
Li Jun | b0930d4c | 2015-07-09 15:18:46 +0800 | [diff] [blame] | 411 | struct usb_otg_caps *otg_caps = &ci->platdata->ci_otg_caps; |
| 412 | |
Li Jun | 57677be | 2014-04-23 15:56:44 +0800 | [diff] [blame] | 413 | return ci->is_otg && ci->roles[CI_ROLE_HOST] && |
Li Jun | b0930d4c | 2015-07-09 15:18:46 +0800 | [diff] [blame] | 414 | ci->roles[CI_ROLE_GADGET] && (otg_caps->srp_support || |
| 415 | otg_caps->hnp_support || otg_caps->adp_support); |
Li Jun | 57677be | 2014-04-23 15:56:44 +0800 | [diff] [blame] | 416 | #else |
| 417 | return false; |
| 418 | #endif |
| 419 | } |
| 420 | |
Li Jun | 36304b0 | 2014-04-23 15:56:39 +0800 | [diff] [blame] | 421 | u32 hw_read_intr_enable(struct ci_hdrc *ci); |
| 422 | |
| 423 | u32 hw_read_intr_status(struct ci_hdrc *ci); |
| 424 | |
Peter Chen | 5b15730 | 2014-11-26 13:44:33 +0800 | [diff] [blame] | 425 | int hw_device_reset(struct ci_hdrc *ci); |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 426 | |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 427 | int hw_port_test_set(struct ci_hdrc *ci, u8 mode); |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 428 | |
Alexander Shishkin | 8e22978 | 2013-06-24 14:46:36 +0300 | [diff] [blame] | 429 | u8 hw_port_test_get(struct ci_hdrc *ci); |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 430 | |
Peter Chen | 22fa844 | 2013-08-14 12:44:12 +0300 | [diff] [blame] | 431 | int hw_wait_reg(struct ci_hdrc *ci, enum ci_hw_regs reg, u32 mask, |
| 432 | u32 value, unsigned int timeout_ms); |
| 433 | |
Peter Chen | bf9c85e | 2015-03-17 10:40:50 +0800 | [diff] [blame] | 434 | void ci_platform_configure(struct ci_hdrc *ci); |
| 435 | |
Peter Chen | 9d8c850 | 2015-10-23 10:33:58 +0800 | [diff] [blame] | 436 | int dbg_create_files(struct ci_hdrc *ci); |
| 437 | |
| 438 | void dbg_remove_files(struct ci_hdrc *ci); |
Alexander Shishkin | e443b33 | 2012-05-11 17:25:46 +0300 | [diff] [blame] | 439 | #endif /* __DRIVERS_USB_CHIPIDEA_CI_H */ |