Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /******************************************************************************* |
| 2 | |
| 3 | |
Malli Chilakala | 611494d | 2005-08-25 13:06:52 -0700 | [diff] [blame] | 4 | Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 5 | |
| 6 | This program is free software; you can redistribute it and/or modify it |
| 7 | under the terms of the GNU General Public License as published by the Free |
| 8 | Software Foundation; either version 2 of the License, or (at your option) |
| 9 | any later version. |
| 10 | |
| 11 | This program is distributed in the hope that it will be useful, but WITHOUT |
| 12 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 13 | FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 14 | more details. |
| 15 | |
| 16 | You should have received a copy of the GNU General Public License along with |
| 17 | this program; if not, write to the Free Software Foundation, Inc., 59 |
| 18 | Temple Place - Suite 330, Boston, MA 02111-1307, USA. |
| 19 | |
| 20 | The full GNU General Public License is included in this distribution in the |
| 21 | file called LICENSE. |
| 22 | |
| 23 | Contact Information: |
| 24 | Linux NICS <linux.nics@intel.com> |
| 25 | Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 |
| 26 | |
| 27 | *******************************************************************************/ |
| 28 | |
| 29 | /* |
| 30 | * e100.c: Intel(R) PRO/100 ethernet driver |
| 31 | * |
| 32 | * (Re)written 2003 by scott.feldman@intel.com. Based loosely on |
| 33 | * original e100 driver, but better described as a munging of |
| 34 | * e100, e1000, eepro100, tg3, 8139cp, and other drivers. |
| 35 | * |
| 36 | * References: |
| 37 | * Intel 8255x 10/100 Mbps Ethernet Controller Family, |
| 38 | * Open Source Software Developers Manual, |
| 39 | * http://sourceforge.net/projects/e1000 |
| 40 | * |
| 41 | * |
| 42 | * Theory of Operation |
| 43 | * |
| 44 | * I. General |
| 45 | * |
| 46 | * The driver supports Intel(R) 10/100 Mbps PCI Fast Ethernet |
| 47 | * controller family, which includes the 82557, 82558, 82559, 82550, |
| 48 | * 82551, and 82562 devices. 82558 and greater controllers |
| 49 | * integrate the Intel 82555 PHY. The controllers are used in |
| 50 | * server and client network interface cards, as well as in |
| 51 | * LAN-On-Motherboard (LOM), CardBus, MiniPCI, and ICHx |
| 52 | * configurations. 8255x supports a 32-bit linear addressing |
| 53 | * mode and operates at 33Mhz PCI clock rate. |
| 54 | * |
| 55 | * II. Driver Operation |
| 56 | * |
| 57 | * Memory-mapped mode is used exclusively to access the device's |
| 58 | * shared-memory structure, the Control/Status Registers (CSR). All |
| 59 | * setup, configuration, and control of the device, including queuing |
| 60 | * of Tx, Rx, and configuration commands is through the CSR. |
| 61 | * cmd_lock serializes accesses to the CSR command register. cb_lock |
| 62 | * protects the shared Command Block List (CBL). |
| 63 | * |
| 64 | * 8255x is highly MII-compliant and all access to the PHY go |
| 65 | * through the Management Data Interface (MDI). Consequently, the |
| 66 | * driver leverages the mii.c library shared with other MII-compliant |
| 67 | * devices. |
| 68 | * |
| 69 | * Big- and Little-Endian byte order as well as 32- and 64-bit |
| 70 | * archs are supported. Weak-ordered memory and non-cache-coherent |
| 71 | * archs are supported. |
| 72 | * |
| 73 | * III. Transmit |
| 74 | * |
| 75 | * A Tx skb is mapped and hangs off of a TCB. TCBs are linked |
| 76 | * together in a fixed-size ring (CBL) thus forming the flexible mode |
| 77 | * memory structure. A TCB marked with the suspend-bit indicates |
| 78 | * the end of the ring. The last TCB processed suspends the |
| 79 | * controller, and the controller can be restarted by issue a CU |
| 80 | * resume command to continue from the suspend point, or a CU start |
| 81 | * command to start at a given position in the ring. |
| 82 | * |
| 83 | * Non-Tx commands (config, multicast setup, etc) are linked |
| 84 | * into the CBL ring along with Tx commands. The common structure |
| 85 | * used for both Tx and non-Tx commands is the Command Block (CB). |
| 86 | * |
| 87 | * cb_to_use is the next CB to use for queuing a command; cb_to_clean |
| 88 | * is the next CB to check for completion; cb_to_send is the first |
| 89 | * CB to start on in case of a previous failure to resume. CB clean |
| 90 | * up happens in interrupt context in response to a CU interrupt. |
| 91 | * cbs_avail keeps track of number of free CB resources available. |
| 92 | * |
| 93 | * Hardware padding of short packets to minimum packet size is |
| 94 | * enabled. 82557 pads with 7Eh, while the later controllers pad |
| 95 | * with 00h. |
| 96 | * |
| 97 | * IV. Recieve |
| 98 | * |
| 99 | * The Receive Frame Area (RFA) comprises a ring of Receive Frame |
| 100 | * Descriptors (RFD) + data buffer, thus forming the simplified mode |
| 101 | * memory structure. Rx skbs are allocated to contain both the RFD |
| 102 | * and the data buffer, but the RFD is pulled off before the skb is |
| 103 | * indicated. The data buffer is aligned such that encapsulated |
| 104 | * protocol headers are u32-aligned. Since the RFD is part of the |
| 105 | * mapped shared memory, and completion status is contained within |
| 106 | * the RFD, the RFD must be dma_sync'ed to maintain a consistent |
| 107 | * view from software and hardware. |
| 108 | * |
| 109 | * Under typical operation, the receive unit (RU) is start once, |
| 110 | * and the controller happily fills RFDs as frames arrive. If |
| 111 | * replacement RFDs cannot be allocated, or the RU goes non-active, |
| 112 | * the RU must be restarted. Frame arrival generates an interrupt, |
| 113 | * and Rx indication and re-allocation happen in the same context, |
| 114 | * therefore no locking is required. A software-generated interrupt |
| 115 | * is generated from the watchdog to recover from a failed allocation |
| 116 | * senario where all Rx resources have been indicated and none re- |
| 117 | * placed. |
| 118 | * |
| 119 | * V. Miscellaneous |
| 120 | * |
| 121 | * VLAN offloading of tagging, stripping and filtering is not |
| 122 | * supported, but driver will accommodate the extra 4-byte VLAN tag |
| 123 | * for processing by upper layers. Tx/Rx Checksum offloading is not |
| 124 | * supported. Tx Scatter/Gather is not supported. Jumbo Frames is |
| 125 | * not supported (hardware limitation). |
| 126 | * |
| 127 | * MagicPacket(tm) WoL support is enabled/disabled via ethtool. |
| 128 | * |
| 129 | * Thanks to JC (jchapman@katalix.com) for helping with |
| 130 | * testing/troubleshooting the development driver. |
| 131 | * |
| 132 | * TODO: |
| 133 | * o several entry points race with dev->close |
| 134 | * o check for tx-no-resources/stop Q races with tx clean/wake Q |
ODonnell, Michael | ac7c666 | 2006-01-11 11:26:22 -0800 | [diff] [blame] | 135 | * |
| 136 | * FIXES: |
| 137 | * 2005/12/02 - Michael O'Donnell <Michael.ODonnell at stratus dot com> |
| 138 | * - Stratus87247: protect MDI control register manipulations |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 139 | */ |
| 140 | |
| 141 | #include <linux/config.h> |
| 142 | #include <linux/module.h> |
| 143 | #include <linux/moduleparam.h> |
| 144 | #include <linux/kernel.h> |
| 145 | #include <linux/types.h> |
| 146 | #include <linux/slab.h> |
| 147 | #include <linux/delay.h> |
| 148 | #include <linux/init.h> |
| 149 | #include <linux/pci.h> |
Domen Puncer | 1e7f0bd | 2005-06-26 18:22:14 -0400 | [diff] [blame] | 150 | #include <linux/dma-mapping.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 151 | #include <linux/netdevice.h> |
| 152 | #include <linux/etherdevice.h> |
| 153 | #include <linux/mii.h> |
| 154 | #include <linux/if_vlan.h> |
| 155 | #include <linux/skbuff.h> |
| 156 | #include <linux/ethtool.h> |
| 157 | #include <linux/string.h> |
| 158 | #include <asm/unaligned.h> |
| 159 | |
| 160 | |
| 161 | #define DRV_NAME "e100" |
| 162 | #define DRV_EXT "-NAPI" |
Jesse Brandeburg | 2afecc0 | 2005-11-14 13:15:49 -0800 | [diff] [blame] | 163 | #define DRV_VERSION "3.4.14-k4"DRV_EXT |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 164 | #define DRV_DESCRIPTION "Intel(R) PRO/100 Network Driver" |
Malli Chilakala | 042e2fb | 2005-04-28 19:20:14 -0700 | [diff] [blame] | 165 | #define DRV_COPYRIGHT "Copyright(c) 1999-2005 Intel Corporation" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 166 | #define PFX DRV_NAME ": " |
| 167 | |
| 168 | #define E100_WATCHDOG_PERIOD (2 * HZ) |
| 169 | #define E100_NAPI_WEIGHT 16 |
| 170 | |
| 171 | MODULE_DESCRIPTION(DRV_DESCRIPTION); |
| 172 | MODULE_AUTHOR(DRV_COPYRIGHT); |
| 173 | MODULE_LICENSE("GPL"); |
| 174 | MODULE_VERSION(DRV_VERSION); |
| 175 | |
| 176 | static int debug = 3; |
| 177 | module_param(debug, int, 0); |
| 178 | MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)"); |
| 179 | #define DPRINTK(nlevel, klevel, fmt, args...) \ |
| 180 | (void)((NETIF_MSG_##nlevel & nic->msg_enable) && \ |
| 181 | printk(KERN_##klevel PFX "%s: %s: " fmt, nic->netdev->name, \ |
| 182 | __FUNCTION__ , ## args)) |
| 183 | |
| 184 | #define INTEL_8255X_ETHERNET_DEVICE(device_id, ich) {\ |
| 185 | PCI_VENDOR_ID_INTEL, device_id, PCI_ANY_ID, PCI_ANY_ID, \ |
| 186 | PCI_CLASS_NETWORK_ETHERNET << 8, 0xFFFF00, ich } |
| 187 | static struct pci_device_id e100_id_table[] = { |
| 188 | INTEL_8255X_ETHERNET_DEVICE(0x1029, 0), |
| 189 | INTEL_8255X_ETHERNET_DEVICE(0x1030, 0), |
| 190 | INTEL_8255X_ETHERNET_DEVICE(0x1031, 3), |
| 191 | INTEL_8255X_ETHERNET_DEVICE(0x1032, 3), |
| 192 | INTEL_8255X_ETHERNET_DEVICE(0x1033, 3), |
| 193 | INTEL_8255X_ETHERNET_DEVICE(0x1034, 3), |
| 194 | INTEL_8255X_ETHERNET_DEVICE(0x1038, 3), |
| 195 | INTEL_8255X_ETHERNET_DEVICE(0x1039, 4), |
| 196 | INTEL_8255X_ETHERNET_DEVICE(0x103A, 4), |
| 197 | INTEL_8255X_ETHERNET_DEVICE(0x103B, 4), |
| 198 | INTEL_8255X_ETHERNET_DEVICE(0x103C, 4), |
| 199 | INTEL_8255X_ETHERNET_DEVICE(0x103D, 4), |
| 200 | INTEL_8255X_ETHERNET_DEVICE(0x103E, 4), |
| 201 | INTEL_8255X_ETHERNET_DEVICE(0x1050, 5), |
| 202 | INTEL_8255X_ETHERNET_DEVICE(0x1051, 5), |
| 203 | INTEL_8255X_ETHERNET_DEVICE(0x1052, 5), |
| 204 | INTEL_8255X_ETHERNET_DEVICE(0x1053, 5), |
| 205 | INTEL_8255X_ETHERNET_DEVICE(0x1054, 5), |
| 206 | INTEL_8255X_ETHERNET_DEVICE(0x1055, 5), |
| 207 | INTEL_8255X_ETHERNET_DEVICE(0x1056, 5), |
| 208 | INTEL_8255X_ETHERNET_DEVICE(0x1057, 5), |
| 209 | INTEL_8255X_ETHERNET_DEVICE(0x1059, 0), |
| 210 | INTEL_8255X_ETHERNET_DEVICE(0x1064, 6), |
| 211 | INTEL_8255X_ETHERNET_DEVICE(0x1065, 6), |
| 212 | INTEL_8255X_ETHERNET_DEVICE(0x1066, 6), |
| 213 | INTEL_8255X_ETHERNET_DEVICE(0x1067, 6), |
| 214 | INTEL_8255X_ETHERNET_DEVICE(0x1068, 6), |
| 215 | INTEL_8255X_ETHERNET_DEVICE(0x1069, 6), |
| 216 | INTEL_8255X_ETHERNET_DEVICE(0x106A, 6), |
| 217 | INTEL_8255X_ETHERNET_DEVICE(0x106B, 6), |
Malli Chilakala | 042e2fb | 2005-04-28 19:20:14 -0700 | [diff] [blame] | 218 | INTEL_8255X_ETHERNET_DEVICE(0x1091, 7), |
| 219 | INTEL_8255X_ETHERNET_DEVICE(0x1092, 7), |
| 220 | INTEL_8255X_ETHERNET_DEVICE(0x1093, 7), |
| 221 | INTEL_8255X_ETHERNET_DEVICE(0x1094, 7), |
| 222 | INTEL_8255X_ETHERNET_DEVICE(0x1095, 7), |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 223 | INTEL_8255X_ETHERNET_DEVICE(0x1209, 0), |
| 224 | INTEL_8255X_ETHERNET_DEVICE(0x1229, 0), |
| 225 | INTEL_8255X_ETHERNET_DEVICE(0x2449, 2), |
| 226 | INTEL_8255X_ETHERNET_DEVICE(0x2459, 2), |
| 227 | INTEL_8255X_ETHERNET_DEVICE(0x245D, 2), |
Malli Chilakala | 042e2fb | 2005-04-28 19:20:14 -0700 | [diff] [blame] | 228 | INTEL_8255X_ETHERNET_DEVICE(0x27DC, 7), |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 229 | { 0, } |
| 230 | }; |
| 231 | MODULE_DEVICE_TABLE(pci, e100_id_table); |
| 232 | |
| 233 | enum mac { |
| 234 | mac_82557_D100_A = 0, |
| 235 | mac_82557_D100_B = 1, |
| 236 | mac_82557_D100_C = 2, |
| 237 | mac_82558_D101_A4 = 4, |
| 238 | mac_82558_D101_B0 = 5, |
| 239 | mac_82559_D101M = 8, |
| 240 | mac_82559_D101S = 9, |
| 241 | mac_82550_D102 = 12, |
| 242 | mac_82550_D102_C = 13, |
| 243 | mac_82551_E = 14, |
| 244 | mac_82551_F = 15, |
| 245 | mac_82551_10 = 16, |
| 246 | mac_unknown = 0xFF, |
| 247 | }; |
| 248 | |
| 249 | enum phy { |
| 250 | phy_100a = 0x000003E0, |
| 251 | phy_100c = 0x035002A8, |
| 252 | phy_82555_tx = 0x015002A8, |
| 253 | phy_nsc_tx = 0x5C002000, |
| 254 | phy_82562_et = 0x033002A8, |
| 255 | phy_82562_em = 0x032002A8, |
| 256 | phy_82562_ek = 0x031002A8, |
| 257 | phy_82562_eh = 0x017002A8, |
| 258 | phy_unknown = 0xFFFFFFFF, |
| 259 | }; |
| 260 | |
| 261 | /* CSR (Control/Status Registers) */ |
| 262 | struct csr { |
| 263 | struct { |
| 264 | u8 status; |
| 265 | u8 stat_ack; |
| 266 | u8 cmd_lo; |
| 267 | u8 cmd_hi; |
| 268 | u32 gen_ptr; |
| 269 | } scb; |
| 270 | u32 port; |
| 271 | u16 flash_ctrl; |
| 272 | u8 eeprom_ctrl_lo; |
| 273 | u8 eeprom_ctrl_hi; |
| 274 | u32 mdi_ctrl; |
| 275 | u32 rx_dma_count; |
| 276 | }; |
| 277 | |
| 278 | enum scb_status { |
| 279 | rus_ready = 0x10, |
| 280 | rus_mask = 0x3C, |
| 281 | }; |
| 282 | |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 283 | enum ru_state { |
| 284 | RU_SUSPENDED = 0, |
| 285 | RU_RUNNING = 1, |
| 286 | RU_UNINITIALIZED = -1, |
| 287 | }; |
| 288 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 289 | enum scb_stat_ack { |
| 290 | stat_ack_not_ours = 0x00, |
| 291 | stat_ack_sw_gen = 0x04, |
| 292 | stat_ack_rnr = 0x10, |
| 293 | stat_ack_cu_idle = 0x20, |
| 294 | stat_ack_frame_rx = 0x40, |
| 295 | stat_ack_cu_cmd_done = 0x80, |
| 296 | stat_ack_not_present = 0xFF, |
| 297 | stat_ack_rx = (stat_ack_sw_gen | stat_ack_rnr | stat_ack_frame_rx), |
| 298 | stat_ack_tx = (stat_ack_cu_idle | stat_ack_cu_cmd_done), |
| 299 | }; |
| 300 | |
| 301 | enum scb_cmd_hi { |
| 302 | irq_mask_none = 0x00, |
| 303 | irq_mask_all = 0x01, |
| 304 | irq_sw_gen = 0x02, |
| 305 | }; |
| 306 | |
| 307 | enum scb_cmd_lo { |
| 308 | cuc_nop = 0x00, |
| 309 | ruc_start = 0x01, |
| 310 | ruc_load_base = 0x06, |
| 311 | cuc_start = 0x10, |
| 312 | cuc_resume = 0x20, |
| 313 | cuc_dump_addr = 0x40, |
| 314 | cuc_dump_stats = 0x50, |
| 315 | cuc_load_base = 0x60, |
| 316 | cuc_dump_reset = 0x70, |
| 317 | }; |
| 318 | |
| 319 | enum cuc_dump { |
| 320 | cuc_dump_complete = 0x0000A005, |
| 321 | cuc_dump_reset_complete = 0x0000A007, |
| 322 | }; |
| 323 | |
| 324 | enum port { |
| 325 | software_reset = 0x0000, |
| 326 | selftest = 0x0001, |
| 327 | selective_reset = 0x0002, |
| 328 | }; |
| 329 | |
| 330 | enum eeprom_ctrl_lo { |
| 331 | eesk = 0x01, |
| 332 | eecs = 0x02, |
| 333 | eedi = 0x04, |
| 334 | eedo = 0x08, |
| 335 | }; |
| 336 | |
| 337 | enum mdi_ctrl { |
| 338 | mdi_write = 0x04000000, |
| 339 | mdi_read = 0x08000000, |
| 340 | mdi_ready = 0x10000000, |
| 341 | }; |
| 342 | |
| 343 | enum eeprom_op { |
| 344 | op_write = 0x05, |
| 345 | op_read = 0x06, |
| 346 | op_ewds = 0x10, |
| 347 | op_ewen = 0x13, |
| 348 | }; |
| 349 | |
| 350 | enum eeprom_offsets { |
| 351 | eeprom_cnfg_mdix = 0x03, |
| 352 | eeprom_id = 0x0A, |
| 353 | eeprom_config_asf = 0x0D, |
| 354 | eeprom_smbus_addr = 0x90, |
| 355 | }; |
| 356 | |
| 357 | enum eeprom_cnfg_mdix { |
| 358 | eeprom_mdix_enabled = 0x0080, |
| 359 | }; |
| 360 | |
| 361 | enum eeprom_id { |
| 362 | eeprom_id_wol = 0x0020, |
| 363 | }; |
| 364 | |
| 365 | enum eeprom_config_asf { |
| 366 | eeprom_asf = 0x8000, |
| 367 | eeprom_gcl = 0x4000, |
| 368 | }; |
| 369 | |
| 370 | enum cb_status { |
| 371 | cb_complete = 0x8000, |
| 372 | cb_ok = 0x2000, |
| 373 | }; |
| 374 | |
| 375 | enum cb_command { |
| 376 | cb_nop = 0x0000, |
| 377 | cb_iaaddr = 0x0001, |
| 378 | cb_config = 0x0002, |
| 379 | cb_multi = 0x0003, |
| 380 | cb_tx = 0x0004, |
| 381 | cb_ucode = 0x0005, |
| 382 | cb_dump = 0x0006, |
| 383 | cb_tx_sf = 0x0008, |
| 384 | cb_cid = 0x1f00, |
| 385 | cb_i = 0x2000, |
| 386 | cb_s = 0x4000, |
| 387 | cb_el = 0x8000, |
| 388 | }; |
| 389 | |
| 390 | struct rfd { |
| 391 | u16 status; |
| 392 | u16 command; |
| 393 | u32 link; |
| 394 | u32 rbd; |
| 395 | u16 actual_size; |
| 396 | u16 size; |
| 397 | }; |
| 398 | |
| 399 | struct rx { |
| 400 | struct rx *next, *prev; |
| 401 | struct sk_buff *skb; |
| 402 | dma_addr_t dma_addr; |
| 403 | }; |
| 404 | |
| 405 | #if defined(__BIG_ENDIAN_BITFIELD) |
| 406 | #define X(a,b) b,a |
| 407 | #else |
| 408 | #define X(a,b) a,b |
| 409 | #endif |
| 410 | struct config { |
| 411 | /*0*/ u8 X(byte_count:6, pad0:2); |
| 412 | /*1*/ u8 X(X(rx_fifo_limit:4, tx_fifo_limit:3), pad1:1); |
| 413 | /*2*/ u8 adaptive_ifs; |
| 414 | /*3*/ u8 X(X(X(X(mwi_enable:1, type_enable:1), read_align_enable:1), |
| 415 | term_write_cache_line:1), pad3:4); |
| 416 | /*4*/ u8 X(rx_dma_max_count:7, pad4:1); |
| 417 | /*5*/ u8 X(tx_dma_max_count:7, dma_max_count_enable:1); |
| 418 | /*6*/ u8 X(X(X(X(X(X(X(late_scb_update:1, direct_rx_dma:1), |
| 419 | tno_intr:1), cna_intr:1), standard_tcb:1), standard_stat_counter:1), |
| 420 | rx_discard_overruns:1), rx_save_bad_frames:1); |
| 421 | /*7*/ u8 X(X(X(X(X(rx_discard_short_frames:1, tx_underrun_retry:2), |
| 422 | pad7:2), rx_extended_rfd:1), tx_two_frames_in_fifo:1), |
| 423 | tx_dynamic_tbd:1); |
| 424 | /*8*/ u8 X(X(mii_mode:1, pad8:6), csma_disabled:1); |
| 425 | /*9*/ u8 X(X(X(X(X(rx_tcpudp_checksum:1, pad9:3), vlan_arp_tco:1), |
| 426 | link_status_wake:1), arp_wake:1), mcmatch_wake:1); |
| 427 | /*10*/ u8 X(X(X(pad10:3, no_source_addr_insertion:1), preamble_length:2), |
| 428 | loopback:2); |
| 429 | /*11*/ u8 X(linear_priority:3, pad11:5); |
| 430 | /*12*/ u8 X(X(linear_priority_mode:1, pad12:3), ifs:4); |
| 431 | /*13*/ u8 ip_addr_lo; |
| 432 | /*14*/ u8 ip_addr_hi; |
| 433 | /*15*/ u8 X(X(X(X(X(X(X(promiscuous_mode:1, broadcast_disabled:1), |
| 434 | wait_after_win:1), pad15_1:1), ignore_ul_bit:1), crc_16_bit:1), |
| 435 | pad15_2:1), crs_or_cdt:1); |
| 436 | /*16*/ u8 fc_delay_lo; |
| 437 | /*17*/ u8 fc_delay_hi; |
| 438 | /*18*/ u8 X(X(X(X(X(rx_stripping:1, tx_padding:1), rx_crc_transfer:1), |
| 439 | rx_long_ok:1), fc_priority_threshold:3), pad18:1); |
| 440 | /*19*/ u8 X(X(X(X(X(X(X(addr_wake:1, magic_packet_disable:1), |
| 441 | fc_disable:1), fc_restop:1), fc_restart:1), fc_reject:1), |
| 442 | full_duplex_force:1), full_duplex_pin:1); |
| 443 | /*20*/ u8 X(X(X(pad20_1:5, fc_priority_location:1), multi_ia:1), pad20_2:1); |
| 444 | /*21*/ u8 X(X(pad21_1:3, multicast_all:1), pad21_2:4); |
| 445 | /*22*/ u8 X(X(rx_d102_mode:1, rx_vlan_drop:1), pad22:6); |
| 446 | u8 pad_d102[9]; |
| 447 | }; |
| 448 | |
| 449 | #define E100_MAX_MULTICAST_ADDRS 64 |
| 450 | struct multi { |
| 451 | u16 count; |
| 452 | u8 addr[E100_MAX_MULTICAST_ADDRS * ETH_ALEN + 2/*pad*/]; |
| 453 | }; |
| 454 | |
| 455 | /* Important: keep total struct u32-aligned */ |
| 456 | #define UCODE_SIZE 134 |
| 457 | struct cb { |
| 458 | u16 status; |
| 459 | u16 command; |
| 460 | u32 link; |
| 461 | union { |
| 462 | u8 iaaddr[ETH_ALEN]; |
| 463 | u32 ucode[UCODE_SIZE]; |
| 464 | struct config config; |
| 465 | struct multi multi; |
| 466 | struct { |
| 467 | u32 tbd_array; |
| 468 | u16 tcb_byte_count; |
| 469 | u8 threshold; |
| 470 | u8 tbd_count; |
| 471 | struct { |
| 472 | u32 buf_addr; |
| 473 | u16 size; |
| 474 | u16 eol; |
| 475 | } tbd; |
| 476 | } tcb; |
| 477 | u32 dump_buffer_addr; |
| 478 | } u; |
| 479 | struct cb *next, *prev; |
| 480 | dma_addr_t dma_addr; |
| 481 | struct sk_buff *skb; |
| 482 | }; |
| 483 | |
| 484 | enum loopback { |
| 485 | lb_none = 0, lb_mac = 1, lb_phy = 3, |
| 486 | }; |
| 487 | |
| 488 | struct stats { |
| 489 | u32 tx_good_frames, tx_max_collisions, tx_late_collisions, |
| 490 | tx_underruns, tx_lost_crs, tx_deferred, tx_single_collisions, |
| 491 | tx_multiple_collisions, tx_total_collisions; |
| 492 | u32 rx_good_frames, rx_crc_errors, rx_alignment_errors, |
| 493 | rx_resource_errors, rx_overrun_errors, rx_cdt_errors, |
| 494 | rx_short_frame_errors; |
| 495 | u32 fc_xmt_pause, fc_rcv_pause, fc_rcv_unsupported; |
| 496 | u16 xmt_tco_frames, rcv_tco_frames; |
| 497 | u32 complete; |
| 498 | }; |
| 499 | |
| 500 | struct mem { |
| 501 | struct { |
| 502 | u32 signature; |
| 503 | u32 result; |
| 504 | } selftest; |
| 505 | struct stats stats; |
| 506 | u8 dump_buf[596]; |
| 507 | }; |
| 508 | |
| 509 | struct param_range { |
| 510 | u32 min; |
| 511 | u32 max; |
| 512 | u32 count; |
| 513 | }; |
| 514 | |
| 515 | struct params { |
| 516 | struct param_range rfds; |
| 517 | struct param_range cbs; |
| 518 | }; |
| 519 | |
| 520 | struct nic { |
| 521 | /* Begin: frequently used values: keep adjacent for cache effect */ |
| 522 | u32 msg_enable ____cacheline_aligned; |
| 523 | struct net_device *netdev; |
| 524 | struct pci_dev *pdev; |
| 525 | |
| 526 | struct rx *rxs ____cacheline_aligned; |
| 527 | struct rx *rx_to_use; |
| 528 | struct rx *rx_to_clean; |
| 529 | struct rfd blank_rfd; |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 530 | enum ru_state ru_running; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 531 | |
| 532 | spinlock_t cb_lock ____cacheline_aligned; |
| 533 | spinlock_t cmd_lock; |
| 534 | struct csr __iomem *csr; |
| 535 | enum scb_cmd_lo cuc_cmd; |
| 536 | unsigned int cbs_avail; |
| 537 | struct cb *cbs; |
| 538 | struct cb *cb_to_use; |
| 539 | struct cb *cb_to_send; |
| 540 | struct cb *cb_to_clean; |
| 541 | u16 tx_command; |
| 542 | /* End: frequently used values: keep adjacent for cache effect */ |
| 543 | |
| 544 | enum { |
| 545 | ich = (1 << 0), |
| 546 | promiscuous = (1 << 1), |
| 547 | multicast_all = (1 << 2), |
| 548 | wol_magic = (1 << 3), |
| 549 | ich_10h_workaround = (1 << 4), |
| 550 | } flags ____cacheline_aligned; |
| 551 | |
| 552 | enum mac mac; |
| 553 | enum phy phy; |
| 554 | struct params params; |
| 555 | struct net_device_stats net_stats; |
| 556 | struct timer_list watchdog; |
| 557 | struct timer_list blink_timer; |
| 558 | struct mii_if_info mii; |
Malli Chilakala | 2acdb1e | 2005-04-28 19:16:58 -0700 | [diff] [blame] | 559 | struct work_struct tx_timeout_task; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 560 | enum loopback loopback; |
| 561 | |
| 562 | struct mem *mem; |
| 563 | dma_addr_t dma_addr; |
| 564 | |
| 565 | dma_addr_t cbs_dma_addr; |
| 566 | u8 adaptive_ifs; |
| 567 | u8 tx_threshold; |
| 568 | u32 tx_frames; |
| 569 | u32 tx_collisions; |
| 570 | u32 tx_deferred; |
| 571 | u32 tx_single_collisions; |
| 572 | u32 tx_multiple_collisions; |
| 573 | u32 tx_fc_pause; |
| 574 | u32 tx_tco_frames; |
| 575 | |
| 576 | u32 rx_fc_pause; |
| 577 | u32 rx_fc_unsupported; |
| 578 | u32 rx_tco_frames; |
| 579 | u32 rx_over_length_errors; |
| 580 | |
| 581 | u8 rev_id; |
| 582 | u16 leds; |
| 583 | u16 eeprom_wc; |
| 584 | u16 eeprom[256]; |
ODonnell, Michael | ac7c666 | 2006-01-11 11:26:22 -0800 | [diff] [blame] | 585 | spinlock_t mdio_lock; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 586 | }; |
| 587 | |
| 588 | static inline void e100_write_flush(struct nic *nic) |
| 589 | { |
| 590 | /* Flush previous PCI writes through intermediate bridges |
| 591 | * by doing a benign read */ |
| 592 | (void)readb(&nic->csr->scb.status); |
| 593 | } |
| 594 | |
| 595 | static inline void e100_enable_irq(struct nic *nic) |
| 596 | { |
| 597 | unsigned long flags; |
| 598 | |
| 599 | spin_lock_irqsave(&nic->cmd_lock, flags); |
| 600 | writeb(irq_mask_none, &nic->csr->scb.cmd_hi); |
| 601 | spin_unlock_irqrestore(&nic->cmd_lock, flags); |
| 602 | e100_write_flush(nic); |
| 603 | } |
| 604 | |
| 605 | static inline void e100_disable_irq(struct nic *nic) |
| 606 | { |
| 607 | unsigned long flags; |
| 608 | |
| 609 | spin_lock_irqsave(&nic->cmd_lock, flags); |
| 610 | writeb(irq_mask_all, &nic->csr->scb.cmd_hi); |
| 611 | spin_unlock_irqrestore(&nic->cmd_lock, flags); |
| 612 | e100_write_flush(nic); |
| 613 | } |
| 614 | |
| 615 | static void e100_hw_reset(struct nic *nic) |
| 616 | { |
| 617 | /* Put CU and RU into idle with a selective reset to get |
| 618 | * device off of PCI bus */ |
| 619 | writel(selective_reset, &nic->csr->port); |
| 620 | e100_write_flush(nic); udelay(20); |
| 621 | |
| 622 | /* Now fully reset device */ |
| 623 | writel(software_reset, &nic->csr->port); |
| 624 | e100_write_flush(nic); udelay(20); |
| 625 | |
| 626 | /* Mask off our interrupt line - it's unmasked after reset */ |
| 627 | e100_disable_irq(nic); |
| 628 | } |
| 629 | |
| 630 | static int e100_self_test(struct nic *nic) |
| 631 | { |
| 632 | u32 dma_addr = nic->dma_addr + offsetof(struct mem, selftest); |
| 633 | |
| 634 | /* Passing the self-test is a pretty good indication |
| 635 | * that the device can DMA to/from host memory */ |
| 636 | |
| 637 | nic->mem->selftest.signature = 0; |
| 638 | nic->mem->selftest.result = 0xFFFFFFFF; |
| 639 | |
| 640 | writel(selftest | dma_addr, &nic->csr->port); |
| 641 | e100_write_flush(nic); |
| 642 | /* Wait 10 msec for self-test to complete */ |
| 643 | msleep(10); |
| 644 | |
| 645 | /* Interrupts are enabled after self-test */ |
| 646 | e100_disable_irq(nic); |
| 647 | |
| 648 | /* Check results of self-test */ |
| 649 | if(nic->mem->selftest.result != 0) { |
| 650 | DPRINTK(HW, ERR, "Self-test failed: result=0x%08X\n", |
| 651 | nic->mem->selftest.result); |
| 652 | return -ETIMEDOUT; |
| 653 | } |
| 654 | if(nic->mem->selftest.signature == 0) { |
| 655 | DPRINTK(HW, ERR, "Self-test failed: timed out\n"); |
| 656 | return -ETIMEDOUT; |
| 657 | } |
| 658 | |
| 659 | return 0; |
| 660 | } |
| 661 | |
| 662 | static void e100_eeprom_write(struct nic *nic, u16 addr_len, u16 addr, u16 data) |
| 663 | { |
| 664 | u32 cmd_addr_data[3]; |
| 665 | u8 ctrl; |
| 666 | int i, j; |
| 667 | |
| 668 | /* Three cmds: write/erase enable, write data, write/erase disable */ |
| 669 | cmd_addr_data[0] = op_ewen << (addr_len - 2); |
| 670 | cmd_addr_data[1] = (((op_write << addr_len) | addr) << 16) | |
| 671 | cpu_to_le16(data); |
| 672 | cmd_addr_data[2] = op_ewds << (addr_len - 2); |
| 673 | |
| 674 | /* Bit-bang cmds to write word to eeprom */ |
| 675 | for(j = 0; j < 3; j++) { |
| 676 | |
| 677 | /* Chip select */ |
| 678 | writeb(eecs | eesk, &nic->csr->eeprom_ctrl_lo); |
| 679 | e100_write_flush(nic); udelay(4); |
| 680 | |
| 681 | for(i = 31; i >= 0; i--) { |
| 682 | ctrl = (cmd_addr_data[j] & (1 << i)) ? |
| 683 | eecs | eedi : eecs; |
| 684 | writeb(ctrl, &nic->csr->eeprom_ctrl_lo); |
| 685 | e100_write_flush(nic); udelay(4); |
| 686 | |
| 687 | writeb(ctrl | eesk, &nic->csr->eeprom_ctrl_lo); |
| 688 | e100_write_flush(nic); udelay(4); |
| 689 | } |
| 690 | /* Wait 10 msec for cmd to complete */ |
| 691 | msleep(10); |
| 692 | |
| 693 | /* Chip deselect */ |
| 694 | writeb(0, &nic->csr->eeprom_ctrl_lo); |
| 695 | e100_write_flush(nic); udelay(4); |
| 696 | } |
| 697 | }; |
| 698 | |
| 699 | /* General technique stolen from the eepro100 driver - very clever */ |
| 700 | static u16 e100_eeprom_read(struct nic *nic, u16 *addr_len, u16 addr) |
| 701 | { |
| 702 | u32 cmd_addr_data; |
| 703 | u16 data = 0; |
| 704 | u8 ctrl; |
| 705 | int i; |
| 706 | |
| 707 | cmd_addr_data = ((op_read << *addr_len) | addr) << 16; |
| 708 | |
| 709 | /* Chip select */ |
| 710 | writeb(eecs | eesk, &nic->csr->eeprom_ctrl_lo); |
| 711 | e100_write_flush(nic); udelay(4); |
| 712 | |
| 713 | /* Bit-bang to read word from eeprom */ |
| 714 | for(i = 31; i >= 0; i--) { |
| 715 | ctrl = (cmd_addr_data & (1 << i)) ? eecs | eedi : eecs; |
| 716 | writeb(ctrl, &nic->csr->eeprom_ctrl_lo); |
| 717 | e100_write_flush(nic); udelay(4); |
| 718 | |
| 719 | writeb(ctrl | eesk, &nic->csr->eeprom_ctrl_lo); |
| 720 | e100_write_flush(nic); udelay(4); |
| 721 | |
| 722 | /* Eeprom drives a dummy zero to EEDO after receiving |
| 723 | * complete address. Use this to adjust addr_len. */ |
| 724 | ctrl = readb(&nic->csr->eeprom_ctrl_lo); |
| 725 | if(!(ctrl & eedo) && i > 16) { |
| 726 | *addr_len -= (i - 16); |
| 727 | i = 17; |
| 728 | } |
| 729 | |
| 730 | data = (data << 1) | (ctrl & eedo ? 1 : 0); |
| 731 | } |
| 732 | |
| 733 | /* Chip deselect */ |
| 734 | writeb(0, &nic->csr->eeprom_ctrl_lo); |
| 735 | e100_write_flush(nic); udelay(4); |
| 736 | |
| 737 | return le16_to_cpu(data); |
| 738 | }; |
| 739 | |
| 740 | /* Load entire EEPROM image into driver cache and validate checksum */ |
| 741 | static int e100_eeprom_load(struct nic *nic) |
| 742 | { |
| 743 | u16 addr, addr_len = 8, checksum = 0; |
| 744 | |
| 745 | /* Try reading with an 8-bit addr len to discover actual addr len */ |
| 746 | e100_eeprom_read(nic, &addr_len, 0); |
| 747 | nic->eeprom_wc = 1 << addr_len; |
| 748 | |
| 749 | for(addr = 0; addr < nic->eeprom_wc; addr++) { |
| 750 | nic->eeprom[addr] = e100_eeprom_read(nic, &addr_len, addr); |
| 751 | if(addr < nic->eeprom_wc - 1) |
| 752 | checksum += cpu_to_le16(nic->eeprom[addr]); |
| 753 | } |
| 754 | |
| 755 | /* The checksum, stored in the last word, is calculated such that |
| 756 | * the sum of words should be 0xBABA */ |
| 757 | checksum = le16_to_cpu(0xBABA - checksum); |
| 758 | if(checksum != nic->eeprom[nic->eeprom_wc - 1]) { |
| 759 | DPRINTK(PROBE, ERR, "EEPROM corrupted\n"); |
| 760 | return -EAGAIN; |
| 761 | } |
| 762 | |
| 763 | return 0; |
| 764 | } |
| 765 | |
| 766 | /* Save (portion of) driver EEPROM cache to device and update checksum */ |
| 767 | static int e100_eeprom_save(struct nic *nic, u16 start, u16 count) |
| 768 | { |
| 769 | u16 addr, addr_len = 8, checksum = 0; |
| 770 | |
| 771 | /* Try reading with an 8-bit addr len to discover actual addr len */ |
| 772 | e100_eeprom_read(nic, &addr_len, 0); |
| 773 | nic->eeprom_wc = 1 << addr_len; |
| 774 | |
| 775 | if(start + count >= nic->eeprom_wc) |
| 776 | return -EINVAL; |
| 777 | |
| 778 | for(addr = start; addr < start + count; addr++) |
| 779 | e100_eeprom_write(nic, addr_len, addr, nic->eeprom[addr]); |
| 780 | |
| 781 | /* The checksum, stored in the last word, is calculated such that |
| 782 | * the sum of words should be 0xBABA */ |
| 783 | for(addr = 0; addr < nic->eeprom_wc - 1; addr++) |
| 784 | checksum += cpu_to_le16(nic->eeprom[addr]); |
| 785 | nic->eeprom[nic->eeprom_wc - 1] = le16_to_cpu(0xBABA - checksum); |
| 786 | e100_eeprom_write(nic, addr_len, nic->eeprom_wc - 1, |
| 787 | nic->eeprom[nic->eeprom_wc - 1]); |
| 788 | |
| 789 | return 0; |
| 790 | } |
| 791 | |
Malli Chilakala | 962082b | 2005-04-28 19:19:46 -0700 | [diff] [blame] | 792 | #define E100_WAIT_SCB_TIMEOUT 20000 /* we might have to wait 100ms!!! */ |
Malli Chilakala | e6280f2 | 2005-08-25 13:06:23 -0700 | [diff] [blame] | 793 | #define E100_WAIT_SCB_FAST 20 /* delay like the old code */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 794 | static inline int e100_exec_cmd(struct nic *nic, u8 cmd, dma_addr_t dma_addr) |
| 795 | { |
| 796 | unsigned long flags; |
| 797 | unsigned int i; |
| 798 | int err = 0; |
| 799 | |
| 800 | spin_lock_irqsave(&nic->cmd_lock, flags); |
| 801 | |
| 802 | /* Previous command is accepted when SCB clears */ |
| 803 | for(i = 0; i < E100_WAIT_SCB_TIMEOUT; i++) { |
| 804 | if(likely(!readb(&nic->csr->scb.cmd_lo))) |
| 805 | break; |
| 806 | cpu_relax(); |
Malli Chilakala | e6280f2 | 2005-08-25 13:06:23 -0700 | [diff] [blame] | 807 | if(unlikely(i > E100_WAIT_SCB_FAST)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 808 | udelay(5); |
| 809 | } |
| 810 | if(unlikely(i == E100_WAIT_SCB_TIMEOUT)) { |
| 811 | err = -EAGAIN; |
| 812 | goto err_unlock; |
| 813 | } |
| 814 | |
| 815 | if(unlikely(cmd != cuc_resume)) |
| 816 | writel(dma_addr, &nic->csr->scb.gen_ptr); |
| 817 | writeb(cmd, &nic->csr->scb.cmd_lo); |
| 818 | |
| 819 | err_unlock: |
| 820 | spin_unlock_irqrestore(&nic->cmd_lock, flags); |
| 821 | |
| 822 | return err; |
| 823 | } |
| 824 | |
| 825 | static inline int e100_exec_cb(struct nic *nic, struct sk_buff *skb, |
| 826 | void (*cb_prepare)(struct nic *, struct cb *, struct sk_buff *)) |
| 827 | { |
| 828 | struct cb *cb; |
| 829 | unsigned long flags; |
| 830 | int err = 0; |
| 831 | |
| 832 | spin_lock_irqsave(&nic->cb_lock, flags); |
| 833 | |
| 834 | if(unlikely(!nic->cbs_avail)) { |
| 835 | err = -ENOMEM; |
| 836 | goto err_unlock; |
| 837 | } |
| 838 | |
| 839 | cb = nic->cb_to_use; |
| 840 | nic->cb_to_use = cb->next; |
| 841 | nic->cbs_avail--; |
| 842 | cb->skb = skb; |
| 843 | |
| 844 | if(unlikely(!nic->cbs_avail)) |
| 845 | err = -ENOSPC; |
| 846 | |
| 847 | cb_prepare(nic, cb, skb); |
| 848 | |
| 849 | /* Order is important otherwise we'll be in a race with h/w: |
| 850 | * set S-bit in current first, then clear S-bit in previous. */ |
| 851 | cb->command |= cpu_to_le16(cb_s); |
| 852 | wmb(); |
| 853 | cb->prev->command &= cpu_to_le16(~cb_s); |
| 854 | |
| 855 | while(nic->cb_to_send != nic->cb_to_use) { |
| 856 | if(unlikely(e100_exec_cmd(nic, nic->cuc_cmd, |
| 857 | nic->cb_to_send->dma_addr))) { |
| 858 | /* Ok, here's where things get sticky. It's |
| 859 | * possible that we can't schedule the command |
| 860 | * because the controller is too busy, so |
| 861 | * let's just queue the command and try again |
| 862 | * when another command is scheduled. */ |
Malli Chilakala | 962082b | 2005-04-28 19:19:46 -0700 | [diff] [blame] | 863 | if(err == -ENOSPC) { |
| 864 | //request a reset |
| 865 | schedule_work(&nic->tx_timeout_task); |
| 866 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 867 | break; |
| 868 | } else { |
| 869 | nic->cuc_cmd = cuc_resume; |
| 870 | nic->cb_to_send = nic->cb_to_send->next; |
| 871 | } |
| 872 | } |
| 873 | |
| 874 | err_unlock: |
| 875 | spin_unlock_irqrestore(&nic->cb_lock, flags); |
| 876 | |
| 877 | return err; |
| 878 | } |
| 879 | |
| 880 | static u16 mdio_ctrl(struct nic *nic, u32 addr, u32 dir, u32 reg, u16 data) |
| 881 | { |
| 882 | u32 data_out = 0; |
| 883 | unsigned int i; |
ODonnell, Michael | ac7c666 | 2006-01-11 11:26:22 -0800 | [diff] [blame] | 884 | unsigned long flags; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 885 | |
ODonnell, Michael | ac7c666 | 2006-01-11 11:26:22 -0800 | [diff] [blame] | 886 | |
| 887 | /* |
| 888 | * Stratus87247: we shouldn't be writing the MDI control |
| 889 | * register until the Ready bit shows True. Also, since |
| 890 | * manipulation of the MDI control registers is a multi-step |
| 891 | * procedure it should be done under lock. |
| 892 | */ |
| 893 | spin_lock_irqsave(&nic->mdio_lock, flags); |
| 894 | for (i = 100; i; --i) { |
| 895 | if (readl(&nic->csr->mdi_ctrl) & mdi_ready) |
| 896 | break; |
| 897 | udelay(20); |
| 898 | } |
| 899 | if (unlikely(!i)) { |
| 900 | printk("e100.mdio_ctrl(%s) won't go Ready\n", |
| 901 | nic->netdev->name ); |
| 902 | spin_unlock_irqrestore(&nic->mdio_lock, flags); |
| 903 | return 0; /* No way to indicate timeout error */ |
| 904 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 905 | writel((reg << 16) | (addr << 21) | dir | data, &nic->csr->mdi_ctrl); |
| 906 | |
ODonnell, Michael | ac7c666 | 2006-01-11 11:26:22 -0800 | [diff] [blame] | 907 | for (i = 0; i < 100; i++) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 908 | udelay(20); |
ODonnell, Michael | ac7c666 | 2006-01-11 11:26:22 -0800 | [diff] [blame] | 909 | if ((data_out = readl(&nic->csr->mdi_ctrl)) & mdi_ready) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 910 | break; |
| 911 | } |
ODonnell, Michael | ac7c666 | 2006-01-11 11:26:22 -0800 | [diff] [blame] | 912 | spin_unlock_irqrestore(&nic->mdio_lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 913 | DPRINTK(HW, DEBUG, |
| 914 | "%s:addr=%d, reg=%d, data_in=0x%04X, data_out=0x%04X\n", |
| 915 | dir == mdi_read ? "READ" : "WRITE", addr, reg, data, data_out); |
| 916 | return (u16)data_out; |
| 917 | } |
| 918 | |
| 919 | static int mdio_read(struct net_device *netdev, int addr, int reg) |
| 920 | { |
| 921 | return mdio_ctrl(netdev_priv(netdev), addr, mdi_read, reg, 0); |
| 922 | } |
| 923 | |
| 924 | static void mdio_write(struct net_device *netdev, int addr, int reg, int data) |
| 925 | { |
| 926 | mdio_ctrl(netdev_priv(netdev), addr, mdi_write, reg, data); |
| 927 | } |
| 928 | |
| 929 | static void e100_get_defaults(struct nic *nic) |
| 930 | { |
Jesse Brandeburg | 2afecc0 | 2005-11-14 13:15:49 -0800 | [diff] [blame] | 931 | struct param_range rfds = { .min = 16, .max = 256, .count = 256 }; |
| 932 | struct param_range cbs = { .min = 64, .max = 256, .count = 128 }; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 933 | |
| 934 | pci_read_config_byte(nic->pdev, PCI_REVISION_ID, &nic->rev_id); |
| 935 | /* MAC type is encoded as rev ID; exception: ICH is treated as 82559 */ |
| 936 | nic->mac = (nic->flags & ich) ? mac_82559_D101M : nic->rev_id; |
| 937 | if(nic->mac == mac_unknown) |
| 938 | nic->mac = mac_82557_D100_A; |
| 939 | |
| 940 | nic->params.rfds = rfds; |
| 941 | nic->params.cbs = cbs; |
| 942 | |
| 943 | /* Quadwords to DMA into FIFO before starting frame transmit */ |
| 944 | nic->tx_threshold = 0xE0; |
| 945 | |
Malli Chilakala | 962082b | 2005-04-28 19:19:46 -0700 | [diff] [blame] | 946 | /* no interrupt for every tx completion, delay = 256us if not 557*/ |
| 947 | nic->tx_command = cpu_to_le16(cb_tx | cb_tx_sf | |
| 948 | ((nic->mac >= mac_82558_D101_A4) ? cb_cid : cb_i)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 949 | |
| 950 | /* Template for a freshly allocated RFD */ |
| 951 | nic->blank_rfd.command = cpu_to_le16(cb_el); |
| 952 | nic->blank_rfd.rbd = 0xFFFFFFFF; |
| 953 | nic->blank_rfd.size = cpu_to_le16(VLAN_ETH_FRAME_LEN); |
| 954 | |
| 955 | /* MII setup */ |
| 956 | nic->mii.phy_id_mask = 0x1F; |
| 957 | nic->mii.reg_num_mask = 0x1F; |
| 958 | nic->mii.dev = nic->netdev; |
| 959 | nic->mii.mdio_read = mdio_read; |
| 960 | nic->mii.mdio_write = mdio_write; |
| 961 | } |
| 962 | |
| 963 | static void e100_configure(struct nic *nic, struct cb *cb, struct sk_buff *skb) |
| 964 | { |
| 965 | struct config *config = &cb->u.config; |
| 966 | u8 *c = (u8 *)config; |
| 967 | |
| 968 | cb->command = cpu_to_le16(cb_config); |
| 969 | |
| 970 | memset(config, 0, sizeof(struct config)); |
| 971 | |
| 972 | config->byte_count = 0x16; /* bytes in this struct */ |
| 973 | config->rx_fifo_limit = 0x8; /* bytes in FIFO before DMA */ |
| 974 | config->direct_rx_dma = 0x1; /* reserved */ |
| 975 | config->standard_tcb = 0x1; /* 1=standard, 0=extended */ |
| 976 | config->standard_stat_counter = 0x1; /* 1=standard, 0=extended */ |
| 977 | config->rx_discard_short_frames = 0x1; /* 1=discard, 0=pass */ |
| 978 | config->tx_underrun_retry = 0x3; /* # of underrun retries */ |
| 979 | config->mii_mode = 0x1; /* 1=MII mode, 0=503 mode */ |
| 980 | config->pad10 = 0x6; |
| 981 | config->no_source_addr_insertion = 0x1; /* 1=no, 0=yes */ |
| 982 | config->preamble_length = 0x2; /* 0=1, 1=3, 2=7, 3=15 bytes */ |
| 983 | config->ifs = 0x6; /* x16 = inter frame spacing */ |
| 984 | config->ip_addr_hi = 0xF2; /* ARP IP filter - not used */ |
| 985 | config->pad15_1 = 0x1; |
| 986 | config->pad15_2 = 0x1; |
| 987 | config->crs_or_cdt = 0x0; /* 0=CRS only, 1=CRS or CDT */ |
| 988 | config->fc_delay_hi = 0x40; /* time delay for fc frame */ |
| 989 | config->tx_padding = 0x1; /* 1=pad short frames */ |
| 990 | config->fc_priority_threshold = 0x7; /* 7=priority fc disabled */ |
| 991 | config->pad18 = 0x1; |
| 992 | config->full_duplex_pin = 0x1; /* 1=examine FDX# pin */ |
| 993 | config->pad20_1 = 0x1F; |
| 994 | config->fc_priority_location = 0x1; /* 1=byte#31, 0=byte#19 */ |
| 995 | config->pad21_1 = 0x5; |
| 996 | |
| 997 | config->adaptive_ifs = nic->adaptive_ifs; |
| 998 | config->loopback = nic->loopback; |
| 999 | |
| 1000 | if(nic->mii.force_media && nic->mii.full_duplex) |
| 1001 | config->full_duplex_force = 0x1; /* 1=force, 0=auto */ |
| 1002 | |
| 1003 | if(nic->flags & promiscuous || nic->loopback) { |
| 1004 | config->rx_save_bad_frames = 0x1; /* 1=save, 0=discard */ |
| 1005 | config->rx_discard_short_frames = 0x0; /* 1=discard, 0=save */ |
| 1006 | config->promiscuous_mode = 0x1; /* 1=on, 0=off */ |
| 1007 | } |
| 1008 | |
| 1009 | if(nic->flags & multicast_all) |
| 1010 | config->multicast_all = 0x1; /* 1=accept, 0=no */ |
| 1011 | |
Malli Chilakala | 6bdacb1 | 2005-04-28 19:17:54 -0700 | [diff] [blame] | 1012 | /* disable WoL when up */ |
| 1013 | if(netif_running(nic->netdev) || !(nic->flags & wol_magic)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1014 | config->magic_packet_disable = 0x1; /* 1=off, 0=on */ |
| 1015 | |
| 1016 | if(nic->mac >= mac_82558_D101_A4) { |
| 1017 | config->fc_disable = 0x1; /* 1=Tx fc off, 0=Tx fc on */ |
| 1018 | config->mwi_enable = 0x1; /* 1=enable, 0=disable */ |
| 1019 | config->standard_tcb = 0x0; /* 1=standard, 0=extended */ |
| 1020 | config->rx_long_ok = 0x1; /* 1=VLANs ok, 0=standard */ |
| 1021 | if(nic->mac >= mac_82559_D101M) |
| 1022 | config->tno_intr = 0x1; /* TCO stats enable */ |
| 1023 | else |
| 1024 | config->standard_stat_counter = 0x0; |
| 1025 | } |
| 1026 | |
| 1027 | DPRINTK(HW, DEBUG, "[00-07]=%02X:%02X:%02X:%02X:%02X:%02X:%02X:%02X\n", |
| 1028 | c[0], c[1], c[2], c[3], c[4], c[5], c[6], c[7]); |
| 1029 | DPRINTK(HW, DEBUG, "[08-15]=%02X:%02X:%02X:%02X:%02X:%02X:%02X:%02X\n", |
| 1030 | c[8], c[9], c[10], c[11], c[12], c[13], c[14], c[15]); |
| 1031 | DPRINTK(HW, DEBUG, "[16-23]=%02X:%02X:%02X:%02X:%02X:%02X:%02X:%02X\n", |
| 1032 | c[16], c[17], c[18], c[19], c[20], c[21], c[22], c[23]); |
| 1033 | } |
| 1034 | |
Jesse Brandeburg | 2afecc0 | 2005-11-14 13:15:49 -0800 | [diff] [blame] | 1035 | /********************************************************/ |
| 1036 | /* Micro code for 8086:1229 Rev 8 */ |
| 1037 | /********************************************************/ |
| 1038 | |
| 1039 | /* Parameter values for the D101M B-step */ |
| 1040 | #define D101M_CPUSAVER_TIMER_DWORD 78 |
| 1041 | #define D101M_CPUSAVER_BUNDLE_DWORD 65 |
| 1042 | #define D101M_CPUSAVER_MIN_SIZE_DWORD 126 |
| 1043 | |
| 1044 | #define D101M_B_RCVBUNDLE_UCODE \ |
| 1045 | {\ |
| 1046 | 0x00550215, 0xFFFF0437, 0xFFFFFFFF, 0x06A70789, 0xFFFFFFFF, 0x0558FFFF, \ |
| 1047 | 0x000C0001, 0x00101312, 0x000C0008, 0x00380216, \ |
| 1048 | 0x0010009C, 0x00204056, 0x002380CC, 0x00380056, \ |
| 1049 | 0x0010009C, 0x00244C0B, 0x00000800, 0x00124818, \ |
| 1050 | 0x00380438, 0x00000000, 0x00140000, 0x00380555, \ |
| 1051 | 0x00308000, 0x00100662, 0x00100561, 0x000E0408, \ |
| 1052 | 0x00134861, 0x000C0002, 0x00103093, 0x00308000, \ |
| 1053 | 0x00100624, 0x00100561, 0x000E0408, 0x00100861, \ |
| 1054 | 0x000C007E, 0x00222C21, 0x000C0002, 0x00103093, \ |
| 1055 | 0x00380C7A, 0x00080000, 0x00103090, 0x00380C7A, \ |
| 1056 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1057 | 0x0010009C, 0x00244C2D, 0x00010004, 0x00041000, \ |
| 1058 | 0x003A0437, 0x00044010, 0x0038078A, 0x00000000, \ |
| 1059 | 0x00100099, 0x00206C7A, 0x0010009C, 0x00244C48, \ |
| 1060 | 0x00130824, 0x000C0001, 0x00101213, 0x00260C75, \ |
| 1061 | 0x00041000, 0x00010004, 0x00130826, 0x000C0006, \ |
| 1062 | 0x002206A8, 0x0013C926, 0x00101313, 0x003806A8, \ |
| 1063 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1064 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1065 | 0x00080600, 0x00101B10, 0x00050004, 0x00100826, \ |
| 1066 | 0x00101210, 0x00380C34, 0x00000000, 0x00000000, \ |
| 1067 | 0x0021155B, 0x00100099, 0x00206559, 0x0010009C, \ |
| 1068 | 0x00244559, 0x00130836, 0x000C0000, 0x00220C62, \ |
| 1069 | 0x000C0001, 0x00101B13, 0x00229C0E, 0x00210C0E, \ |
| 1070 | 0x00226C0E, 0x00216C0E, 0x0022FC0E, 0x00215C0E, \ |
| 1071 | 0x00214C0E, 0x00380555, 0x00010004, 0x00041000, \ |
| 1072 | 0x00278C67, 0x00040800, 0x00018100, 0x003A0437, \ |
| 1073 | 0x00130826, 0x000C0001, 0x00220559, 0x00101313, \ |
| 1074 | 0x00380559, 0x00000000, 0x00000000, 0x00000000, \ |
| 1075 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1076 | 0x00000000, 0x00130831, 0x0010090B, 0x00124813, \ |
| 1077 | 0x000CFF80, 0x002606AB, 0x00041000, 0x00010004, \ |
| 1078 | 0x003806A8, 0x00000000, 0x00000000, 0x00000000, \ |
| 1079 | } |
| 1080 | |
| 1081 | /********************************************************/ |
| 1082 | /* Micro code for 8086:1229 Rev 9 */ |
| 1083 | /********************************************************/ |
| 1084 | |
| 1085 | /* Parameter values for the D101S */ |
| 1086 | #define D101S_CPUSAVER_TIMER_DWORD 78 |
| 1087 | #define D101S_CPUSAVER_BUNDLE_DWORD 67 |
| 1088 | #define D101S_CPUSAVER_MIN_SIZE_DWORD 128 |
| 1089 | |
| 1090 | #define D101S_RCVBUNDLE_UCODE \ |
| 1091 | {\ |
| 1092 | 0x00550242, 0xFFFF047E, 0xFFFFFFFF, 0x06FF0818, 0xFFFFFFFF, 0x05A6FFFF, \ |
| 1093 | 0x000C0001, 0x00101312, 0x000C0008, 0x00380243, \ |
| 1094 | 0x0010009C, 0x00204056, 0x002380D0, 0x00380056, \ |
| 1095 | 0x0010009C, 0x00244F8B, 0x00000800, 0x00124818, \ |
| 1096 | 0x0038047F, 0x00000000, 0x00140000, 0x003805A3, \ |
| 1097 | 0x00308000, 0x00100610, 0x00100561, 0x000E0408, \ |
| 1098 | 0x00134861, 0x000C0002, 0x00103093, 0x00308000, \ |
| 1099 | 0x00100624, 0x00100561, 0x000E0408, 0x00100861, \ |
| 1100 | 0x000C007E, 0x00222FA1, 0x000C0002, 0x00103093, \ |
| 1101 | 0x00380F90, 0x00080000, 0x00103090, 0x00380F90, \ |
| 1102 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1103 | 0x0010009C, 0x00244FAD, 0x00010004, 0x00041000, \ |
| 1104 | 0x003A047E, 0x00044010, 0x00380819, 0x00000000, \ |
| 1105 | 0x00100099, 0x00206FFD, 0x0010009A, 0x0020AFFD, \ |
| 1106 | 0x0010009C, 0x00244FC8, 0x00130824, 0x000C0001, \ |
| 1107 | 0x00101213, 0x00260FF7, 0x00041000, 0x00010004, \ |
| 1108 | 0x00130826, 0x000C0006, 0x00220700, 0x0013C926, \ |
| 1109 | 0x00101313, 0x00380700, 0x00000000, 0x00000000, \ |
| 1110 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1111 | 0x00080600, 0x00101B10, 0x00050004, 0x00100826, \ |
| 1112 | 0x00101210, 0x00380FB6, 0x00000000, 0x00000000, \ |
| 1113 | 0x002115A9, 0x00100099, 0x002065A7, 0x0010009A, \ |
| 1114 | 0x0020A5A7, 0x0010009C, 0x002445A7, 0x00130836, \ |
| 1115 | 0x000C0000, 0x00220FE4, 0x000C0001, 0x00101B13, \ |
| 1116 | 0x00229F8E, 0x00210F8E, 0x00226F8E, 0x00216F8E, \ |
| 1117 | 0x0022FF8E, 0x00215F8E, 0x00214F8E, 0x003805A3, \ |
| 1118 | 0x00010004, 0x00041000, 0x00278FE9, 0x00040800, \ |
| 1119 | 0x00018100, 0x003A047E, 0x00130826, 0x000C0001, \ |
| 1120 | 0x002205A7, 0x00101313, 0x003805A7, 0x00000000, \ |
| 1121 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1122 | 0x00000000, 0x00000000, 0x00000000, 0x00130831, \ |
| 1123 | 0x0010090B, 0x00124813, 0x000CFF80, 0x00260703, \ |
| 1124 | 0x00041000, 0x00010004, 0x00380700 \ |
| 1125 | } |
| 1126 | |
| 1127 | /********************************************************/ |
| 1128 | /* Micro code for the 8086:1229 Rev F/10 */ |
| 1129 | /********************************************************/ |
| 1130 | |
| 1131 | /* Parameter values for the D102 E-step */ |
| 1132 | #define D102_E_CPUSAVER_TIMER_DWORD 42 |
| 1133 | #define D102_E_CPUSAVER_BUNDLE_DWORD 54 |
| 1134 | #define D102_E_CPUSAVER_MIN_SIZE_DWORD 46 |
| 1135 | |
| 1136 | #define D102_E_RCVBUNDLE_UCODE \ |
| 1137 | {\ |
| 1138 | 0x007D028F, 0x0E4204F9, 0x14ED0C85, 0x14FA14E9, 0x0EF70E36, 0x1FFF1FFF, \ |
| 1139 | 0x00E014B9, 0x00000000, 0x00000000, 0x00000000, \ |
| 1140 | 0x00E014BD, 0x00000000, 0x00000000, 0x00000000, \ |
| 1141 | 0x00E014D5, 0x00000000, 0x00000000, 0x00000000, \ |
| 1142 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1143 | 0x00E014C1, 0x00000000, 0x00000000, 0x00000000, \ |
| 1144 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1145 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1146 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1147 | 0x00E014C8, 0x00000000, 0x00000000, 0x00000000, \ |
| 1148 | 0x00200600, 0x00E014EE, 0x00000000, 0x00000000, \ |
| 1149 | 0x0030FF80, 0x00940E46, 0x00038200, 0x00102000, \ |
| 1150 | 0x00E00E43, 0x00000000, 0x00000000, 0x00000000, \ |
| 1151 | 0x00300006, 0x00E014FB, 0x00000000, 0x00000000, \ |
| 1152 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1153 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1154 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1155 | 0x00906E41, 0x00800E3C, 0x00E00E39, 0x00000000, \ |
| 1156 | 0x00906EFD, 0x00900EFD, 0x00E00EF8, 0x00000000, \ |
| 1157 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1158 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1159 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1160 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1161 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1162 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1163 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1164 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1165 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1166 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1167 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1168 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1169 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1170 | 0x00000000, 0x00000000, 0x00000000, 0x00000000, \ |
| 1171 | } |
| 1172 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1173 | static void e100_load_ucode(struct nic *nic, struct cb *cb, struct sk_buff *skb) |
| 1174 | { |
Jesse Brandeburg | 2afecc0 | 2005-11-14 13:15:49 -0800 | [diff] [blame] | 1175 | /* *INDENT-OFF* */ |
| 1176 | static struct { |
| 1177 | u32 ucode[UCODE_SIZE + 1]; |
| 1178 | u8 mac; |
| 1179 | u8 timer_dword; |
| 1180 | u8 bundle_dword; |
| 1181 | u8 min_size_dword; |
| 1182 | } ucode_opts[] = { |
| 1183 | { D101M_B_RCVBUNDLE_UCODE, |
| 1184 | mac_82559_D101M, |
| 1185 | D101M_CPUSAVER_TIMER_DWORD, |
| 1186 | D101M_CPUSAVER_BUNDLE_DWORD, |
| 1187 | D101M_CPUSAVER_MIN_SIZE_DWORD }, |
| 1188 | { D101S_RCVBUNDLE_UCODE, |
| 1189 | mac_82559_D101S, |
| 1190 | D101S_CPUSAVER_TIMER_DWORD, |
| 1191 | D101S_CPUSAVER_BUNDLE_DWORD, |
| 1192 | D101S_CPUSAVER_MIN_SIZE_DWORD }, |
| 1193 | { D102_E_RCVBUNDLE_UCODE, |
| 1194 | mac_82551_F, |
| 1195 | D102_E_CPUSAVER_TIMER_DWORD, |
| 1196 | D102_E_CPUSAVER_BUNDLE_DWORD, |
| 1197 | D102_E_CPUSAVER_MIN_SIZE_DWORD }, |
| 1198 | { D102_E_RCVBUNDLE_UCODE, |
| 1199 | mac_82551_10, |
| 1200 | D102_E_CPUSAVER_TIMER_DWORD, |
| 1201 | D102_E_CPUSAVER_BUNDLE_DWORD, |
| 1202 | D102_E_CPUSAVER_MIN_SIZE_DWORD }, |
| 1203 | { {0}, 0, 0, 0, 0} |
| 1204 | }, *opts; |
| 1205 | /* *INDENT-ON* */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1206 | |
Jesse Brandeburg | 2afecc0 | 2005-11-14 13:15:49 -0800 | [diff] [blame] | 1207 | /************************************************************************* |
| 1208 | * CPUSaver parameters |
| 1209 | * |
| 1210 | * All CPUSaver parameters are 16-bit literals that are part of a |
| 1211 | * "move immediate value" instruction. By changing the value of |
| 1212 | * the literal in the instruction before the code is loaded, the |
| 1213 | * driver can change the algorithm. |
| 1214 | * |
| 1215 | * INTDELAY - This loads the dead-man timer with its inital value. |
| 1216 | * When this timer expires the interrupt is asserted, and the |
| 1217 | * timer is reset each time a new packet is received. (see |
| 1218 | * BUNDLEMAX below to set the limit on number of chained packets) |
| 1219 | * The current default is 0x600 or 1536. Experiments show that |
| 1220 | * the value should probably stay within the 0x200 - 0x1000. |
| 1221 | * |
| 1222 | * BUNDLEMAX - |
| 1223 | * This sets the maximum number of frames that will be bundled. In |
| 1224 | * some situations, such as the TCP windowing algorithm, it may be |
| 1225 | * better to limit the growth of the bundle size than let it go as |
| 1226 | * high as it can, because that could cause too much added latency. |
| 1227 | * The default is six, because this is the number of packets in the |
| 1228 | * default TCP window size. A value of 1 would make CPUSaver indicate |
| 1229 | * an interrupt for every frame received. If you do not want to put |
| 1230 | * a limit on the bundle size, set this value to xFFFF. |
| 1231 | * |
| 1232 | * BUNDLESMALL - |
| 1233 | * This contains a bit-mask describing the minimum size frame that |
| 1234 | * will be bundled. The default masks the lower 7 bits, which means |
| 1235 | * that any frame less than 128 bytes in length will not be bundled, |
| 1236 | * but will instead immediately generate an interrupt. This does |
| 1237 | * not affect the current bundle in any way. Any frame that is 128 |
| 1238 | * bytes or large will be bundled normally. This feature is meant |
| 1239 | * to provide immediate indication of ACK frames in a TCP environment. |
| 1240 | * Customers were seeing poor performance when a machine with CPUSaver |
| 1241 | * enabled was sending but not receiving. The delay introduced when |
| 1242 | * the ACKs were received was enough to reduce total throughput, because |
| 1243 | * the sender would sit idle until the ACK was finally seen. |
| 1244 | * |
| 1245 | * The current default is 0xFF80, which masks out the lower 7 bits. |
| 1246 | * This means that any frame which is x7F (127) bytes or smaller |
| 1247 | * will cause an immediate interrupt. Because this value must be a |
| 1248 | * bit mask, there are only a few valid values that can be used. To |
| 1249 | * turn this feature off, the driver can write the value xFFFF to the |
| 1250 | * lower word of this instruction (in the same way that the other |
| 1251 | * parameters are used). Likewise, a value of 0xF800 (2047) would |
| 1252 | * cause an interrupt to be generated for every frame, because all |
| 1253 | * standard Ethernet frames are <= 2047 bytes in length. |
| 1254 | *************************************************************************/ |
| 1255 | |
| 1256 | /* if you wish to disable the ucode functionality, while maintaining the |
| 1257 | * workarounds it provides, set the following defines to: |
| 1258 | * BUNDLESMALL 0 |
| 1259 | * BUNDLEMAX 1 |
| 1260 | * INTDELAY 1 |
| 1261 | */ |
| 1262 | #define BUNDLESMALL 1 |
| 1263 | #define BUNDLEMAX (u16)6 |
| 1264 | #define INTDELAY (u16)1536 /* 0x600 */ |
| 1265 | |
| 1266 | /* do not load u-code for ICH devices */ |
| 1267 | if (nic->flags & ich) |
| 1268 | goto noloaducode; |
| 1269 | |
| 1270 | /* Search for ucode match against h/w rev_id */ |
| 1271 | for (opts = ucode_opts; opts->mac; opts++) { |
| 1272 | int i; |
| 1273 | u32 *ucode = opts->ucode; |
| 1274 | if (nic->mac != opts->mac) |
| 1275 | continue; |
| 1276 | |
| 1277 | /* Insert user-tunable settings */ |
| 1278 | ucode[opts->timer_dword] &= 0xFFFF0000; |
| 1279 | ucode[opts->timer_dword] |= INTDELAY; |
| 1280 | ucode[opts->bundle_dword] &= 0xFFFF0000; |
| 1281 | ucode[opts->bundle_dword] |= BUNDLEMAX; |
| 1282 | ucode[opts->min_size_dword] &= 0xFFFF0000; |
| 1283 | ucode[opts->min_size_dword] |= (BUNDLESMALL) ? 0xFFFF : 0xFF80; |
| 1284 | |
| 1285 | for (i = 0; i < UCODE_SIZE; i++) |
Jeff Garzik | 875521d | 2005-10-11 01:38:35 -0400 | [diff] [blame] | 1286 | cb->u.ucode[i] = cpu_to_le32(ucode[i]); |
| 1287 | cb->command = cpu_to_le16(cb_ucode); |
Jesse Brandeburg | 2afecc0 | 2005-11-14 13:15:49 -0800 | [diff] [blame] | 1288 | return; |
| 1289 | } |
| 1290 | |
| 1291 | noloaducode: |
| 1292 | cb->command = cpu_to_le16(cb_nop); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1293 | } |
| 1294 | |
| 1295 | static void e100_setup_iaaddr(struct nic *nic, struct cb *cb, |
| 1296 | struct sk_buff *skb) |
| 1297 | { |
| 1298 | cb->command = cpu_to_le16(cb_iaaddr); |
| 1299 | memcpy(cb->u.iaaddr, nic->netdev->dev_addr, ETH_ALEN); |
| 1300 | } |
| 1301 | |
| 1302 | static void e100_dump(struct nic *nic, struct cb *cb, struct sk_buff *skb) |
| 1303 | { |
| 1304 | cb->command = cpu_to_le16(cb_dump); |
| 1305 | cb->u.dump_buffer_addr = cpu_to_le32(nic->dma_addr + |
| 1306 | offsetof(struct mem, dump_buf)); |
| 1307 | } |
| 1308 | |
| 1309 | #define NCONFIG_AUTO_SWITCH 0x0080 |
| 1310 | #define MII_NSC_CONG MII_RESV1 |
| 1311 | #define NSC_CONG_ENABLE 0x0100 |
| 1312 | #define NSC_CONG_TXREADY 0x0400 |
| 1313 | #define ADVERTISE_FC_SUPPORTED 0x0400 |
| 1314 | static int e100_phy_init(struct nic *nic) |
| 1315 | { |
| 1316 | struct net_device *netdev = nic->netdev; |
| 1317 | u32 addr; |
| 1318 | u16 bmcr, stat, id_lo, id_hi, cong; |
| 1319 | |
| 1320 | /* Discover phy addr by searching addrs in order {1,0,2,..., 31} */ |
| 1321 | for(addr = 0; addr < 32; addr++) { |
| 1322 | nic->mii.phy_id = (addr == 0) ? 1 : (addr == 1) ? 0 : addr; |
| 1323 | bmcr = mdio_read(netdev, nic->mii.phy_id, MII_BMCR); |
| 1324 | stat = mdio_read(netdev, nic->mii.phy_id, MII_BMSR); |
| 1325 | stat = mdio_read(netdev, nic->mii.phy_id, MII_BMSR); |
| 1326 | if(!((bmcr == 0xFFFF) || ((stat == 0) && (bmcr == 0)))) |
| 1327 | break; |
| 1328 | } |
| 1329 | DPRINTK(HW, DEBUG, "phy_addr = %d\n", nic->mii.phy_id); |
| 1330 | if(addr == 32) |
| 1331 | return -EAGAIN; |
| 1332 | |
| 1333 | /* Selected the phy and isolate the rest */ |
| 1334 | for(addr = 0; addr < 32; addr++) { |
| 1335 | if(addr != nic->mii.phy_id) { |
| 1336 | mdio_write(netdev, addr, MII_BMCR, BMCR_ISOLATE); |
| 1337 | } else { |
| 1338 | bmcr = mdio_read(netdev, addr, MII_BMCR); |
| 1339 | mdio_write(netdev, addr, MII_BMCR, |
| 1340 | bmcr & ~BMCR_ISOLATE); |
| 1341 | } |
| 1342 | } |
| 1343 | |
| 1344 | /* Get phy ID */ |
| 1345 | id_lo = mdio_read(netdev, nic->mii.phy_id, MII_PHYSID1); |
| 1346 | id_hi = mdio_read(netdev, nic->mii.phy_id, MII_PHYSID2); |
| 1347 | nic->phy = (u32)id_hi << 16 | (u32)id_lo; |
| 1348 | DPRINTK(HW, DEBUG, "phy ID = 0x%08X\n", nic->phy); |
| 1349 | |
| 1350 | /* Handle National tx phys */ |
| 1351 | #define NCS_PHY_MODEL_MASK 0xFFF0FFFF |
| 1352 | if((nic->phy & NCS_PHY_MODEL_MASK) == phy_nsc_tx) { |
| 1353 | /* Disable congestion control */ |
| 1354 | cong = mdio_read(netdev, nic->mii.phy_id, MII_NSC_CONG); |
| 1355 | cong |= NSC_CONG_TXREADY; |
| 1356 | cong &= ~NSC_CONG_ENABLE; |
| 1357 | mdio_write(netdev, nic->mii.phy_id, MII_NSC_CONG, cong); |
| 1358 | } |
| 1359 | |
| 1360 | if((nic->mac >= mac_82550_D102) || ((nic->flags & ich) && |
Malli Chilakala | 6489514 | 2005-06-17 17:27:41 -0700 | [diff] [blame] | 1361 | (mdio_read(netdev, nic->mii.phy_id, MII_TPISTATUS) & 0x8000))) { |
| 1362 | /* enable/disable MDI/MDI-X auto-switching. |
| 1363 | MDI/MDI-X auto-switching is disabled for 82551ER/QM chips */ |
| 1364 | if((nic->mac == mac_82551_E) || (nic->mac == mac_82551_F) || |
| 1365 | (nic->mac == mac_82551_10) || (nic->mii.force_media) || |
| 1366 | !(nic->eeprom[eeprom_cnfg_mdix] & eeprom_mdix_enabled)) |
| 1367 | mdio_write(netdev, nic->mii.phy_id, MII_NCONFIG, 0); |
| 1368 | else |
| 1369 | mdio_write(netdev, nic->mii.phy_id, MII_NCONFIG, NCONFIG_AUTO_SWITCH); |
| 1370 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1371 | |
| 1372 | return 0; |
| 1373 | } |
| 1374 | |
| 1375 | static int e100_hw_init(struct nic *nic) |
| 1376 | { |
| 1377 | int err; |
| 1378 | |
| 1379 | e100_hw_reset(nic); |
| 1380 | |
| 1381 | DPRINTK(HW, ERR, "e100_hw_init\n"); |
| 1382 | if(!in_interrupt() && (err = e100_self_test(nic))) |
| 1383 | return err; |
| 1384 | |
| 1385 | if((err = e100_phy_init(nic))) |
| 1386 | return err; |
| 1387 | if((err = e100_exec_cmd(nic, cuc_load_base, 0))) |
| 1388 | return err; |
| 1389 | if((err = e100_exec_cmd(nic, ruc_load_base, 0))) |
| 1390 | return err; |
| 1391 | if((err = e100_exec_cb(nic, NULL, e100_load_ucode))) |
| 1392 | return err; |
| 1393 | if((err = e100_exec_cb(nic, NULL, e100_configure))) |
| 1394 | return err; |
| 1395 | if((err = e100_exec_cb(nic, NULL, e100_setup_iaaddr))) |
| 1396 | return err; |
| 1397 | if((err = e100_exec_cmd(nic, cuc_dump_addr, |
| 1398 | nic->dma_addr + offsetof(struct mem, stats)))) |
| 1399 | return err; |
| 1400 | if((err = e100_exec_cmd(nic, cuc_dump_reset, 0))) |
| 1401 | return err; |
| 1402 | |
| 1403 | e100_disable_irq(nic); |
| 1404 | |
| 1405 | return 0; |
| 1406 | } |
| 1407 | |
| 1408 | static void e100_multi(struct nic *nic, struct cb *cb, struct sk_buff *skb) |
| 1409 | { |
| 1410 | struct net_device *netdev = nic->netdev; |
| 1411 | struct dev_mc_list *list = netdev->mc_list; |
| 1412 | u16 i, count = min(netdev->mc_count, E100_MAX_MULTICAST_ADDRS); |
| 1413 | |
| 1414 | cb->command = cpu_to_le16(cb_multi); |
| 1415 | cb->u.multi.count = cpu_to_le16(count * ETH_ALEN); |
| 1416 | for(i = 0; list && i < count; i++, list = list->next) |
| 1417 | memcpy(&cb->u.multi.addr[i*ETH_ALEN], &list->dmi_addr, |
| 1418 | ETH_ALEN); |
| 1419 | } |
| 1420 | |
| 1421 | static void e100_set_multicast_list(struct net_device *netdev) |
| 1422 | { |
| 1423 | struct nic *nic = netdev_priv(netdev); |
| 1424 | |
| 1425 | DPRINTK(HW, DEBUG, "mc_count=%d, flags=0x%04X\n", |
| 1426 | netdev->mc_count, netdev->flags); |
| 1427 | |
| 1428 | if(netdev->flags & IFF_PROMISC) |
| 1429 | nic->flags |= promiscuous; |
| 1430 | else |
| 1431 | nic->flags &= ~promiscuous; |
| 1432 | |
| 1433 | if(netdev->flags & IFF_ALLMULTI || |
| 1434 | netdev->mc_count > E100_MAX_MULTICAST_ADDRS) |
| 1435 | nic->flags |= multicast_all; |
| 1436 | else |
| 1437 | nic->flags &= ~multicast_all; |
| 1438 | |
| 1439 | e100_exec_cb(nic, NULL, e100_configure); |
| 1440 | e100_exec_cb(nic, NULL, e100_multi); |
| 1441 | } |
| 1442 | |
| 1443 | static void e100_update_stats(struct nic *nic) |
| 1444 | { |
| 1445 | struct net_device_stats *ns = &nic->net_stats; |
| 1446 | struct stats *s = &nic->mem->stats; |
| 1447 | u32 *complete = (nic->mac < mac_82558_D101_A4) ? &s->fc_xmt_pause : |
| 1448 | (nic->mac < mac_82559_D101M) ? (u32 *)&s->xmt_tco_frames : |
| 1449 | &s->complete; |
| 1450 | |
| 1451 | /* Device's stats reporting may take several microseconds to |
| 1452 | * complete, so where always waiting for results of the |
| 1453 | * previous command. */ |
| 1454 | |
| 1455 | if(*complete == le32_to_cpu(cuc_dump_reset_complete)) { |
| 1456 | *complete = 0; |
| 1457 | nic->tx_frames = le32_to_cpu(s->tx_good_frames); |
| 1458 | nic->tx_collisions = le32_to_cpu(s->tx_total_collisions); |
| 1459 | ns->tx_aborted_errors += le32_to_cpu(s->tx_max_collisions); |
| 1460 | ns->tx_window_errors += le32_to_cpu(s->tx_late_collisions); |
| 1461 | ns->tx_carrier_errors += le32_to_cpu(s->tx_lost_crs); |
| 1462 | ns->tx_fifo_errors += le32_to_cpu(s->tx_underruns); |
| 1463 | ns->collisions += nic->tx_collisions; |
| 1464 | ns->tx_errors += le32_to_cpu(s->tx_max_collisions) + |
| 1465 | le32_to_cpu(s->tx_lost_crs); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1466 | ns->rx_length_errors += le32_to_cpu(s->rx_short_frame_errors) + |
| 1467 | nic->rx_over_length_errors; |
| 1468 | ns->rx_crc_errors += le32_to_cpu(s->rx_crc_errors); |
| 1469 | ns->rx_frame_errors += le32_to_cpu(s->rx_alignment_errors); |
| 1470 | ns->rx_over_errors += le32_to_cpu(s->rx_overrun_errors); |
| 1471 | ns->rx_fifo_errors += le32_to_cpu(s->rx_overrun_errors); |
John W. Linville | ecf7130 | 2005-09-12 10:48:59 -0400 | [diff] [blame] | 1472 | ns->rx_missed_errors += le32_to_cpu(s->rx_resource_errors); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1473 | ns->rx_errors += le32_to_cpu(s->rx_crc_errors) + |
| 1474 | le32_to_cpu(s->rx_alignment_errors) + |
| 1475 | le32_to_cpu(s->rx_short_frame_errors) + |
| 1476 | le32_to_cpu(s->rx_cdt_errors); |
| 1477 | nic->tx_deferred += le32_to_cpu(s->tx_deferred); |
| 1478 | nic->tx_single_collisions += |
| 1479 | le32_to_cpu(s->tx_single_collisions); |
| 1480 | nic->tx_multiple_collisions += |
| 1481 | le32_to_cpu(s->tx_multiple_collisions); |
| 1482 | if(nic->mac >= mac_82558_D101_A4) { |
| 1483 | nic->tx_fc_pause += le32_to_cpu(s->fc_xmt_pause); |
| 1484 | nic->rx_fc_pause += le32_to_cpu(s->fc_rcv_pause); |
| 1485 | nic->rx_fc_unsupported += |
| 1486 | le32_to_cpu(s->fc_rcv_unsupported); |
| 1487 | if(nic->mac >= mac_82559_D101M) { |
| 1488 | nic->tx_tco_frames += |
| 1489 | le16_to_cpu(s->xmt_tco_frames); |
| 1490 | nic->rx_tco_frames += |
| 1491 | le16_to_cpu(s->rcv_tco_frames); |
| 1492 | } |
| 1493 | } |
| 1494 | } |
| 1495 | |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 1496 | |
| 1497 | if(e100_exec_cmd(nic, cuc_dump_reset, 0)) |
| 1498 | DPRINTK(TX_ERR, DEBUG, "exec cuc_dump_reset failed\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1499 | } |
| 1500 | |
| 1501 | static void e100_adjust_adaptive_ifs(struct nic *nic, int speed, int duplex) |
| 1502 | { |
| 1503 | /* Adjust inter-frame-spacing (IFS) between two transmits if |
| 1504 | * we're getting collisions on a half-duplex connection. */ |
| 1505 | |
| 1506 | if(duplex == DUPLEX_HALF) { |
| 1507 | u32 prev = nic->adaptive_ifs; |
| 1508 | u32 min_frames = (speed == SPEED_100) ? 1000 : 100; |
| 1509 | |
| 1510 | if((nic->tx_frames / 32 < nic->tx_collisions) && |
| 1511 | (nic->tx_frames > min_frames)) { |
| 1512 | if(nic->adaptive_ifs < 60) |
| 1513 | nic->adaptive_ifs += 5; |
| 1514 | } else if (nic->tx_frames < min_frames) { |
| 1515 | if(nic->adaptive_ifs >= 5) |
| 1516 | nic->adaptive_ifs -= 5; |
| 1517 | } |
| 1518 | if(nic->adaptive_ifs != prev) |
| 1519 | e100_exec_cb(nic, NULL, e100_configure); |
| 1520 | } |
| 1521 | } |
| 1522 | |
| 1523 | static void e100_watchdog(unsigned long data) |
| 1524 | { |
| 1525 | struct nic *nic = (struct nic *)data; |
| 1526 | struct ethtool_cmd cmd; |
| 1527 | |
| 1528 | DPRINTK(TIMER, DEBUG, "right now = %ld\n", jiffies); |
| 1529 | |
| 1530 | /* mii library handles link maintenance tasks */ |
| 1531 | |
| 1532 | mii_ethtool_gset(&nic->mii, &cmd); |
| 1533 | |
| 1534 | if(mii_link_ok(&nic->mii) && !netif_carrier_ok(nic->netdev)) { |
| 1535 | DPRINTK(LINK, INFO, "link up, %sMbps, %s-duplex\n", |
| 1536 | cmd.speed == SPEED_100 ? "100" : "10", |
| 1537 | cmd.duplex == DUPLEX_FULL ? "full" : "half"); |
| 1538 | } else if(!mii_link_ok(&nic->mii) && netif_carrier_ok(nic->netdev)) { |
| 1539 | DPRINTK(LINK, INFO, "link down\n"); |
| 1540 | } |
| 1541 | |
| 1542 | mii_check_link(&nic->mii); |
| 1543 | |
| 1544 | /* Software generated interrupt to recover from (rare) Rx |
| 1545 | * allocation failure. |
| 1546 | * Unfortunately have to use a spinlock to not re-enable interrupts |
| 1547 | * accidentally, due to hardware that shares a register between the |
| 1548 | * interrupt mask bit and the SW Interrupt generation bit */ |
| 1549 | spin_lock_irq(&nic->cmd_lock); |
| 1550 | writeb(readb(&nic->csr->scb.cmd_hi) | irq_sw_gen,&nic->csr->scb.cmd_hi); |
| 1551 | spin_unlock_irq(&nic->cmd_lock); |
| 1552 | e100_write_flush(nic); |
| 1553 | |
| 1554 | e100_update_stats(nic); |
| 1555 | e100_adjust_adaptive_ifs(nic, cmd.speed, cmd.duplex); |
| 1556 | |
| 1557 | if(nic->mac <= mac_82557_D100_C) |
| 1558 | /* Issue a multicast command to workaround a 557 lock up */ |
| 1559 | e100_set_multicast_list(nic->netdev); |
| 1560 | |
| 1561 | if(nic->flags & ich && cmd.speed==SPEED_10 && cmd.duplex==DUPLEX_HALF) |
| 1562 | /* Need SW workaround for ICH[x] 10Mbps/half duplex Tx hang. */ |
| 1563 | nic->flags |= ich_10h_workaround; |
| 1564 | else |
| 1565 | nic->flags &= ~ich_10h_workaround; |
| 1566 | |
| 1567 | mod_timer(&nic->watchdog, jiffies + E100_WATCHDOG_PERIOD); |
| 1568 | } |
| 1569 | |
| 1570 | static inline void e100_xmit_prepare(struct nic *nic, struct cb *cb, |
| 1571 | struct sk_buff *skb) |
| 1572 | { |
| 1573 | cb->command = nic->tx_command; |
Malli Chilakala | 962082b | 2005-04-28 19:19:46 -0700 | [diff] [blame] | 1574 | /* interrupt every 16 packets regardless of delay */ |
Malli Chilakala | 996ec35 | 2005-08-25 13:06:08 -0700 | [diff] [blame] | 1575 | if((nic->cbs_avail & ~15) == nic->cbs_avail) |
| 1576 | cb->command |= cpu_to_le16(cb_i); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1577 | cb->u.tcb.tbd_array = cb->dma_addr + offsetof(struct cb, u.tcb.tbd); |
| 1578 | cb->u.tcb.tcb_byte_count = 0; |
| 1579 | cb->u.tcb.threshold = nic->tx_threshold; |
| 1580 | cb->u.tcb.tbd_count = 1; |
| 1581 | cb->u.tcb.tbd.buf_addr = cpu_to_le32(pci_map_single(nic->pdev, |
| 1582 | skb->data, skb->len, PCI_DMA_TODEVICE)); |
Malli Chilakala | 611494d | 2005-08-25 13:06:52 -0700 | [diff] [blame] | 1583 | /* check for mapping failure? */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1584 | cb->u.tcb.tbd.size = cpu_to_le16(skb->len); |
| 1585 | } |
| 1586 | |
| 1587 | static int e100_xmit_frame(struct sk_buff *skb, struct net_device *netdev) |
| 1588 | { |
| 1589 | struct nic *nic = netdev_priv(netdev); |
| 1590 | int err; |
| 1591 | |
| 1592 | if(nic->flags & ich_10h_workaround) { |
| 1593 | /* SW workaround for ICH[x] 10Mbps/half duplex Tx hang. |
| 1594 | Issue a NOP command followed by a 1us delay before |
| 1595 | issuing the Tx command. */ |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 1596 | if(e100_exec_cmd(nic, cuc_nop, 0)) |
| 1597 | DPRINTK(TX_ERR, DEBUG, "exec cuc_nop failed\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1598 | udelay(1); |
| 1599 | } |
| 1600 | |
| 1601 | err = e100_exec_cb(nic, skb, e100_xmit_prepare); |
| 1602 | |
| 1603 | switch(err) { |
| 1604 | case -ENOSPC: |
| 1605 | /* We queued the skb, but now we're out of space. */ |
| 1606 | DPRINTK(TX_ERR, DEBUG, "No space for CB\n"); |
| 1607 | netif_stop_queue(netdev); |
| 1608 | break; |
| 1609 | case -ENOMEM: |
| 1610 | /* This is a hard error - log it. */ |
| 1611 | DPRINTK(TX_ERR, DEBUG, "Out of Tx resources, returning skb\n"); |
| 1612 | netif_stop_queue(netdev); |
| 1613 | return 1; |
| 1614 | } |
| 1615 | |
| 1616 | netdev->trans_start = jiffies; |
| 1617 | return 0; |
| 1618 | } |
| 1619 | |
| 1620 | static inline int e100_tx_clean(struct nic *nic) |
| 1621 | { |
| 1622 | struct cb *cb; |
| 1623 | int tx_cleaned = 0; |
| 1624 | |
| 1625 | spin_lock(&nic->cb_lock); |
| 1626 | |
| 1627 | DPRINTK(TX_DONE, DEBUG, "cb->status = 0x%04X\n", |
| 1628 | nic->cb_to_clean->status); |
| 1629 | |
| 1630 | /* Clean CBs marked complete */ |
| 1631 | for(cb = nic->cb_to_clean; |
| 1632 | cb->status & cpu_to_le16(cb_complete); |
| 1633 | cb = nic->cb_to_clean = cb->next) { |
| 1634 | if(likely(cb->skb != NULL)) { |
| 1635 | nic->net_stats.tx_packets++; |
| 1636 | nic->net_stats.tx_bytes += cb->skb->len; |
| 1637 | |
| 1638 | pci_unmap_single(nic->pdev, |
| 1639 | le32_to_cpu(cb->u.tcb.tbd.buf_addr), |
| 1640 | le16_to_cpu(cb->u.tcb.tbd.size), |
| 1641 | PCI_DMA_TODEVICE); |
| 1642 | dev_kfree_skb_any(cb->skb); |
| 1643 | cb->skb = NULL; |
| 1644 | tx_cleaned = 1; |
| 1645 | } |
| 1646 | cb->status = 0; |
| 1647 | nic->cbs_avail++; |
| 1648 | } |
| 1649 | |
| 1650 | spin_unlock(&nic->cb_lock); |
| 1651 | |
| 1652 | /* Recover from running out of Tx resources in xmit_frame */ |
| 1653 | if(unlikely(tx_cleaned && netif_queue_stopped(nic->netdev))) |
| 1654 | netif_wake_queue(nic->netdev); |
| 1655 | |
| 1656 | return tx_cleaned; |
| 1657 | } |
| 1658 | |
| 1659 | static void e100_clean_cbs(struct nic *nic) |
| 1660 | { |
| 1661 | if(nic->cbs) { |
| 1662 | while(nic->cbs_avail != nic->params.cbs.count) { |
| 1663 | struct cb *cb = nic->cb_to_clean; |
| 1664 | if(cb->skb) { |
| 1665 | pci_unmap_single(nic->pdev, |
| 1666 | le32_to_cpu(cb->u.tcb.tbd.buf_addr), |
| 1667 | le16_to_cpu(cb->u.tcb.tbd.size), |
| 1668 | PCI_DMA_TODEVICE); |
| 1669 | dev_kfree_skb(cb->skb); |
| 1670 | } |
| 1671 | nic->cb_to_clean = nic->cb_to_clean->next; |
| 1672 | nic->cbs_avail++; |
| 1673 | } |
| 1674 | pci_free_consistent(nic->pdev, |
| 1675 | sizeof(struct cb) * nic->params.cbs.count, |
| 1676 | nic->cbs, nic->cbs_dma_addr); |
| 1677 | nic->cbs = NULL; |
| 1678 | nic->cbs_avail = 0; |
| 1679 | } |
| 1680 | nic->cuc_cmd = cuc_start; |
| 1681 | nic->cb_to_use = nic->cb_to_send = nic->cb_to_clean = |
| 1682 | nic->cbs; |
| 1683 | } |
| 1684 | |
| 1685 | static int e100_alloc_cbs(struct nic *nic) |
| 1686 | { |
| 1687 | struct cb *cb; |
| 1688 | unsigned int i, count = nic->params.cbs.count; |
| 1689 | |
| 1690 | nic->cuc_cmd = cuc_start; |
| 1691 | nic->cb_to_use = nic->cb_to_send = nic->cb_to_clean = NULL; |
| 1692 | nic->cbs_avail = 0; |
| 1693 | |
| 1694 | nic->cbs = pci_alloc_consistent(nic->pdev, |
| 1695 | sizeof(struct cb) * count, &nic->cbs_dma_addr); |
| 1696 | if(!nic->cbs) |
| 1697 | return -ENOMEM; |
| 1698 | |
| 1699 | for(cb = nic->cbs, i = 0; i < count; cb++, i++) { |
| 1700 | cb->next = (i + 1 < count) ? cb + 1 : nic->cbs; |
| 1701 | cb->prev = (i == 0) ? nic->cbs + count - 1 : cb - 1; |
| 1702 | |
| 1703 | cb->dma_addr = nic->cbs_dma_addr + i * sizeof(struct cb); |
| 1704 | cb->link = cpu_to_le32(nic->cbs_dma_addr + |
| 1705 | ((i+1) % count) * sizeof(struct cb)); |
| 1706 | cb->skb = NULL; |
| 1707 | } |
| 1708 | |
| 1709 | nic->cb_to_use = nic->cb_to_send = nic->cb_to_clean = nic->cbs; |
| 1710 | nic->cbs_avail = count; |
| 1711 | |
| 1712 | return 0; |
| 1713 | } |
| 1714 | |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 1715 | static inline void e100_start_receiver(struct nic *nic, struct rx *rx) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1716 | { |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 1717 | if(!nic->rxs) return; |
| 1718 | if(RU_SUSPENDED != nic->ru_running) return; |
| 1719 | |
| 1720 | /* handle init time starts */ |
| 1721 | if(!rx) rx = nic->rxs; |
| 1722 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1723 | /* (Re)start RU if suspended or idle and RFA is non-NULL */ |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 1724 | if(rx->skb) { |
| 1725 | e100_exec_cmd(nic, ruc_start, rx->dma_addr); |
| 1726 | nic->ru_running = RU_RUNNING; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1727 | } |
| 1728 | } |
| 1729 | |
| 1730 | #define RFD_BUF_LEN (sizeof(struct rfd) + VLAN_ETH_FRAME_LEN) |
| 1731 | static inline int e100_rx_alloc_skb(struct nic *nic, struct rx *rx) |
| 1732 | { |
| 1733 | if(!(rx->skb = dev_alloc_skb(RFD_BUF_LEN + NET_IP_ALIGN))) |
| 1734 | return -ENOMEM; |
| 1735 | |
| 1736 | /* Align, init, and map the RFD. */ |
| 1737 | rx->skb->dev = nic->netdev; |
| 1738 | skb_reserve(rx->skb, NET_IP_ALIGN); |
| 1739 | memcpy(rx->skb->data, &nic->blank_rfd, sizeof(struct rfd)); |
| 1740 | rx->dma_addr = pci_map_single(nic->pdev, rx->skb->data, |
| 1741 | RFD_BUF_LEN, PCI_DMA_BIDIRECTIONAL); |
| 1742 | |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 1743 | if(pci_dma_mapping_error(rx->dma_addr)) { |
| 1744 | dev_kfree_skb_any(rx->skb); |
Luiz Fernando Capitulino | 097688e | 2005-11-07 18:14:12 -0200 | [diff] [blame] | 1745 | rx->skb = NULL; |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 1746 | rx->dma_addr = 0; |
| 1747 | return -ENOMEM; |
| 1748 | } |
| 1749 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1750 | /* Link the RFD to end of RFA by linking previous RFD to |
| 1751 | * this one, and clearing EL bit of previous. */ |
| 1752 | if(rx->prev->skb) { |
| 1753 | struct rfd *prev_rfd = (struct rfd *)rx->prev->skb->data; |
| 1754 | put_unaligned(cpu_to_le32(rx->dma_addr), |
| 1755 | (u32 *)&prev_rfd->link); |
| 1756 | wmb(); |
| 1757 | prev_rfd->command &= ~cpu_to_le16(cb_el); |
| 1758 | pci_dma_sync_single_for_device(nic->pdev, rx->prev->dma_addr, |
| 1759 | sizeof(struct rfd), PCI_DMA_TODEVICE); |
| 1760 | } |
| 1761 | |
| 1762 | return 0; |
| 1763 | } |
| 1764 | |
| 1765 | static inline int e100_rx_indicate(struct nic *nic, struct rx *rx, |
| 1766 | unsigned int *work_done, unsigned int work_to_do) |
| 1767 | { |
| 1768 | struct sk_buff *skb = rx->skb; |
| 1769 | struct rfd *rfd = (struct rfd *)skb->data; |
| 1770 | u16 rfd_status, actual_size; |
| 1771 | |
| 1772 | if(unlikely(work_done && *work_done >= work_to_do)) |
| 1773 | return -EAGAIN; |
| 1774 | |
| 1775 | /* Need to sync before taking a peek at cb_complete bit */ |
| 1776 | pci_dma_sync_single_for_cpu(nic->pdev, rx->dma_addr, |
| 1777 | sizeof(struct rfd), PCI_DMA_FROMDEVICE); |
| 1778 | rfd_status = le16_to_cpu(rfd->status); |
| 1779 | |
| 1780 | DPRINTK(RX_STATUS, DEBUG, "status=0x%04X\n", rfd_status); |
| 1781 | |
| 1782 | /* If data isn't ready, nothing to indicate */ |
| 1783 | if(unlikely(!(rfd_status & cb_complete))) |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 1784 | return -ENODATA; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1785 | |
| 1786 | /* Get actual data size */ |
| 1787 | actual_size = le16_to_cpu(rfd->actual_size) & 0x3FFF; |
| 1788 | if(unlikely(actual_size > RFD_BUF_LEN - sizeof(struct rfd))) |
| 1789 | actual_size = RFD_BUF_LEN - sizeof(struct rfd); |
| 1790 | |
| 1791 | /* Get data */ |
| 1792 | pci_unmap_single(nic->pdev, rx->dma_addr, |
| 1793 | RFD_BUF_LEN, PCI_DMA_FROMDEVICE); |
| 1794 | |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 1795 | /* this allows for a fast restart without re-enabling interrupts */ |
| 1796 | if(le16_to_cpu(rfd->command) & cb_el) |
| 1797 | nic->ru_running = RU_SUSPENDED; |
| 1798 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1799 | /* Pull off the RFD and put the actual data (minus eth hdr) */ |
| 1800 | skb_reserve(skb, sizeof(struct rfd)); |
| 1801 | skb_put(skb, actual_size); |
| 1802 | skb->protocol = eth_type_trans(skb, nic->netdev); |
| 1803 | |
| 1804 | if(unlikely(!(rfd_status & cb_ok))) { |
| 1805 | /* Don't indicate if hardware indicates errors */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1806 | dev_kfree_skb_any(skb); |
Malli Chilakala | 136df52 | 2005-08-25 13:05:41 -0700 | [diff] [blame] | 1807 | } else if(actual_size > ETH_DATA_LEN + VLAN_ETH_HLEN) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1808 | /* Don't indicate oversized frames */ |
| 1809 | nic->rx_over_length_errors++; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1810 | dev_kfree_skb_any(skb); |
| 1811 | } else { |
| 1812 | nic->net_stats.rx_packets++; |
| 1813 | nic->net_stats.rx_bytes += actual_size; |
| 1814 | nic->netdev->last_rx = jiffies; |
| 1815 | netif_receive_skb(skb); |
| 1816 | if(work_done) |
| 1817 | (*work_done)++; |
| 1818 | } |
| 1819 | |
| 1820 | rx->skb = NULL; |
| 1821 | |
| 1822 | return 0; |
| 1823 | } |
| 1824 | |
| 1825 | static inline void e100_rx_clean(struct nic *nic, unsigned int *work_done, |
| 1826 | unsigned int work_to_do) |
| 1827 | { |
| 1828 | struct rx *rx; |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 1829 | int restart_required = 0; |
| 1830 | struct rx *rx_to_start = NULL; |
| 1831 | |
| 1832 | /* are we already rnr? then pay attention!!! this ensures that |
| 1833 | * the state machine progression never allows a start with a |
| 1834 | * partially cleaned list, avoiding a race between hardware |
| 1835 | * and rx_to_clean when in NAPI mode */ |
| 1836 | if(RU_SUSPENDED == nic->ru_running) |
| 1837 | restart_required = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1838 | |
| 1839 | /* Indicate newly arrived packets */ |
| 1840 | for(rx = nic->rx_to_clean; rx->skb; rx = nic->rx_to_clean = rx->next) { |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 1841 | int err = e100_rx_indicate(nic, rx, work_done, work_to_do); |
| 1842 | if(-EAGAIN == err) { |
| 1843 | /* hit quota so have more work to do, restart once |
| 1844 | * cleanup is complete */ |
| 1845 | restart_required = 0; |
| 1846 | break; |
| 1847 | } else if(-ENODATA == err) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1848 | break; /* No more to clean */ |
| 1849 | } |
| 1850 | |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 1851 | /* save our starting point as the place we'll restart the receiver */ |
| 1852 | if(restart_required) |
| 1853 | rx_to_start = nic->rx_to_clean; |
| 1854 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1855 | /* Alloc new skbs to refill list */ |
| 1856 | for(rx = nic->rx_to_use; !rx->skb; rx = nic->rx_to_use = rx->next) { |
| 1857 | if(unlikely(e100_rx_alloc_skb(nic, rx))) |
| 1858 | break; /* Better luck next time (see watchdog) */ |
| 1859 | } |
| 1860 | |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 1861 | if(restart_required) { |
| 1862 | // ack the rnr? |
| 1863 | writeb(stat_ack_rnr, &nic->csr->scb.stat_ack); |
| 1864 | e100_start_receiver(nic, rx_to_start); |
| 1865 | if(work_done) |
| 1866 | (*work_done)++; |
| 1867 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1868 | } |
| 1869 | |
| 1870 | static void e100_rx_clean_list(struct nic *nic) |
| 1871 | { |
| 1872 | struct rx *rx; |
| 1873 | unsigned int i, count = nic->params.rfds.count; |
| 1874 | |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 1875 | nic->ru_running = RU_UNINITIALIZED; |
| 1876 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1877 | if(nic->rxs) { |
| 1878 | for(rx = nic->rxs, i = 0; i < count; rx++, i++) { |
| 1879 | if(rx->skb) { |
| 1880 | pci_unmap_single(nic->pdev, rx->dma_addr, |
| 1881 | RFD_BUF_LEN, PCI_DMA_FROMDEVICE); |
| 1882 | dev_kfree_skb(rx->skb); |
| 1883 | } |
| 1884 | } |
| 1885 | kfree(nic->rxs); |
| 1886 | nic->rxs = NULL; |
| 1887 | } |
| 1888 | |
| 1889 | nic->rx_to_use = nic->rx_to_clean = NULL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1890 | } |
| 1891 | |
| 1892 | static int e100_rx_alloc_list(struct nic *nic) |
| 1893 | { |
| 1894 | struct rx *rx; |
| 1895 | unsigned int i, count = nic->params.rfds.count; |
| 1896 | |
| 1897 | nic->rx_to_use = nic->rx_to_clean = NULL; |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 1898 | nic->ru_running = RU_UNINITIALIZED; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1899 | |
| 1900 | if(!(nic->rxs = kmalloc(sizeof(struct rx) * count, GFP_ATOMIC))) |
| 1901 | return -ENOMEM; |
| 1902 | memset(nic->rxs, 0, sizeof(struct rx) * count); |
| 1903 | |
| 1904 | for(rx = nic->rxs, i = 0; i < count; rx++, i++) { |
| 1905 | rx->next = (i + 1 < count) ? rx + 1 : nic->rxs; |
| 1906 | rx->prev = (i == 0) ? nic->rxs + count - 1 : rx - 1; |
| 1907 | if(e100_rx_alloc_skb(nic, rx)) { |
| 1908 | e100_rx_clean_list(nic); |
| 1909 | return -ENOMEM; |
| 1910 | } |
| 1911 | } |
| 1912 | |
| 1913 | nic->rx_to_use = nic->rx_to_clean = nic->rxs; |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 1914 | nic->ru_running = RU_SUSPENDED; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1915 | |
| 1916 | return 0; |
| 1917 | } |
| 1918 | |
| 1919 | static irqreturn_t e100_intr(int irq, void *dev_id, struct pt_regs *regs) |
| 1920 | { |
| 1921 | struct net_device *netdev = dev_id; |
| 1922 | struct nic *nic = netdev_priv(netdev); |
| 1923 | u8 stat_ack = readb(&nic->csr->scb.stat_ack); |
| 1924 | |
| 1925 | DPRINTK(INTR, DEBUG, "stat_ack = 0x%02X\n", stat_ack); |
| 1926 | |
| 1927 | if(stat_ack == stat_ack_not_ours || /* Not our interrupt */ |
| 1928 | stat_ack == stat_ack_not_present) /* Hardware is ejected */ |
| 1929 | return IRQ_NONE; |
| 1930 | |
| 1931 | /* Ack interrupt(s) */ |
| 1932 | writeb(stat_ack, &nic->csr->scb.stat_ack); |
| 1933 | |
| 1934 | /* We hit Receive No Resource (RNR); restart RU after cleaning */ |
| 1935 | if(stat_ack & stat_ack_rnr) |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 1936 | nic->ru_running = RU_SUSPENDED; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1937 | |
Malli Chilakala | 0685c31 | 2005-06-17 17:31:44 -0700 | [diff] [blame] | 1938 | if(likely(netif_rx_schedule_prep(netdev))) { |
| 1939 | e100_disable_irq(nic); |
| 1940 | __netif_rx_schedule(netdev); |
| 1941 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1942 | |
| 1943 | return IRQ_HANDLED; |
| 1944 | } |
| 1945 | |
| 1946 | static int e100_poll(struct net_device *netdev, int *budget) |
| 1947 | { |
| 1948 | struct nic *nic = netdev_priv(netdev); |
| 1949 | unsigned int work_to_do = min(netdev->quota, *budget); |
| 1950 | unsigned int work_done = 0; |
| 1951 | int tx_cleaned; |
| 1952 | |
| 1953 | e100_rx_clean(nic, &work_done, work_to_do); |
| 1954 | tx_cleaned = e100_tx_clean(nic); |
| 1955 | |
| 1956 | /* If no Rx and Tx cleanup work was done, exit polling mode. */ |
| 1957 | if((!tx_cleaned && (work_done == 0)) || !netif_running(netdev)) { |
| 1958 | netif_rx_complete(netdev); |
| 1959 | e100_enable_irq(nic); |
| 1960 | return 0; |
| 1961 | } |
| 1962 | |
| 1963 | *budget -= work_done; |
| 1964 | netdev->quota -= work_done; |
| 1965 | |
| 1966 | return 1; |
| 1967 | } |
| 1968 | |
| 1969 | #ifdef CONFIG_NET_POLL_CONTROLLER |
| 1970 | static void e100_netpoll(struct net_device *netdev) |
| 1971 | { |
| 1972 | struct nic *nic = netdev_priv(netdev); |
Malli Chilakala | 611494d | 2005-08-25 13:06:52 -0700 | [diff] [blame] | 1973 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1974 | e100_disable_irq(nic); |
| 1975 | e100_intr(nic->pdev->irq, netdev, NULL); |
| 1976 | e100_tx_clean(nic); |
| 1977 | e100_enable_irq(nic); |
| 1978 | } |
| 1979 | #endif |
| 1980 | |
| 1981 | static struct net_device_stats *e100_get_stats(struct net_device *netdev) |
| 1982 | { |
| 1983 | struct nic *nic = netdev_priv(netdev); |
| 1984 | return &nic->net_stats; |
| 1985 | } |
| 1986 | |
| 1987 | static int e100_set_mac_address(struct net_device *netdev, void *p) |
| 1988 | { |
| 1989 | struct nic *nic = netdev_priv(netdev); |
| 1990 | struct sockaddr *addr = p; |
| 1991 | |
| 1992 | if (!is_valid_ether_addr(addr->sa_data)) |
| 1993 | return -EADDRNOTAVAIL; |
| 1994 | |
| 1995 | memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len); |
| 1996 | e100_exec_cb(nic, NULL, e100_setup_iaaddr); |
| 1997 | |
| 1998 | return 0; |
| 1999 | } |
| 2000 | |
| 2001 | static int e100_change_mtu(struct net_device *netdev, int new_mtu) |
| 2002 | { |
| 2003 | if(new_mtu < ETH_ZLEN || new_mtu > ETH_DATA_LEN) |
| 2004 | return -EINVAL; |
| 2005 | netdev->mtu = new_mtu; |
| 2006 | return 0; |
| 2007 | } |
| 2008 | |
Malli Chilakala | 6bdacb1 | 2005-04-28 19:17:54 -0700 | [diff] [blame] | 2009 | #ifdef CONFIG_PM |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2010 | static int e100_asf(struct nic *nic) |
| 2011 | { |
| 2012 | /* ASF can be enabled from eeprom */ |
| 2013 | return((nic->pdev->device >= 0x1050) && (nic->pdev->device <= 0x1057) && |
| 2014 | (nic->eeprom[eeprom_config_asf] & eeprom_asf) && |
| 2015 | !(nic->eeprom[eeprom_config_asf] & eeprom_gcl) && |
| 2016 | ((nic->eeprom[eeprom_smbus_addr] & 0xFF) != 0xFE)); |
| 2017 | } |
Malli Chilakala | 6bdacb1 | 2005-04-28 19:17:54 -0700 | [diff] [blame] | 2018 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2019 | |
| 2020 | static int e100_up(struct nic *nic) |
| 2021 | { |
| 2022 | int err; |
| 2023 | |
| 2024 | if((err = e100_rx_alloc_list(nic))) |
| 2025 | return err; |
| 2026 | if((err = e100_alloc_cbs(nic))) |
| 2027 | goto err_rx_clean_list; |
| 2028 | if((err = e100_hw_init(nic))) |
| 2029 | goto err_clean_cbs; |
| 2030 | e100_set_multicast_list(nic->netdev); |
Luiz Fernando Capitulino | 097688e | 2005-11-07 18:14:12 -0200 | [diff] [blame] | 2031 | e100_start_receiver(nic, NULL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2032 | mod_timer(&nic->watchdog, jiffies); |
| 2033 | if((err = request_irq(nic->pdev->irq, e100_intr, SA_SHIRQ, |
| 2034 | nic->netdev->name, nic->netdev))) |
| 2035 | goto err_no_irq; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2036 | netif_wake_queue(nic->netdev); |
Malli Chilakala | 0236ebb | 2005-04-28 19:17:42 -0700 | [diff] [blame] | 2037 | netif_poll_enable(nic->netdev); |
| 2038 | /* enable ints _after_ enabling poll, preventing a race between |
| 2039 | * disable ints+schedule */ |
| 2040 | e100_enable_irq(nic); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2041 | return 0; |
| 2042 | |
| 2043 | err_no_irq: |
| 2044 | del_timer_sync(&nic->watchdog); |
| 2045 | err_clean_cbs: |
| 2046 | e100_clean_cbs(nic); |
| 2047 | err_rx_clean_list: |
| 2048 | e100_rx_clean_list(nic); |
| 2049 | return err; |
| 2050 | } |
| 2051 | |
| 2052 | static void e100_down(struct nic *nic) |
| 2053 | { |
Malli Chilakala | 0236ebb | 2005-04-28 19:17:42 -0700 | [diff] [blame] | 2054 | /* wait here for poll to complete */ |
| 2055 | netif_poll_disable(nic->netdev); |
| 2056 | netif_stop_queue(nic->netdev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2057 | e100_hw_reset(nic); |
| 2058 | free_irq(nic->pdev->irq, nic->netdev); |
| 2059 | del_timer_sync(&nic->watchdog); |
| 2060 | netif_carrier_off(nic->netdev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2061 | e100_clean_cbs(nic); |
| 2062 | e100_rx_clean_list(nic); |
| 2063 | } |
| 2064 | |
| 2065 | static void e100_tx_timeout(struct net_device *netdev) |
| 2066 | { |
| 2067 | struct nic *nic = netdev_priv(netdev); |
| 2068 | |
Malli Chilakala | 2acdb1e | 2005-04-28 19:16:58 -0700 | [diff] [blame] | 2069 | /* Reset outside of interrupt context, to avoid request_irq |
| 2070 | * in interrupt context */ |
| 2071 | schedule_work(&nic->tx_timeout_task); |
| 2072 | } |
| 2073 | |
| 2074 | static void e100_tx_timeout_task(struct net_device *netdev) |
| 2075 | { |
| 2076 | struct nic *nic = netdev_priv(netdev); |
| 2077 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2078 | DPRINTK(TX_ERR, DEBUG, "scb.status=0x%02X\n", |
| 2079 | readb(&nic->csr->scb.status)); |
| 2080 | e100_down(netdev_priv(netdev)); |
| 2081 | e100_up(netdev_priv(netdev)); |
| 2082 | } |
| 2083 | |
| 2084 | static int e100_loopback_test(struct nic *nic, enum loopback loopback_mode) |
| 2085 | { |
| 2086 | int err; |
| 2087 | struct sk_buff *skb; |
| 2088 | |
| 2089 | /* Use driver resources to perform internal MAC or PHY |
| 2090 | * loopback test. A single packet is prepared and transmitted |
| 2091 | * in loopback mode, and the test passes if the received |
| 2092 | * packet compares byte-for-byte to the transmitted packet. */ |
| 2093 | |
| 2094 | if((err = e100_rx_alloc_list(nic))) |
| 2095 | return err; |
| 2096 | if((err = e100_alloc_cbs(nic))) |
| 2097 | goto err_clean_rx; |
| 2098 | |
| 2099 | /* ICH PHY loopback is broken so do MAC loopback instead */ |
| 2100 | if(nic->flags & ich && loopback_mode == lb_phy) |
| 2101 | loopback_mode = lb_mac; |
| 2102 | |
| 2103 | nic->loopback = loopback_mode; |
| 2104 | if((err = e100_hw_init(nic))) |
| 2105 | goto err_loopback_none; |
| 2106 | |
| 2107 | if(loopback_mode == lb_phy) |
| 2108 | mdio_write(nic->netdev, nic->mii.phy_id, MII_BMCR, |
| 2109 | BMCR_LOOPBACK); |
| 2110 | |
Luiz Fernando Capitulino | 097688e | 2005-11-07 18:14:12 -0200 | [diff] [blame] | 2111 | e100_start_receiver(nic, NULL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2112 | |
| 2113 | if(!(skb = dev_alloc_skb(ETH_DATA_LEN))) { |
| 2114 | err = -ENOMEM; |
| 2115 | goto err_loopback_none; |
| 2116 | } |
| 2117 | skb_put(skb, ETH_DATA_LEN); |
| 2118 | memset(skb->data, 0xFF, ETH_DATA_LEN); |
| 2119 | e100_xmit_frame(skb, nic->netdev); |
| 2120 | |
| 2121 | msleep(10); |
| 2122 | |
| 2123 | if(memcmp(nic->rx_to_clean->skb->data + sizeof(struct rfd), |
| 2124 | skb->data, ETH_DATA_LEN)) |
| 2125 | err = -EAGAIN; |
| 2126 | |
| 2127 | err_loopback_none: |
| 2128 | mdio_write(nic->netdev, nic->mii.phy_id, MII_BMCR, 0); |
| 2129 | nic->loopback = lb_none; |
| 2130 | e100_hw_init(nic); |
| 2131 | e100_clean_cbs(nic); |
| 2132 | err_clean_rx: |
| 2133 | e100_rx_clean_list(nic); |
| 2134 | return err; |
| 2135 | } |
| 2136 | |
| 2137 | #define MII_LED_CONTROL 0x1B |
| 2138 | static void e100_blink_led(unsigned long data) |
| 2139 | { |
| 2140 | struct nic *nic = (struct nic *)data; |
| 2141 | enum led_state { |
| 2142 | led_on = 0x01, |
| 2143 | led_off = 0x04, |
| 2144 | led_on_559 = 0x05, |
| 2145 | led_on_557 = 0x07, |
| 2146 | }; |
| 2147 | |
| 2148 | nic->leds = (nic->leds & led_on) ? led_off : |
| 2149 | (nic->mac < mac_82559_D101M) ? led_on_557 : led_on_559; |
| 2150 | mdio_write(nic->netdev, nic->mii.phy_id, MII_LED_CONTROL, nic->leds); |
| 2151 | mod_timer(&nic->blink_timer, jiffies + HZ / 4); |
| 2152 | } |
| 2153 | |
| 2154 | static int e100_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd) |
| 2155 | { |
| 2156 | struct nic *nic = netdev_priv(netdev); |
| 2157 | return mii_ethtool_gset(&nic->mii, cmd); |
| 2158 | } |
| 2159 | |
| 2160 | static int e100_set_settings(struct net_device *netdev, struct ethtool_cmd *cmd) |
| 2161 | { |
| 2162 | struct nic *nic = netdev_priv(netdev); |
| 2163 | int err; |
| 2164 | |
| 2165 | mdio_write(netdev, nic->mii.phy_id, MII_BMCR, BMCR_RESET); |
| 2166 | err = mii_ethtool_sset(&nic->mii, cmd); |
| 2167 | e100_exec_cb(nic, NULL, e100_configure); |
| 2168 | |
| 2169 | return err; |
| 2170 | } |
| 2171 | |
| 2172 | static void e100_get_drvinfo(struct net_device *netdev, |
| 2173 | struct ethtool_drvinfo *info) |
| 2174 | { |
| 2175 | struct nic *nic = netdev_priv(netdev); |
| 2176 | strcpy(info->driver, DRV_NAME); |
| 2177 | strcpy(info->version, DRV_VERSION); |
| 2178 | strcpy(info->fw_version, "N/A"); |
| 2179 | strcpy(info->bus_info, pci_name(nic->pdev)); |
| 2180 | } |
| 2181 | |
| 2182 | static int e100_get_regs_len(struct net_device *netdev) |
| 2183 | { |
| 2184 | struct nic *nic = netdev_priv(netdev); |
| 2185 | #define E100_PHY_REGS 0x1C |
| 2186 | #define E100_REGS_LEN 1 + E100_PHY_REGS + \ |
| 2187 | sizeof(nic->mem->dump_buf) / sizeof(u32) |
| 2188 | return E100_REGS_LEN * sizeof(u32); |
| 2189 | } |
| 2190 | |
| 2191 | static void e100_get_regs(struct net_device *netdev, |
| 2192 | struct ethtool_regs *regs, void *p) |
| 2193 | { |
| 2194 | struct nic *nic = netdev_priv(netdev); |
| 2195 | u32 *buff = p; |
| 2196 | int i; |
| 2197 | |
| 2198 | regs->version = (1 << 24) | nic->rev_id; |
| 2199 | buff[0] = readb(&nic->csr->scb.cmd_hi) << 24 | |
| 2200 | readb(&nic->csr->scb.cmd_lo) << 16 | |
| 2201 | readw(&nic->csr->scb.status); |
| 2202 | for(i = E100_PHY_REGS; i >= 0; i--) |
| 2203 | buff[1 + E100_PHY_REGS - i] = |
| 2204 | mdio_read(netdev, nic->mii.phy_id, i); |
| 2205 | memset(nic->mem->dump_buf, 0, sizeof(nic->mem->dump_buf)); |
| 2206 | e100_exec_cb(nic, NULL, e100_dump); |
| 2207 | msleep(10); |
| 2208 | memcpy(&buff[2 + E100_PHY_REGS], nic->mem->dump_buf, |
| 2209 | sizeof(nic->mem->dump_buf)); |
| 2210 | } |
| 2211 | |
| 2212 | static void e100_get_wol(struct net_device *netdev, struct ethtool_wolinfo *wol) |
| 2213 | { |
| 2214 | struct nic *nic = netdev_priv(netdev); |
| 2215 | wol->supported = (nic->mac >= mac_82558_D101_A4) ? WAKE_MAGIC : 0; |
| 2216 | wol->wolopts = (nic->flags & wol_magic) ? WAKE_MAGIC : 0; |
| 2217 | } |
| 2218 | |
| 2219 | static int e100_set_wol(struct net_device *netdev, struct ethtool_wolinfo *wol) |
| 2220 | { |
| 2221 | struct nic *nic = netdev_priv(netdev); |
| 2222 | |
| 2223 | if(wol->wolopts != WAKE_MAGIC && wol->wolopts != 0) |
| 2224 | return -EOPNOTSUPP; |
| 2225 | |
| 2226 | if(wol->wolopts) |
| 2227 | nic->flags |= wol_magic; |
| 2228 | else |
| 2229 | nic->flags &= ~wol_magic; |
| 2230 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2231 | e100_exec_cb(nic, NULL, e100_configure); |
| 2232 | |
| 2233 | return 0; |
| 2234 | } |
| 2235 | |
| 2236 | static u32 e100_get_msglevel(struct net_device *netdev) |
| 2237 | { |
| 2238 | struct nic *nic = netdev_priv(netdev); |
| 2239 | return nic->msg_enable; |
| 2240 | } |
| 2241 | |
| 2242 | static void e100_set_msglevel(struct net_device *netdev, u32 value) |
| 2243 | { |
| 2244 | struct nic *nic = netdev_priv(netdev); |
| 2245 | nic->msg_enable = value; |
| 2246 | } |
| 2247 | |
| 2248 | static int e100_nway_reset(struct net_device *netdev) |
| 2249 | { |
| 2250 | struct nic *nic = netdev_priv(netdev); |
| 2251 | return mii_nway_restart(&nic->mii); |
| 2252 | } |
| 2253 | |
| 2254 | static u32 e100_get_link(struct net_device *netdev) |
| 2255 | { |
| 2256 | struct nic *nic = netdev_priv(netdev); |
| 2257 | return mii_link_ok(&nic->mii); |
| 2258 | } |
| 2259 | |
| 2260 | static int e100_get_eeprom_len(struct net_device *netdev) |
| 2261 | { |
| 2262 | struct nic *nic = netdev_priv(netdev); |
| 2263 | return nic->eeprom_wc << 1; |
| 2264 | } |
| 2265 | |
| 2266 | #define E100_EEPROM_MAGIC 0x1234 |
| 2267 | static int e100_get_eeprom(struct net_device *netdev, |
| 2268 | struct ethtool_eeprom *eeprom, u8 *bytes) |
| 2269 | { |
| 2270 | struct nic *nic = netdev_priv(netdev); |
| 2271 | |
| 2272 | eeprom->magic = E100_EEPROM_MAGIC; |
| 2273 | memcpy(bytes, &((u8 *)nic->eeprom)[eeprom->offset], eeprom->len); |
| 2274 | |
| 2275 | return 0; |
| 2276 | } |
| 2277 | |
| 2278 | static int e100_set_eeprom(struct net_device *netdev, |
| 2279 | struct ethtool_eeprom *eeprom, u8 *bytes) |
| 2280 | { |
| 2281 | struct nic *nic = netdev_priv(netdev); |
| 2282 | |
| 2283 | if(eeprom->magic != E100_EEPROM_MAGIC) |
| 2284 | return -EINVAL; |
| 2285 | |
| 2286 | memcpy(&((u8 *)nic->eeprom)[eeprom->offset], bytes, eeprom->len); |
| 2287 | |
| 2288 | return e100_eeprom_save(nic, eeprom->offset >> 1, |
| 2289 | (eeprom->len >> 1) + 1); |
| 2290 | } |
| 2291 | |
| 2292 | static void e100_get_ringparam(struct net_device *netdev, |
| 2293 | struct ethtool_ringparam *ring) |
| 2294 | { |
| 2295 | struct nic *nic = netdev_priv(netdev); |
| 2296 | struct param_range *rfds = &nic->params.rfds; |
| 2297 | struct param_range *cbs = &nic->params.cbs; |
| 2298 | |
| 2299 | ring->rx_max_pending = rfds->max; |
| 2300 | ring->tx_max_pending = cbs->max; |
| 2301 | ring->rx_mini_max_pending = 0; |
| 2302 | ring->rx_jumbo_max_pending = 0; |
| 2303 | ring->rx_pending = rfds->count; |
| 2304 | ring->tx_pending = cbs->count; |
| 2305 | ring->rx_mini_pending = 0; |
| 2306 | ring->rx_jumbo_pending = 0; |
| 2307 | } |
| 2308 | |
| 2309 | static int e100_set_ringparam(struct net_device *netdev, |
| 2310 | struct ethtool_ringparam *ring) |
| 2311 | { |
| 2312 | struct nic *nic = netdev_priv(netdev); |
| 2313 | struct param_range *rfds = &nic->params.rfds; |
| 2314 | struct param_range *cbs = &nic->params.cbs; |
| 2315 | |
| 2316 | if ((ring->rx_mini_pending) || (ring->rx_jumbo_pending)) |
| 2317 | return -EINVAL; |
| 2318 | |
| 2319 | if(netif_running(netdev)) |
| 2320 | e100_down(nic); |
| 2321 | rfds->count = max(ring->rx_pending, rfds->min); |
| 2322 | rfds->count = min(rfds->count, rfds->max); |
| 2323 | cbs->count = max(ring->tx_pending, cbs->min); |
| 2324 | cbs->count = min(cbs->count, cbs->max); |
| 2325 | DPRINTK(DRV, INFO, "Ring Param settings: rx: %d, tx %d\n", |
| 2326 | rfds->count, cbs->count); |
| 2327 | if(netif_running(netdev)) |
| 2328 | e100_up(nic); |
| 2329 | |
| 2330 | return 0; |
| 2331 | } |
| 2332 | |
| 2333 | static const char e100_gstrings_test[][ETH_GSTRING_LEN] = { |
| 2334 | "Link test (on/offline)", |
| 2335 | "Eeprom test (on/offline)", |
| 2336 | "Self test (offline)", |
| 2337 | "Mac loopback (offline)", |
| 2338 | "Phy loopback (offline)", |
| 2339 | }; |
| 2340 | #define E100_TEST_LEN sizeof(e100_gstrings_test) / ETH_GSTRING_LEN |
| 2341 | |
| 2342 | static int e100_diag_test_count(struct net_device *netdev) |
| 2343 | { |
| 2344 | return E100_TEST_LEN; |
| 2345 | } |
| 2346 | |
| 2347 | static void e100_diag_test(struct net_device *netdev, |
| 2348 | struct ethtool_test *test, u64 *data) |
| 2349 | { |
| 2350 | struct ethtool_cmd cmd; |
| 2351 | struct nic *nic = netdev_priv(netdev); |
| 2352 | int i, err; |
| 2353 | |
| 2354 | memset(data, 0, E100_TEST_LEN * sizeof(u64)); |
| 2355 | data[0] = !mii_link_ok(&nic->mii); |
| 2356 | data[1] = e100_eeprom_load(nic); |
| 2357 | if(test->flags & ETH_TEST_FL_OFFLINE) { |
| 2358 | |
| 2359 | /* save speed, duplex & autoneg settings */ |
| 2360 | err = mii_ethtool_gset(&nic->mii, &cmd); |
| 2361 | |
| 2362 | if(netif_running(netdev)) |
| 2363 | e100_down(nic); |
| 2364 | data[2] = e100_self_test(nic); |
| 2365 | data[3] = e100_loopback_test(nic, lb_mac); |
| 2366 | data[4] = e100_loopback_test(nic, lb_phy); |
| 2367 | |
| 2368 | /* restore speed, duplex & autoneg settings */ |
| 2369 | err = mii_ethtool_sset(&nic->mii, &cmd); |
| 2370 | |
| 2371 | if(netif_running(netdev)) |
| 2372 | e100_up(nic); |
| 2373 | } |
| 2374 | for(i = 0; i < E100_TEST_LEN; i++) |
| 2375 | test->flags |= data[i] ? ETH_TEST_FL_FAILED : 0; |
Malli Chilakala | a074fb8 | 2005-08-25 13:05:57 -0700 | [diff] [blame] | 2376 | |
| 2377 | msleep_interruptible(4 * 1000); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2378 | } |
| 2379 | |
| 2380 | static int e100_phys_id(struct net_device *netdev, u32 data) |
| 2381 | { |
| 2382 | struct nic *nic = netdev_priv(netdev); |
| 2383 | |
| 2384 | if(!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ)) |
| 2385 | data = (u32)(MAX_SCHEDULE_TIMEOUT / HZ); |
| 2386 | mod_timer(&nic->blink_timer, jiffies); |
| 2387 | msleep_interruptible(data * 1000); |
| 2388 | del_timer_sync(&nic->blink_timer); |
| 2389 | mdio_write(netdev, nic->mii.phy_id, MII_LED_CONTROL, 0); |
| 2390 | |
| 2391 | return 0; |
| 2392 | } |
| 2393 | |
| 2394 | static const char e100_gstrings_stats[][ETH_GSTRING_LEN] = { |
| 2395 | "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors", |
| 2396 | "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions", |
| 2397 | "rx_length_errors", "rx_over_errors", "rx_crc_errors", |
| 2398 | "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors", |
| 2399 | "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors", |
| 2400 | "tx_heartbeat_errors", "tx_window_errors", |
| 2401 | /* device-specific stats */ |
| 2402 | "tx_deferred", "tx_single_collisions", "tx_multi_collisions", |
| 2403 | "tx_flow_control_pause", "rx_flow_control_pause", |
| 2404 | "rx_flow_control_unsupported", "tx_tco_packets", "rx_tco_packets", |
| 2405 | }; |
| 2406 | #define E100_NET_STATS_LEN 21 |
| 2407 | #define E100_STATS_LEN sizeof(e100_gstrings_stats) / ETH_GSTRING_LEN |
| 2408 | |
| 2409 | static int e100_get_stats_count(struct net_device *netdev) |
| 2410 | { |
| 2411 | return E100_STATS_LEN; |
| 2412 | } |
| 2413 | |
| 2414 | static void e100_get_ethtool_stats(struct net_device *netdev, |
| 2415 | struct ethtool_stats *stats, u64 *data) |
| 2416 | { |
| 2417 | struct nic *nic = netdev_priv(netdev); |
| 2418 | int i; |
| 2419 | |
| 2420 | for(i = 0; i < E100_NET_STATS_LEN; i++) |
| 2421 | data[i] = ((unsigned long *)&nic->net_stats)[i]; |
| 2422 | |
| 2423 | data[i++] = nic->tx_deferred; |
| 2424 | data[i++] = nic->tx_single_collisions; |
| 2425 | data[i++] = nic->tx_multiple_collisions; |
| 2426 | data[i++] = nic->tx_fc_pause; |
| 2427 | data[i++] = nic->rx_fc_pause; |
| 2428 | data[i++] = nic->rx_fc_unsupported; |
| 2429 | data[i++] = nic->tx_tco_frames; |
| 2430 | data[i++] = nic->rx_tco_frames; |
| 2431 | } |
| 2432 | |
| 2433 | static void e100_get_strings(struct net_device *netdev, u32 stringset, u8 *data) |
| 2434 | { |
| 2435 | switch(stringset) { |
| 2436 | case ETH_SS_TEST: |
| 2437 | memcpy(data, *e100_gstrings_test, sizeof(e100_gstrings_test)); |
| 2438 | break; |
| 2439 | case ETH_SS_STATS: |
| 2440 | memcpy(data, *e100_gstrings_stats, sizeof(e100_gstrings_stats)); |
| 2441 | break; |
| 2442 | } |
| 2443 | } |
| 2444 | |
| 2445 | static struct ethtool_ops e100_ethtool_ops = { |
| 2446 | .get_settings = e100_get_settings, |
| 2447 | .set_settings = e100_set_settings, |
| 2448 | .get_drvinfo = e100_get_drvinfo, |
| 2449 | .get_regs_len = e100_get_regs_len, |
| 2450 | .get_regs = e100_get_regs, |
| 2451 | .get_wol = e100_get_wol, |
| 2452 | .set_wol = e100_set_wol, |
| 2453 | .get_msglevel = e100_get_msglevel, |
| 2454 | .set_msglevel = e100_set_msglevel, |
| 2455 | .nway_reset = e100_nway_reset, |
| 2456 | .get_link = e100_get_link, |
| 2457 | .get_eeprom_len = e100_get_eeprom_len, |
| 2458 | .get_eeprom = e100_get_eeprom, |
| 2459 | .set_eeprom = e100_set_eeprom, |
| 2460 | .get_ringparam = e100_get_ringparam, |
| 2461 | .set_ringparam = e100_set_ringparam, |
| 2462 | .self_test_count = e100_diag_test_count, |
| 2463 | .self_test = e100_diag_test, |
| 2464 | .get_strings = e100_get_strings, |
| 2465 | .phys_id = e100_phys_id, |
| 2466 | .get_stats_count = e100_get_stats_count, |
| 2467 | .get_ethtool_stats = e100_get_ethtool_stats, |
John W. Linville | a92dd92 | 2005-09-12 10:48:56 -0400 | [diff] [blame] | 2468 | .get_perm_addr = ethtool_op_get_perm_addr, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2469 | }; |
| 2470 | |
| 2471 | static int e100_do_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd) |
| 2472 | { |
| 2473 | struct nic *nic = netdev_priv(netdev); |
| 2474 | |
| 2475 | return generic_mii_ioctl(&nic->mii, if_mii(ifr), cmd, NULL); |
| 2476 | } |
| 2477 | |
| 2478 | static int e100_alloc(struct nic *nic) |
| 2479 | { |
| 2480 | nic->mem = pci_alloc_consistent(nic->pdev, sizeof(struct mem), |
| 2481 | &nic->dma_addr); |
| 2482 | return nic->mem ? 0 : -ENOMEM; |
| 2483 | } |
| 2484 | |
| 2485 | static void e100_free(struct nic *nic) |
| 2486 | { |
| 2487 | if(nic->mem) { |
| 2488 | pci_free_consistent(nic->pdev, sizeof(struct mem), |
| 2489 | nic->mem, nic->dma_addr); |
| 2490 | nic->mem = NULL; |
| 2491 | } |
| 2492 | } |
| 2493 | |
| 2494 | static int e100_open(struct net_device *netdev) |
| 2495 | { |
| 2496 | struct nic *nic = netdev_priv(netdev); |
| 2497 | int err = 0; |
| 2498 | |
| 2499 | netif_carrier_off(netdev); |
| 2500 | if((err = e100_up(nic))) |
| 2501 | DPRINTK(IFUP, ERR, "Cannot open interface, aborting.\n"); |
| 2502 | return err; |
| 2503 | } |
| 2504 | |
| 2505 | static int e100_close(struct net_device *netdev) |
| 2506 | { |
| 2507 | e100_down(netdev_priv(netdev)); |
| 2508 | return 0; |
| 2509 | } |
| 2510 | |
| 2511 | static int __devinit e100_probe(struct pci_dev *pdev, |
| 2512 | const struct pci_device_id *ent) |
| 2513 | { |
| 2514 | struct net_device *netdev; |
| 2515 | struct nic *nic; |
| 2516 | int err; |
| 2517 | |
| 2518 | if(!(netdev = alloc_etherdev(sizeof(struct nic)))) { |
| 2519 | if(((1 << debug) - 1) & NETIF_MSG_PROBE) |
| 2520 | printk(KERN_ERR PFX "Etherdev alloc failed, abort.\n"); |
| 2521 | return -ENOMEM; |
| 2522 | } |
| 2523 | |
| 2524 | netdev->open = e100_open; |
| 2525 | netdev->stop = e100_close; |
| 2526 | netdev->hard_start_xmit = e100_xmit_frame; |
| 2527 | netdev->get_stats = e100_get_stats; |
| 2528 | netdev->set_multicast_list = e100_set_multicast_list; |
| 2529 | netdev->set_mac_address = e100_set_mac_address; |
| 2530 | netdev->change_mtu = e100_change_mtu; |
| 2531 | netdev->do_ioctl = e100_do_ioctl; |
| 2532 | SET_ETHTOOL_OPS(netdev, &e100_ethtool_ops); |
| 2533 | netdev->tx_timeout = e100_tx_timeout; |
| 2534 | netdev->watchdog_timeo = E100_WATCHDOG_PERIOD; |
| 2535 | netdev->poll = e100_poll; |
| 2536 | netdev->weight = E100_NAPI_WEIGHT; |
| 2537 | #ifdef CONFIG_NET_POLL_CONTROLLER |
| 2538 | netdev->poll_controller = e100_netpoll; |
| 2539 | #endif |
| 2540 | strcpy(netdev->name, pci_name(pdev)); |
| 2541 | |
| 2542 | nic = netdev_priv(netdev); |
| 2543 | nic->netdev = netdev; |
| 2544 | nic->pdev = pdev; |
| 2545 | nic->msg_enable = (1 << debug) - 1; |
| 2546 | pci_set_drvdata(pdev, netdev); |
| 2547 | |
| 2548 | if((err = pci_enable_device(pdev))) { |
| 2549 | DPRINTK(PROBE, ERR, "Cannot enable PCI device, aborting.\n"); |
| 2550 | goto err_out_free_dev; |
| 2551 | } |
| 2552 | |
| 2553 | if(!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) { |
| 2554 | DPRINTK(PROBE, ERR, "Cannot find proper PCI device " |
| 2555 | "base address, aborting.\n"); |
| 2556 | err = -ENODEV; |
| 2557 | goto err_out_disable_pdev; |
| 2558 | } |
| 2559 | |
| 2560 | if((err = pci_request_regions(pdev, DRV_NAME))) { |
| 2561 | DPRINTK(PROBE, ERR, "Cannot obtain PCI resources, aborting.\n"); |
| 2562 | goto err_out_disable_pdev; |
| 2563 | } |
| 2564 | |
Domen Puncer | 1e7f0bd | 2005-06-26 18:22:14 -0400 | [diff] [blame] | 2565 | if((err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2566 | DPRINTK(PROBE, ERR, "No usable DMA configuration, aborting.\n"); |
| 2567 | goto err_out_free_res; |
| 2568 | } |
| 2569 | |
| 2570 | SET_MODULE_OWNER(netdev); |
| 2571 | SET_NETDEV_DEV(netdev, &pdev->dev); |
| 2572 | |
| 2573 | nic->csr = ioremap(pci_resource_start(pdev, 0), sizeof(struct csr)); |
| 2574 | if(!nic->csr) { |
| 2575 | DPRINTK(PROBE, ERR, "Cannot map device registers, aborting.\n"); |
| 2576 | err = -ENOMEM; |
| 2577 | goto err_out_free_res; |
| 2578 | } |
| 2579 | |
| 2580 | if(ent->driver_data) |
| 2581 | nic->flags |= ich; |
| 2582 | else |
| 2583 | nic->flags &= ~ich; |
| 2584 | |
| 2585 | e100_get_defaults(nic); |
| 2586 | |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 2587 | /* locks must be initialized before calling hw_reset */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2588 | spin_lock_init(&nic->cb_lock); |
| 2589 | spin_lock_init(&nic->cmd_lock); |
ODonnell, Michael | ac7c666 | 2006-01-11 11:26:22 -0800 | [diff] [blame] | 2590 | spin_lock_init(&nic->mdio_lock); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2591 | |
| 2592 | /* Reset the device before pci_set_master() in case device is in some |
| 2593 | * funky state and has an interrupt pending - hint: we don't have the |
| 2594 | * interrupt handler registered yet. */ |
| 2595 | e100_hw_reset(nic); |
| 2596 | |
| 2597 | pci_set_master(pdev); |
| 2598 | |
| 2599 | init_timer(&nic->watchdog); |
| 2600 | nic->watchdog.function = e100_watchdog; |
| 2601 | nic->watchdog.data = (unsigned long)nic; |
| 2602 | init_timer(&nic->blink_timer); |
| 2603 | nic->blink_timer.function = e100_blink_led; |
| 2604 | nic->blink_timer.data = (unsigned long)nic; |
| 2605 | |
Malli Chilakala | 2acdb1e | 2005-04-28 19:16:58 -0700 | [diff] [blame] | 2606 | INIT_WORK(&nic->tx_timeout_task, |
| 2607 | (void (*)(void *))e100_tx_timeout_task, netdev); |
| 2608 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2609 | if((err = e100_alloc(nic))) { |
| 2610 | DPRINTK(PROBE, ERR, "Cannot alloc driver memory, aborting.\n"); |
| 2611 | goto err_out_iounmap; |
| 2612 | } |
| 2613 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2614 | if((err = e100_eeprom_load(nic))) |
| 2615 | goto err_out_free; |
| 2616 | |
Malli Chilakala | f92d872 | 2005-06-17 17:30:22 -0700 | [diff] [blame] | 2617 | e100_phy_init(nic); |
| 2618 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2619 | memcpy(netdev->dev_addr, nic->eeprom, ETH_ALEN); |
John W. Linville | a92dd92 | 2005-09-12 10:48:56 -0400 | [diff] [blame] | 2620 | memcpy(netdev->perm_addr, nic->eeprom, ETH_ALEN); |
| 2621 | if(!is_valid_ether_addr(netdev->perm_addr)) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2622 | DPRINTK(PROBE, ERR, "Invalid MAC address from " |
| 2623 | "EEPROM, aborting.\n"); |
| 2624 | err = -EAGAIN; |
| 2625 | goto err_out_free; |
| 2626 | } |
| 2627 | |
| 2628 | /* Wol magic packet can be enabled from eeprom */ |
| 2629 | if((nic->mac >= mac_82558_D101_A4) && |
| 2630 | (nic->eeprom[eeprom_id] & eeprom_id_wol)) |
| 2631 | nic->flags |= wol_magic; |
| 2632 | |
Malli Chilakala | 6bdacb1 | 2005-04-28 19:17:54 -0700 | [diff] [blame] | 2633 | /* ack any pending wake events, disable PME */ |
| 2634 | pci_enable_wake(pdev, 0, 0); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2635 | |
| 2636 | strcpy(netdev->name, "eth%d"); |
| 2637 | if((err = register_netdev(netdev))) { |
| 2638 | DPRINTK(PROBE, ERR, "Cannot register net device, aborting.\n"); |
| 2639 | goto err_out_free; |
| 2640 | } |
| 2641 | |
| 2642 | DPRINTK(PROBE, INFO, "addr 0x%lx, irq %d, " |
| 2643 | "MAC addr %02X:%02X:%02X:%02X:%02X:%02X\n", |
| 2644 | pci_resource_start(pdev, 0), pdev->irq, |
| 2645 | netdev->dev_addr[0], netdev->dev_addr[1], netdev->dev_addr[2], |
| 2646 | netdev->dev_addr[3], netdev->dev_addr[4], netdev->dev_addr[5]); |
| 2647 | |
| 2648 | return 0; |
| 2649 | |
| 2650 | err_out_free: |
| 2651 | e100_free(nic); |
| 2652 | err_out_iounmap: |
| 2653 | iounmap(nic->csr); |
| 2654 | err_out_free_res: |
| 2655 | pci_release_regions(pdev); |
| 2656 | err_out_disable_pdev: |
| 2657 | pci_disable_device(pdev); |
| 2658 | err_out_free_dev: |
| 2659 | pci_set_drvdata(pdev, NULL); |
| 2660 | free_netdev(netdev); |
| 2661 | return err; |
| 2662 | } |
| 2663 | |
| 2664 | static void __devexit e100_remove(struct pci_dev *pdev) |
| 2665 | { |
| 2666 | struct net_device *netdev = pci_get_drvdata(pdev); |
| 2667 | |
| 2668 | if(netdev) { |
| 2669 | struct nic *nic = netdev_priv(netdev); |
| 2670 | unregister_netdev(netdev); |
| 2671 | e100_free(nic); |
| 2672 | iounmap(nic->csr); |
| 2673 | free_netdev(netdev); |
| 2674 | pci_release_regions(pdev); |
| 2675 | pci_disable_device(pdev); |
| 2676 | pci_set_drvdata(pdev, NULL); |
| 2677 | } |
| 2678 | } |
| 2679 | |
| 2680 | #ifdef CONFIG_PM |
| 2681 | static int e100_suspend(struct pci_dev *pdev, pm_message_t state) |
| 2682 | { |
| 2683 | struct net_device *netdev = pci_get_drvdata(pdev); |
| 2684 | struct nic *nic = netdev_priv(netdev); |
| 2685 | |
| 2686 | if(netif_running(netdev)) |
| 2687 | e100_down(nic); |
| 2688 | e100_hw_reset(nic); |
| 2689 | netif_device_detach(netdev); |
| 2690 | |
| 2691 | pci_save_state(pdev); |
| 2692 | pci_enable_wake(pdev, pci_choose_state(pdev, state), nic->flags & (wol_magic | e100_asf(nic))); |
| 2693 | pci_disable_device(pdev); |
| 2694 | pci_set_power_state(pdev, pci_choose_state(pdev, state)); |
| 2695 | |
| 2696 | return 0; |
| 2697 | } |
| 2698 | |
| 2699 | static int e100_resume(struct pci_dev *pdev) |
| 2700 | { |
| 2701 | struct net_device *netdev = pci_get_drvdata(pdev); |
| 2702 | struct nic *nic = netdev_priv(netdev); |
| 2703 | |
| 2704 | pci_set_power_state(pdev, PCI_D0); |
| 2705 | pci_restore_state(pdev); |
Malli Chilakala | 6bdacb1 | 2005-04-28 19:17:54 -0700 | [diff] [blame] | 2706 | /* ack any pending wake events, disable PME */ |
| 2707 | pci_enable_wake(pdev, 0, 0); |
Malli Chilakala | 1f53367 | 2005-04-28 19:17:20 -0700 | [diff] [blame] | 2708 | if(e100_hw_init(nic)) |
| 2709 | DPRINTK(HW, ERR, "e100_hw_init failed\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2710 | |
| 2711 | netif_device_attach(netdev); |
| 2712 | if(netif_running(netdev)) |
| 2713 | e100_up(nic); |
| 2714 | |
| 2715 | return 0; |
| 2716 | } |
| 2717 | #endif |
| 2718 | |
Malli Chilakala | 6bdacb1 | 2005-04-28 19:17:54 -0700 | [diff] [blame] | 2719 | |
Greg Kroah-Hartman | d18c3db | 2005-06-23 17:35:56 -0700 | [diff] [blame] | 2720 | static void e100_shutdown(struct pci_dev *pdev) |
Malli Chilakala | 6bdacb1 | 2005-04-28 19:17:54 -0700 | [diff] [blame] | 2721 | { |
Malli Chilakala | 6bdacb1 | 2005-04-28 19:17:54 -0700 | [diff] [blame] | 2722 | struct net_device *netdev = pci_get_drvdata(pdev); |
| 2723 | struct nic *nic = netdev_priv(netdev); |
| 2724 | |
| 2725 | #ifdef CONFIG_PM |
| 2726 | pci_enable_wake(pdev, 0, nic->flags & (wol_magic | e100_asf(nic))); |
| 2727 | #else |
| 2728 | pci_enable_wake(pdev, 0, nic->flags & (wol_magic)); |
| 2729 | #endif |
| 2730 | } |
| 2731 | |
| 2732 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2733 | static struct pci_driver e100_driver = { |
| 2734 | .name = DRV_NAME, |
| 2735 | .id_table = e100_id_table, |
| 2736 | .probe = e100_probe, |
| 2737 | .remove = __devexit_p(e100_remove), |
| 2738 | #ifdef CONFIG_PM |
| 2739 | .suspend = e100_suspend, |
| 2740 | .resume = e100_resume, |
| 2741 | #endif |
Greg Kroah-Hartman | d18c3db | 2005-06-23 17:35:56 -0700 | [diff] [blame] | 2742 | .shutdown = e100_shutdown, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2743 | }; |
| 2744 | |
| 2745 | static int __init e100_init_module(void) |
| 2746 | { |
| 2747 | if(((1 << debug) - 1) & NETIF_MSG_DRV) { |
| 2748 | printk(KERN_INFO PFX "%s, %s\n", DRV_DESCRIPTION, DRV_VERSION); |
| 2749 | printk(KERN_INFO PFX "%s\n", DRV_COPYRIGHT); |
| 2750 | } |
| 2751 | return pci_module_init(&e100_driver); |
| 2752 | } |
| 2753 | |
| 2754 | static void __exit e100_cleanup_module(void) |
| 2755 | { |
| 2756 | pci_unregister_driver(&e100_driver); |
| 2757 | } |
| 2758 | |
| 2759 | module_init(e100_init_module); |
| 2760 | module_exit(e100_cleanup_module); |