blob: fdff1d420c14ab3536717607975c6cfa273fb474 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
Clint Taylor01527b32014-07-07 13:01:46 -070031#include <linux/notifier.h>
32#include <linux/reboot.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/drm_crtc.h>
35#include <drm/drm_crtc_helper.h>
36#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010038#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070040
Keith Packarda4fc5ed2009-04-07 16:16:42 -070041#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
42
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080043struct dp_link_dpll {
44 int link_bw;
45 struct dpll dpll;
46};
47
48static const struct dp_link_dpll gen4_dpll[] = {
49 { DP_LINK_BW_1_62,
50 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
51 { DP_LINK_BW_2_7,
52 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
53};
54
55static const struct dp_link_dpll pch_dpll[] = {
56 { DP_LINK_BW_1_62,
57 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
58 { DP_LINK_BW_2_7,
59 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
60};
61
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080062static const struct dp_link_dpll vlv_dpll[] = {
63 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080064 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080065 { DP_LINK_BW_2_7,
66 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
67};
68
Chon Ming Leeef9348c2014-04-09 13:28:18 +030069/*
70 * CHV supports eDP 1.4 that have more link rates.
71 * Below only provides the fixed rate but exclude variable rate.
72 */
73static const struct dp_link_dpll chv_dpll[] = {
74 /*
75 * CHV requires to program fractional division for m2.
76 * m2 is stored in fixed point format using formula below
77 * (m2_int << 22) | m2_fraction
78 */
79 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
80 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
81 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
83 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
84 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
85};
86
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070087/**
88 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
89 * @intel_dp: DP struct
90 *
91 * If a CPU or PCH DP output is attached to an eDP panel, this function
92 * will return true, and false otherwise.
93 */
94static bool is_edp(struct intel_dp *intel_dp)
95{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020096 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
97
98 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070099}
100
Imre Deak68b4d822013-05-08 13:14:06 +0300101static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700102{
Imre Deak68b4d822013-05-08 13:14:06 +0300103 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
104
105 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700106}
107
Chris Wilsondf0e9242010-09-09 16:20:55 +0100108static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
109{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200110 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100111}
112
Chris Wilsonea5b2132010-08-04 13:50:23 +0100113static void intel_dp_link_down(struct intel_dp *intel_dp);
Jani Nikulaadddaaf2014-03-14 16:51:13 +0200114static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100115static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700116
Dave Airlie0e32b392014-05-02 14:02:48 +1000117int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100118intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700119{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700120 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700121 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700122
123 switch (max_link_bw) {
124 case DP_LINK_BW_1_62:
125 case DP_LINK_BW_2_7:
126 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300127 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300128 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
129 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700130 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
131 max_link_bw = DP_LINK_BW_5_4;
132 else
133 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300134 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300136 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
137 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700138 max_link_bw = DP_LINK_BW_1_62;
139 break;
140 }
141 return max_link_bw;
142}
143
Paulo Zanonieeb63242014-05-06 14:56:50 +0300144static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
145{
146 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
147 struct drm_device *dev = intel_dig_port->base.base.dev;
148 u8 source_max, sink_max;
149
150 source_max = 4;
151 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
152 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
153 source_max = 2;
154
155 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
156
157 return min(source_max, sink_max);
158}
159
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400160/*
161 * The units on the numbers in the next two are... bizarre. Examples will
162 * make it clearer; this one parallels an example in the eDP spec.
163 *
164 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
165 *
166 * 270000 * 1 * 8 / 10 == 216000
167 *
168 * The actual data capacity of that configuration is 2.16Gbit/s, so the
169 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
170 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
171 * 119000. At 18bpp that's 2142000 kilobits per second.
172 *
173 * Thus the strange-looking division by 10 in intel_dp_link_required, to
174 * get the result in decakilobits instead of kilobits.
175 */
176
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700177static int
Keith Packardc8982612012-01-25 08:16:25 -0800178intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700179{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400180 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700181}
182
183static int
Dave Airliefe27d532010-06-30 11:46:17 +1000184intel_dp_max_data_rate(int max_link_clock, int max_lanes)
185{
186 return (max_link_clock * max_lanes * 8) / 10;
187}
188
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000189static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700190intel_dp_mode_valid(struct drm_connector *connector,
191 struct drm_display_mode *mode)
192{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100193 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300194 struct intel_connector *intel_connector = to_intel_connector(connector);
195 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100196 int target_clock = mode->clock;
197 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700198
Jani Nikuladd06f902012-10-19 14:51:50 +0300199 if (is_edp(intel_dp) && fixed_mode) {
200 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100201 return MODE_PANEL;
202
Jani Nikuladd06f902012-10-19 14:51:50 +0300203 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100204 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200205
206 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100207 }
208
Daniel Vetter36008362013-03-27 00:44:59 +0100209 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300210 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100211
212 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
213 mode_rate = intel_dp_link_required(target_clock, 18);
214
215 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200216 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700217
218 if (mode->clock < 10000)
219 return MODE_CLOCK_LOW;
220
Daniel Vetter0af78a22012-05-23 11:30:55 +0200221 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
222 return MODE_H_ILLEGAL;
223
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700224 return MODE_OK;
225}
226
227static uint32_t
228pack_aux(uint8_t *src, int src_bytes)
229{
230 int i;
231 uint32_t v = 0;
232
233 if (src_bytes > 4)
234 src_bytes = 4;
235 for (i = 0; i < src_bytes; i++)
236 v |= ((uint32_t) src[i]) << ((3-i) * 8);
237 return v;
238}
239
240static void
241unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
242{
243 int i;
244 if (dst_bytes > 4)
245 dst_bytes = 4;
246 for (i = 0; i < dst_bytes; i++)
247 dst[i] = src >> ((3-i) * 8);
248}
249
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700250/* hrawclock is 1/4 the FSB frequency */
251static int
252intel_hrawclk(struct drm_device *dev)
253{
254 struct drm_i915_private *dev_priv = dev->dev_private;
255 uint32_t clkcfg;
256
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530257 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
258 if (IS_VALLEYVIEW(dev))
259 return 200;
260
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700261 clkcfg = I915_READ(CLKCFG);
262 switch (clkcfg & CLKCFG_FSB_MASK) {
263 case CLKCFG_FSB_400:
264 return 100;
265 case CLKCFG_FSB_533:
266 return 133;
267 case CLKCFG_FSB_667:
268 return 166;
269 case CLKCFG_FSB_800:
270 return 200;
271 case CLKCFG_FSB_1067:
272 return 266;
273 case CLKCFG_FSB_1333:
274 return 333;
275 /* these two are just a guess; one of them might be right */
276 case CLKCFG_FSB_1600:
277 case CLKCFG_FSB_1600_ALT:
278 return 400;
279 default:
280 return 133;
281 }
282}
283
Jani Nikulabf13e812013-09-06 07:40:05 +0300284static void
285intel_dp_init_panel_power_sequencer(struct drm_device *dev,
286 struct intel_dp *intel_dp,
287 struct edp_power_seq *out);
288static void
289intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
290 struct intel_dp *intel_dp,
291 struct edp_power_seq *out);
292
293static enum pipe
294vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
295{
296 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
297 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
298 struct drm_device *dev = intel_dig_port->base.base.dev;
299 struct drm_i915_private *dev_priv = dev->dev_private;
300 enum port port = intel_dig_port->port;
301 enum pipe pipe;
302
303 /* modeset should have pipe */
304 if (crtc)
305 return to_intel_crtc(crtc)->pipe;
306
307 /* init time, try to find a pipe with this port selected */
308 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
309 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
310 PANEL_PORT_SELECT_MASK;
311 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
312 return pipe;
313 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
314 return pipe;
315 }
316
317 /* shrug */
318 return PIPE_A;
319}
320
321static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
322{
323 struct drm_device *dev = intel_dp_to_dev(intel_dp);
324
325 if (HAS_PCH_SPLIT(dev))
326 return PCH_PP_CONTROL;
327 else
328 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
329}
330
331static u32 _pp_stat_reg(struct intel_dp *intel_dp)
332{
333 struct drm_device *dev = intel_dp_to_dev(intel_dp);
334
335 if (HAS_PCH_SPLIT(dev))
336 return PCH_PP_STATUS;
337 else
338 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
339}
340
Clint Taylor01527b32014-07-07 13:01:46 -0700341/* Reboot notifier handler to shutdown panel power to guarantee T12 timing
342 This function only applicable when panel PM state is not to be tracked */
343static int edp_notify_handler(struct notifier_block *this, unsigned long code,
344 void *unused)
345{
346 struct intel_dp *intel_dp = container_of(this, typeof(* intel_dp),
347 edp_notifier);
348 struct drm_device *dev = intel_dp_to_dev(intel_dp);
349 struct drm_i915_private *dev_priv = dev->dev_private;
350 u32 pp_div;
351 u32 pp_ctrl_reg, pp_div_reg;
352 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
353
354 if (!is_edp(intel_dp) || code != SYS_RESTART)
355 return 0;
356
357 if (IS_VALLEYVIEW(dev)) {
358 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
359 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
360 pp_div = I915_READ(pp_div_reg);
361 pp_div &= PP_REFERENCE_DIVIDER_MASK;
362
363 /* 0x1F write to PP_DIV_REG sets max cycle delay */
364 I915_WRITE(pp_div_reg, pp_div | 0x1F);
365 I915_WRITE(pp_ctrl_reg, PANEL_UNLOCK_REGS | PANEL_POWER_OFF);
366 msleep(intel_dp->panel_power_cycle_delay);
367 }
368
369 return 0;
370}
371
Daniel Vetter4be73782014-01-17 14:39:48 +0100372static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700373{
Paulo Zanoni30add222012-10-26 19:05:45 -0200374 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700375 struct drm_i915_private *dev_priv = dev->dev_private;
376
Jani Nikulabf13e812013-09-06 07:40:05 +0300377 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700378}
379
Daniel Vetter4be73782014-01-17 14:39:48 +0100380static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700381{
Paulo Zanoni30add222012-10-26 19:05:45 -0200382 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700383 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbb4932c2014-04-14 20:24:33 +0300384 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
385 struct intel_encoder *intel_encoder = &intel_dig_port->base;
386 enum intel_display_power_domain power_domain;
Keith Packardebf33b12011-09-29 15:53:27 -0700387
Imre Deakbb4932c2014-04-14 20:24:33 +0300388 power_domain = intel_display_port_power_domain(intel_encoder);
389 return intel_display_power_enabled(dev_priv, power_domain) &&
Paulo Zanoniefbc20a2014-04-01 14:55:09 -0300390 (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700391}
392
Keith Packard9b984da2011-09-19 13:54:47 -0700393static void
394intel_dp_check_edp(struct intel_dp *intel_dp)
395{
Paulo Zanoni30add222012-10-26 19:05:45 -0200396 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700397 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700398
Keith Packard9b984da2011-09-19 13:54:47 -0700399 if (!is_edp(intel_dp))
400 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700401
Daniel Vetter4be73782014-01-17 14:39:48 +0100402 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700403 WARN(1, "eDP powered off while attempting aux channel communication.\n");
404 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300405 I915_READ(_pp_stat_reg(intel_dp)),
406 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700407 }
408}
409
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100410static uint32_t
411intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
412{
413 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
414 struct drm_device *dev = intel_dig_port->base.base.dev;
415 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300416 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100417 uint32_t status;
418 bool done;
419
Daniel Vetteref04f002012-12-01 21:03:59 +0100420#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100421 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300422 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300423 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100424 else
425 done = wait_for_atomic(C, 10) == 0;
426 if (!done)
427 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
428 has_aux_irq);
429#undef C
430
431 return status;
432}
433
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000434static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
435{
436 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
437 struct drm_device *dev = intel_dig_port->base.base.dev;
438
439 /*
440 * The clock divider is based off the hrawclk, and would like to run at
441 * 2MHz. So, take the hrawclk value and divide by 2 and use that
442 */
443 return index ? 0 : intel_hrawclk(dev) / 2;
444}
445
446static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
447{
448 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
449 struct drm_device *dev = intel_dig_port->base.base.dev;
450
451 if (index)
452 return 0;
453
454 if (intel_dig_port->port == PORT_A) {
455 if (IS_GEN6(dev) || IS_GEN7(dev))
456 return 200; /* SNB & IVB eDP input clock at 400Mhz */
457 else
458 return 225; /* eDP input clock at 450Mhz */
459 } else {
460 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
461 }
462}
463
464static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300465{
466 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
467 struct drm_device *dev = intel_dig_port->base.base.dev;
468 struct drm_i915_private *dev_priv = dev->dev_private;
469
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000470 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100471 if (index)
472 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000473 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300474 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
475 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100476 switch (index) {
477 case 0: return 63;
478 case 1: return 72;
479 default: return 0;
480 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000481 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100482 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300483 }
484}
485
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000486static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
487{
488 return index ? 0 : 100;
489}
490
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000491static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
492 bool has_aux_irq,
493 int send_bytes,
494 uint32_t aux_clock_divider)
495{
496 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
497 struct drm_device *dev = intel_dig_port->base.base.dev;
498 uint32_t precharge, timeout;
499
500 if (IS_GEN6(dev))
501 precharge = 3;
502 else
503 precharge = 5;
504
505 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
506 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
507 else
508 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
509
510 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000511 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000512 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000513 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000514 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000515 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000516 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
517 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000518 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000519}
520
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700521static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100522intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700523 uint8_t *send, int send_bytes,
524 uint8_t *recv, int recv_size)
525{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200526 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
527 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700528 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300529 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700530 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100531 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100532 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700533 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000534 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100535 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200536 bool vdd;
537
538 vdd = _edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100539
540 /* dp aux is extremely sensitive to irq latency, hence request the
541 * lowest possible wakeup latency and so prevent the cpu from going into
542 * deep sleep states.
543 */
544 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700545
Keith Packard9b984da2011-09-19 13:54:47 -0700546 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800547
Paulo Zanonic67a4702013-08-19 13:18:09 -0300548 intel_aux_display_runtime_get(dev_priv);
549
Jesse Barnes11bee432011-08-01 15:02:20 -0700550 /* Try to wait for any previous AUX channel activity */
551 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100552 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700553 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
554 break;
555 msleep(1);
556 }
557
558 if (try == 3) {
559 WARN(1, "dp_aux_ch not started status 0x%08x\n",
560 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100561 ret = -EBUSY;
562 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100563 }
564
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300565 /* Only 5 data registers! */
566 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
567 ret = -E2BIG;
568 goto out;
569 }
570
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000571 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000572 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
573 has_aux_irq,
574 send_bytes,
575 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000576
Chris Wilsonbc866252013-07-21 16:00:03 +0100577 /* Must try at least 3 times according to DP spec */
578 for (try = 0; try < 5; try++) {
579 /* Load the send data into the aux channel data registers */
580 for (i = 0; i < send_bytes; i += 4)
581 I915_WRITE(ch_data + i,
582 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400583
Chris Wilsonbc866252013-07-21 16:00:03 +0100584 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000585 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100586
Chris Wilsonbc866252013-07-21 16:00:03 +0100587 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400588
Chris Wilsonbc866252013-07-21 16:00:03 +0100589 /* Clear done status and any errors */
590 I915_WRITE(ch_ctl,
591 status |
592 DP_AUX_CH_CTL_DONE |
593 DP_AUX_CH_CTL_TIME_OUT_ERROR |
594 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400595
Chris Wilsonbc866252013-07-21 16:00:03 +0100596 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
597 DP_AUX_CH_CTL_RECEIVE_ERROR))
598 continue;
599 if (status & DP_AUX_CH_CTL_DONE)
600 break;
601 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100602 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700603 break;
604 }
605
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700606 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700607 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100608 ret = -EBUSY;
609 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700610 }
611
612 /* Check for timeout or receive error.
613 * Timeouts occur when the sink is not connected
614 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700615 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700616 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100617 ret = -EIO;
618 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700619 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700620
621 /* Timeouts occur when the device isn't connected, so they're
622 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700623 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800624 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100625 ret = -ETIMEDOUT;
626 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700627 }
628
629 /* Unload any bytes sent back from the other side */
630 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
631 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700632 if (recv_bytes > recv_size)
633 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400634
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100635 for (i = 0; i < recv_bytes; i += 4)
636 unpack_aux(I915_READ(ch_data + i),
637 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700638
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100639 ret = recv_bytes;
640out:
641 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300642 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100643
Jani Nikula884f19e2014-03-14 16:51:14 +0200644 if (vdd)
645 edp_panel_vdd_off(intel_dp, false);
646
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100647 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700648}
649
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300650#define BARE_ADDRESS_SIZE 3
651#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200652static ssize_t
653intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700654{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200655 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
656 uint8_t txbuf[20], rxbuf[20];
657 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700658 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700659
Jani Nikula9d1a1032014-03-14 16:51:15 +0200660 txbuf[0] = msg->request << 4;
661 txbuf[1] = msg->address >> 8;
662 txbuf[2] = msg->address & 0xff;
663 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300664
Jani Nikula9d1a1032014-03-14 16:51:15 +0200665 switch (msg->request & ~DP_AUX_I2C_MOT) {
666 case DP_AUX_NATIVE_WRITE:
667 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300668 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200669 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200670
Jani Nikula9d1a1032014-03-14 16:51:15 +0200671 if (WARN_ON(txsize > 20))
672 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700673
Jani Nikula9d1a1032014-03-14 16:51:15 +0200674 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700675
Jani Nikula9d1a1032014-03-14 16:51:15 +0200676 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
677 if (ret > 0) {
678 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700679
Jani Nikula9d1a1032014-03-14 16:51:15 +0200680 /* Return payload size. */
681 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700682 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200683 break;
684
685 case DP_AUX_NATIVE_READ:
686 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300687 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200688 rxsize = msg->size + 1;
689
690 if (WARN_ON(rxsize > 20))
691 return -E2BIG;
692
693 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
694 if (ret > 0) {
695 msg->reply = rxbuf[0] >> 4;
696 /*
697 * Assume happy day, and copy the data. The caller is
698 * expected to check msg->reply before touching it.
699 *
700 * Return payload size.
701 */
702 ret--;
703 memcpy(msg->buffer, rxbuf + 1, ret);
704 }
705 break;
706
707 default:
708 ret = -EINVAL;
709 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700710 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200711
Jani Nikula9d1a1032014-03-14 16:51:15 +0200712 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700713}
714
Jani Nikula9d1a1032014-03-14 16:51:15 +0200715static void
716intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700717{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200718 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200719 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
720 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200721 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000722 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700723
Jani Nikula33ad6622014-03-14 16:51:16 +0200724 switch (port) {
725 case PORT_A:
726 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200727 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000728 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200729 case PORT_B:
730 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200731 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200732 break;
733 case PORT_C:
734 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200735 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200736 break;
737 case PORT_D:
738 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200739 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000740 break;
741 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200742 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000743 }
744
Jani Nikula33ad6622014-03-14 16:51:16 +0200745 if (!HAS_DDI(dev))
746 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +0000747
Jani Nikula0b998362014-03-14 16:51:17 +0200748 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200749 intel_dp->aux.dev = dev->dev;
750 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +0000751
Jani Nikula0b998362014-03-14 16:51:17 +0200752 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
753 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700754
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000755 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +0200756 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000757 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +0200758 name, ret);
759 return;
Dave Airlieab2c0672009-12-04 10:55:24 +1000760 }
David Flynn8316f332010-12-08 16:10:21 +0000761
Jani Nikula0b998362014-03-14 16:51:17 +0200762 ret = sysfs_create_link(&connector->base.kdev->kobj,
763 &intel_dp->aux.ddc.dev.kobj,
764 intel_dp->aux.ddc.dev.kobj.name);
765 if (ret < 0) {
766 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000767 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700768 }
769}
770
Imre Deak80f65de2014-02-11 17:12:49 +0200771static void
772intel_dp_connector_unregister(struct intel_connector *intel_connector)
773{
774 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
775
Dave Airlie0e32b392014-05-02 14:02:48 +1000776 if (!intel_connector->mst_port)
777 sysfs_remove_link(&intel_connector->base.kdev->kobj,
778 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +0200779 intel_connector_unregister(intel_connector);
780}
781
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200782static void
Daniel Vetter0e503382014-07-04 11:26:04 -0300783hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
784{
785 switch (link_bw) {
786 case DP_LINK_BW_1_62:
787 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
788 break;
789 case DP_LINK_BW_2_7:
790 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
791 break;
792 case DP_LINK_BW_5_4:
793 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
794 break;
795 }
796}
797
798static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200799intel_dp_set_clock(struct intel_encoder *encoder,
800 struct intel_crtc_config *pipe_config, int link_bw)
801{
802 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800803 const struct dp_link_dpll *divisor = NULL;
804 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200805
806 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800807 divisor = gen4_dpll;
808 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200809 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800810 divisor = pch_dpll;
811 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300812 } else if (IS_CHERRYVIEW(dev)) {
813 divisor = chv_dpll;
814 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200815 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800816 divisor = vlv_dpll;
817 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200818 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800819
820 if (divisor && count) {
821 for (i = 0; i < count; i++) {
822 if (link_bw == divisor[i].link_bw) {
823 pipe_config->dpll = divisor[i].dpll;
824 pipe_config->clock_set = true;
825 break;
826 }
827 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200828 }
829}
830
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530831static void
832intel_dp_set_m2_n2(struct intel_crtc *crtc, struct intel_link_m_n *m_n)
833{
834 struct drm_device *dev = crtc->base.dev;
835 struct drm_i915_private *dev_priv = dev->dev_private;
836 enum transcoder transcoder = crtc->config.cpu_transcoder;
837
838 I915_WRITE(PIPE_DATA_M2(transcoder),
839 TU_SIZE(m_n->tu) | m_n->gmch_m);
840 I915_WRITE(PIPE_DATA_N2(transcoder), m_n->gmch_n);
841 I915_WRITE(PIPE_LINK_M2(transcoder), m_n->link_m);
842 I915_WRITE(PIPE_LINK_N2(transcoder), m_n->link_n);
843}
844
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200845bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100846intel_dp_compute_config(struct intel_encoder *encoder,
847 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700848{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100849 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100850 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100851 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100852 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300853 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700854 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300855 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700856 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +0300857 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300858 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -0700859 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +0300860 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -0700861 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +0200862 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -0700863 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200864 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700865
Imre Deakbc7d38a2013-05-16 14:40:36 +0300866 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100867 pipe_config->has_pch_encoder = true;
868
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200869 pipe_config->has_dp_encoder = true;
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200870 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700871
Jani Nikuladd06f902012-10-19 14:51:50 +0300872 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
873 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
874 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700875 if (!HAS_PCH_SPLIT(dev))
876 intel_gmch_panel_fitting(intel_crtc, pipe_config,
877 intel_connector->panel.fitting_mode);
878 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700879 intel_pch_panel_fitting(intel_crtc, pipe_config,
880 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100881 }
882
Daniel Vettercb1793c2012-06-04 18:39:21 +0200883 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200884 return false;
885
Daniel Vetter083f9562012-04-20 20:23:49 +0200886 DRM_DEBUG_KMS("DP link computation with max lane count %i "
887 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100888 max_lane_count, bws[max_clock],
889 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200890
Daniel Vetter36008362013-03-27 00:44:59 +0100891 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
892 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200893 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +0300894 if (is_edp(intel_dp)) {
895 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
896 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
897 dev_priv->vbt.edp_bpp);
898 bpp = dev_priv->vbt.edp_bpp;
899 }
900
Jani Nikulaf4cdbc22014-05-14 13:02:19 +0300901 if (IS_BROADWELL(dev)) {
902 /* Yes, it's an ugly hack. */
903 min_lane_count = max_lane_count;
904 DRM_DEBUG_KMS("forcing lane count to max (%u) on BDW\n",
905 min_lane_count);
906 } else if (dev_priv->vbt.edp_lanes) {
Jani Nikula56071a22014-05-06 14:56:52 +0300907 min_lane_count = min(dev_priv->vbt.edp_lanes,
908 max_lane_count);
909 DRM_DEBUG_KMS("using min %u lanes per VBT\n",
910 min_lane_count);
911 }
912
913 if (dev_priv->vbt.edp_rate) {
914 min_clock = min(dev_priv->vbt.edp_rate >> 3, max_clock);
915 DRM_DEBUG_KMS("using min %02x link bw per VBT\n",
916 bws[min_clock]);
917 }
Imre Deak79842112013-07-18 17:44:13 +0300918 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200919
Daniel Vetter36008362013-03-27 00:44:59 +0100920 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100921 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
922 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200923
Dave Airliec6930992014-07-14 11:04:39 +1000924 for (clock = min_clock; clock <= max_clock; clock++) {
925 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
Daniel Vetter36008362013-03-27 00:44:59 +0100926 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
927 link_avail = intel_dp_max_data_rate(link_clock,
928 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200929
Daniel Vetter36008362013-03-27 00:44:59 +0100930 if (mode_rate <= link_avail) {
931 goto found;
932 }
933 }
934 }
935 }
936
937 return false;
938
939found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200940 if (intel_dp->color_range_auto) {
941 /*
942 * See:
943 * CEA-861-E - 5.1 Default Encoding Parameters
944 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
945 */
Thierry Reding18316c82012-12-20 15:41:44 +0100946 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200947 intel_dp->color_range = DP_COLOR_RANGE_16_235;
948 else
949 intel_dp->color_range = 0;
950 }
951
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200952 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100953 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200954
Daniel Vetter36008362013-03-27 00:44:59 +0100955 intel_dp->link_bw = bws[clock];
956 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200957 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200958 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200959
Daniel Vetter36008362013-03-27 00:44:59 +0100960 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
961 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200962 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100963 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
964 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700965
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200966 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100967 adjusted_mode->crtc_clock,
968 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200969 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700970
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530971 if (intel_connector->panel.downclock_mode != NULL &&
972 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
973 intel_link_compute_m_n(bpp, lane_count,
974 intel_connector->panel.downclock_mode->clock,
975 pipe_config->port_clock,
976 &pipe_config->dp_m2_n2);
977 }
978
Daniel Vetter0e503382014-07-04 11:26:04 -0300979 if (HAS_DDI(dev))
980 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
981 else
982 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200983
Daniel Vetter36008362013-03-27 00:44:59 +0100984 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700985}
986
Daniel Vetter7c62a162013-06-01 17:16:20 +0200987static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100988{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200989 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
990 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
991 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100992 struct drm_i915_private *dev_priv = dev->dev_private;
993 u32 dpa_ctl;
994
Daniel Vetterff9a6752013-06-01 17:16:21 +0200995 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100996 dpa_ctl = I915_READ(DP_A);
997 dpa_ctl &= ~DP_PLL_FREQ_MASK;
998
Daniel Vetterff9a6752013-06-01 17:16:21 +0200999 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +01001000 /* For a long time we've carried around a ILK-DevA w/a for the
1001 * 160MHz clock. If we're really unlucky, it's still required.
1002 */
1003 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +01001004 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001005 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001006 } else {
1007 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +02001008 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +01001009 }
Daniel Vetter1ce17032012-11-29 15:59:32 +01001010
Daniel Vetterea9b6002012-11-29 15:59:31 +01001011 I915_WRITE(DP_A, dpa_ctl);
1012
1013 POSTING_READ(DP_A);
1014 udelay(500);
1015}
1016
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02001017static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001018{
Daniel Vetterb934223d2013-07-21 21:37:05 +02001019 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -07001020 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001021 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001022 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001023 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
1024 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001025
Keith Packard417e8222011-11-01 19:54:11 -07001026 /*
Keith Packard1a2eb462011-11-16 16:26:07 -08001027 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -07001028 *
1029 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -08001030 * SNB CPU
1031 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -07001032 * CPT PCH
1033 *
1034 * IBX PCH and CPU are the same for almost everything,
1035 * except that the CPU DP PLL is configured in this
1036 * register
1037 *
1038 * CPT PCH is quite different, having many bits moved
1039 * to the TRANS_DP_CTL register instead. That
1040 * configuration happens (oddly) in ironlake_pch_enable
1041 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001042
Keith Packard417e8222011-11-01 19:54:11 -07001043 /* Preserve the BIOS-computed detected bit. This is
1044 * supposed to be read-only.
1045 */
1046 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001047
Keith Packard417e8222011-11-01 19:54:11 -07001048 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001049 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001050 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001051
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001052 if (crtc->config.has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +08001053 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001054 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001055 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001056 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08001057 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001058
Keith Packard417e8222011-11-01 19:54:11 -07001059 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001060
Imre Deakbc7d38a2013-05-16 14:40:36 +03001061 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001062 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1063 intel_dp->DP |= DP_SYNC_HS_HIGH;
1064 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1065 intel_dp->DP |= DP_SYNC_VS_HIGH;
1066 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1067
Jani Nikula6aba5b62013-10-04 15:08:10 +03001068 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001069 intel_dp->DP |= DP_ENHANCED_FRAMING;
1070
Daniel Vetter7c62a162013-06-01 17:16:20 +02001071 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001072 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001073 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001074 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001075
1076 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1077 intel_dp->DP |= DP_SYNC_HS_HIGH;
1078 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1079 intel_dp->DP |= DP_SYNC_VS_HIGH;
1080 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1081
Jani Nikula6aba5b62013-10-04 15:08:10 +03001082 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001083 intel_dp->DP |= DP_ENHANCED_FRAMING;
1084
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001085 if (!IS_CHERRYVIEW(dev)) {
1086 if (crtc->pipe == 1)
1087 intel_dp->DP |= DP_PIPEB_SELECT;
1088 } else {
1089 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1090 }
Keith Packard417e8222011-11-01 19:54:11 -07001091 } else {
1092 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001093 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001094}
1095
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001096#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1097#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001098
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001099#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1100#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001101
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001102#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1103#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001104
Daniel Vetter4be73782014-01-17 14:39:48 +01001105static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001106 u32 mask,
1107 u32 value)
1108{
Paulo Zanoni30add222012-10-26 19:05:45 -02001109 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001110 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001111 u32 pp_stat_reg, pp_ctrl_reg;
1112
Jani Nikulabf13e812013-09-06 07:40:05 +03001113 pp_stat_reg = _pp_stat_reg(intel_dp);
1114 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001115
1116 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001117 mask, value,
1118 I915_READ(pp_stat_reg),
1119 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001120
Jesse Barnes453c5422013-03-28 09:55:41 -07001121 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001122 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001123 I915_READ(pp_stat_reg),
1124 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001125 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001126
1127 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001128}
1129
Daniel Vetter4be73782014-01-17 14:39:48 +01001130static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001131{
1132 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001133 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001134}
1135
Daniel Vetter4be73782014-01-17 14:39:48 +01001136static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001137{
Keith Packardbd943152011-09-18 23:09:52 -07001138 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001139 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001140}
Keith Packardbd943152011-09-18 23:09:52 -07001141
Daniel Vetter4be73782014-01-17 14:39:48 +01001142static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001143{
1144 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001145
1146 /* When we disable the VDD override bit last we have to do the manual
1147 * wait. */
1148 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1149 intel_dp->panel_power_cycle_delay);
1150
Daniel Vetter4be73782014-01-17 14:39:48 +01001151 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001152}
Keith Packardbd943152011-09-18 23:09:52 -07001153
Daniel Vetter4be73782014-01-17 14:39:48 +01001154static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001155{
1156 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1157 intel_dp->backlight_on_delay);
1158}
1159
Daniel Vetter4be73782014-01-17 14:39:48 +01001160static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001161{
1162 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1163 intel_dp->backlight_off_delay);
1164}
Keith Packard99ea7122011-11-01 19:57:50 -07001165
Keith Packard832dd3c2011-11-01 19:34:06 -07001166/* Read the current pp_control value, unlocking the register if it
1167 * is locked
1168 */
1169
Jesse Barnes453c5422013-03-28 09:55:41 -07001170static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001171{
Jesse Barnes453c5422013-03-28 09:55:41 -07001172 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1173 struct drm_i915_private *dev_priv = dev->dev_private;
1174 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001175
Jani Nikulabf13e812013-09-06 07:40:05 +03001176 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001177 control &= ~PANEL_UNLOCK_MASK;
1178 control |= PANEL_UNLOCK_REGS;
1179 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001180}
1181
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001182static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001183{
Paulo Zanoni30add222012-10-26 19:05:45 -02001184 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001185 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1186 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001187 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001188 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001189 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001190 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001191 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001192
Keith Packard97af61f572011-09-28 16:23:51 -07001193 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001194 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001195
1196 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001197
Daniel Vetter4be73782014-01-17 14:39:48 +01001198 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001199 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001200
Imre Deak4e6e1a52014-03-27 17:45:11 +02001201 power_domain = intel_display_port_power_domain(intel_encoder);
1202 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001203
Paulo Zanonib0665d52013-10-30 19:50:27 -02001204 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001205
Daniel Vetter4be73782014-01-17 14:39:48 +01001206 if (!edp_have_panel_power(intel_dp))
1207 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001208
Jesse Barnes453c5422013-03-28 09:55:41 -07001209 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001210 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001211
Jani Nikulabf13e812013-09-06 07:40:05 +03001212 pp_stat_reg = _pp_stat_reg(intel_dp);
1213 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001214
1215 I915_WRITE(pp_ctrl_reg, pp);
1216 POSTING_READ(pp_ctrl_reg);
1217 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1218 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001219 /*
1220 * If the panel wasn't on, delay before accessing aux channel
1221 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001222 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001223 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001224 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001225 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001226
1227 return need_to_disable;
1228}
1229
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001230void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001231{
1232 if (is_edp(intel_dp)) {
1233 bool vdd = _edp_panel_vdd_on(intel_dp);
1234
1235 WARN(!vdd, "eDP VDD already requested on\n");
1236 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001237}
1238
Daniel Vetter4be73782014-01-17 14:39:48 +01001239static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001240{
Paulo Zanoni30add222012-10-26 19:05:45 -02001241 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001242 struct drm_i915_private *dev_priv = dev->dev_private;
1243 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001244 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001245
Rob Clark51fd3712013-11-19 12:10:12 -05001246 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Daniel Vettera0e99e62012-12-02 01:05:46 +01001247
Daniel Vetter4be73782014-01-17 14:39:48 +01001248 if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
Imre Deak4e6e1a52014-03-27 17:45:11 +02001249 struct intel_digital_port *intel_dig_port =
1250 dp_to_dig_port(intel_dp);
1251 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1252 enum intel_display_power_domain power_domain;
1253
Paulo Zanonib0665d52013-10-30 19:50:27 -02001254 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1255
Jesse Barnes453c5422013-03-28 09:55:41 -07001256 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001257 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001258
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001259 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1260 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001261
1262 I915_WRITE(pp_ctrl_reg, pp);
1263 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001264
Keith Packardbd943152011-09-18 23:09:52 -07001265 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001266 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1267 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001268
1269 if ((pp & POWER_TARGET_ON) == 0)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001270 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001271
Imre Deak4e6e1a52014-03-27 17:45:11 +02001272 power_domain = intel_display_port_power_domain(intel_encoder);
1273 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001274 }
1275}
1276
Daniel Vetter4be73782014-01-17 14:39:48 +01001277static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001278{
1279 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1280 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001281 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001282
Rob Clark51fd3712013-11-19 12:10:12 -05001283 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01001284 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05001285 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001286}
1287
Imre Deakaba86892014-07-30 15:57:31 +03001288static void edp_panel_vdd_schedule_off(struct intel_dp *intel_dp)
1289{
1290 unsigned long delay;
1291
1292 /*
1293 * Queue the timer to fire a long time from now (relative to the power
1294 * down delay) to keep the panel power up across a sequence of
1295 * operations.
1296 */
1297 delay = msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5);
1298 schedule_delayed_work(&intel_dp->panel_vdd_work, delay);
1299}
1300
Daniel Vetter4be73782014-01-17 14:39:48 +01001301static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001302{
Keith Packard97af61f572011-09-28 16:23:51 -07001303 if (!is_edp(intel_dp))
1304 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001305
Keith Packardbd943152011-09-18 23:09:52 -07001306 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001307
Keith Packardbd943152011-09-18 23:09:52 -07001308 intel_dp->want_panel_vdd = false;
1309
Imre Deakaba86892014-07-30 15:57:31 +03001310 if (sync)
Daniel Vetter4be73782014-01-17 14:39:48 +01001311 edp_panel_vdd_off_sync(intel_dp);
Imre Deakaba86892014-07-30 15:57:31 +03001312 else
1313 edp_panel_vdd_schedule_off(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001314}
1315
Daniel Vetter4be73782014-01-17 14:39:48 +01001316void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001317{
Paulo Zanoni30add222012-10-26 19:05:45 -02001318 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001319 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001320 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001321 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001322
Keith Packard97af61f572011-09-28 16:23:51 -07001323 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001324 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001325
1326 DRM_DEBUG_KMS("Turn eDP power on\n");
1327
Daniel Vetter4be73782014-01-17 14:39:48 +01001328 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001329 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001330 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001331 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001332
Daniel Vetter4be73782014-01-17 14:39:48 +01001333 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001334
Jani Nikulabf13e812013-09-06 07:40:05 +03001335 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001336 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001337 if (IS_GEN5(dev)) {
1338 /* ILK workaround: disable reset around power sequence */
1339 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001340 I915_WRITE(pp_ctrl_reg, pp);
1341 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001342 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001343
Keith Packard1c0ae802011-09-19 13:59:29 -07001344 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001345 if (!IS_GEN5(dev))
1346 pp |= PANEL_POWER_RESET;
1347
Jesse Barnes453c5422013-03-28 09:55:41 -07001348 I915_WRITE(pp_ctrl_reg, pp);
1349 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001350
Daniel Vetter4be73782014-01-17 14:39:48 +01001351 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001352 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001353
Keith Packard05ce1a42011-09-29 16:33:01 -07001354 if (IS_GEN5(dev)) {
1355 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001356 I915_WRITE(pp_ctrl_reg, pp);
1357 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001358 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001359}
1360
Daniel Vetter4be73782014-01-17 14:39:48 +01001361void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001362{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001363 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1364 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001365 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001366 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001367 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001368 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001369 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001370
Keith Packard97af61f572011-09-28 16:23:51 -07001371 if (!is_edp(intel_dp))
1372 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001373
Keith Packard99ea7122011-11-01 19:57:50 -07001374 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001375
Jani Nikula24f3e092014-03-17 16:43:36 +02001376 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1377
Jesse Barnes453c5422013-03-28 09:55:41 -07001378 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001379 /* We need to switch off panel power _and_ force vdd, for otherwise some
1380 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001381 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1382 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001383
Jani Nikulabf13e812013-09-06 07:40:05 +03001384 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001385
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001386 intel_dp->want_panel_vdd = false;
1387
Jesse Barnes453c5422013-03-28 09:55:41 -07001388 I915_WRITE(pp_ctrl_reg, pp);
1389 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001390
Paulo Zanonidce56b32013-12-19 14:29:40 -02001391 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001392 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001393
1394 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001395 power_domain = intel_display_port_power_domain(intel_encoder);
1396 intel_display_power_put(dev_priv, power_domain);
Jesse Barnes9934c132010-07-22 13:18:19 -07001397}
1398
Daniel Vetter4be73782014-01-17 14:39:48 +01001399void intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001400{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001401 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1402 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001403 struct drm_i915_private *dev_priv = dev->dev_private;
1404 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001405 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001406
Keith Packardf01eca22011-09-28 16:48:10 -07001407 if (!is_edp(intel_dp))
1408 return;
1409
Zhao Yakui28c97732009-10-09 11:39:41 +08001410 DRM_DEBUG_KMS("\n");
Jesse Barnesf7d23232014-03-31 11:13:56 -07001411
1412 intel_panel_enable_backlight(intel_dp->attached_connector);
1413
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001414 /*
1415 * If we enable the backlight right away following a panel power
1416 * on, we may see slight flicker as the panel syncs with the eDP
1417 * link. So delay a bit to make sure the image is solid before
1418 * allowing it to appear.
1419 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001420 wait_backlight_on(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001421 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001422 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001423
Jani Nikulabf13e812013-09-06 07:40:05 +03001424 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001425
1426 I915_WRITE(pp_ctrl_reg, pp);
1427 POSTING_READ(pp_ctrl_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001428}
1429
Daniel Vetter4be73782014-01-17 14:39:48 +01001430void intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001431{
Paulo Zanoni30add222012-10-26 19:05:45 -02001432 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001433 struct drm_i915_private *dev_priv = dev->dev_private;
1434 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001435 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001436
Keith Packardf01eca22011-09-28 16:48:10 -07001437 if (!is_edp(intel_dp))
1438 return;
1439
Zhao Yakui28c97732009-10-09 11:39:41 +08001440 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001441 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001442 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001443
Jani Nikulabf13e812013-09-06 07:40:05 +03001444 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001445
1446 I915_WRITE(pp_ctrl_reg, pp);
1447 POSTING_READ(pp_ctrl_reg);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001448 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001449
1450 edp_wait_backlight_off(intel_dp);
1451
1452 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001453}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001454
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001455static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001456{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001457 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1458 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1459 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001460 struct drm_i915_private *dev_priv = dev->dev_private;
1461 u32 dpa_ctl;
1462
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001463 assert_pipe_disabled(dev_priv,
1464 to_intel_crtc(crtc)->pipe);
1465
Jesse Barnesd240f202010-08-13 15:43:26 -07001466 DRM_DEBUG_KMS("\n");
1467 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001468 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1469 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1470
1471 /* We don't adjust intel_dp->DP while tearing down the link, to
1472 * facilitate link retraining (e.g. after hotplug). Hence clear all
1473 * enable bits here to ensure that we don't enable too much. */
1474 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1475 intel_dp->DP |= DP_PLL_ENABLE;
1476 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001477 POSTING_READ(DP_A);
1478 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001479}
1480
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001481static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001482{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001483 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1484 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1485 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001486 struct drm_i915_private *dev_priv = dev->dev_private;
1487 u32 dpa_ctl;
1488
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001489 assert_pipe_disabled(dev_priv,
1490 to_intel_crtc(crtc)->pipe);
1491
Jesse Barnesd240f202010-08-13 15:43:26 -07001492 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001493 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1494 "dp pll off, should be on\n");
1495 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1496
1497 /* We can't rely on the value tracked for the DP register in
1498 * intel_dp->DP because link_down must not change that (otherwise link
1499 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001500 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001501 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001502 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001503 udelay(200);
1504}
1505
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001506/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001507void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001508{
1509 int ret, i;
1510
1511 /* Should have a valid DPCD by this point */
1512 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1513 return;
1514
1515 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001516 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1517 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001518 if (ret != 1)
1519 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1520 } else {
1521 /*
1522 * When turning on, we need to retry for 1ms to give the sink
1523 * time to wake up.
1524 */
1525 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001526 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1527 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001528 if (ret == 1)
1529 break;
1530 msleep(1);
1531 }
1532 }
1533}
1534
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001535static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1536 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001537{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001538 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001539 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001540 struct drm_device *dev = encoder->base.dev;
1541 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001542 enum intel_display_power_domain power_domain;
1543 u32 tmp;
1544
1545 power_domain = intel_display_port_power_domain(encoder);
1546 if (!intel_display_power_enabled(dev_priv, power_domain))
1547 return false;
1548
1549 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001550
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001551 if (!(tmp & DP_PORT_EN))
1552 return false;
1553
Imre Deakbc7d38a2013-05-16 14:40:36 +03001554 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001555 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001556 } else if (IS_CHERRYVIEW(dev)) {
1557 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001558 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001559 *pipe = PORT_TO_PIPE(tmp);
1560 } else {
1561 u32 trans_sel;
1562 u32 trans_dp;
1563 int i;
1564
1565 switch (intel_dp->output_reg) {
1566 case PCH_DP_B:
1567 trans_sel = TRANS_DP_PORT_SEL_B;
1568 break;
1569 case PCH_DP_C:
1570 trans_sel = TRANS_DP_PORT_SEL_C;
1571 break;
1572 case PCH_DP_D:
1573 trans_sel = TRANS_DP_PORT_SEL_D;
1574 break;
1575 default:
1576 return true;
1577 }
1578
1579 for_each_pipe(i) {
1580 trans_dp = I915_READ(TRANS_DP_CTL(i));
1581 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1582 *pipe = i;
1583 return true;
1584 }
1585 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001586
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001587 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1588 intel_dp->output_reg);
1589 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001590
1591 return true;
1592}
1593
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001594static void intel_dp_get_config(struct intel_encoder *encoder,
1595 struct intel_crtc_config *pipe_config)
1596{
1597 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001598 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001599 struct drm_device *dev = encoder->base.dev;
1600 struct drm_i915_private *dev_priv = dev->dev_private;
1601 enum port port = dp_to_dig_port(intel_dp)->port;
1602 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001603 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001604
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001605 tmp = I915_READ(intel_dp->output_reg);
1606 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1607 pipe_config->has_audio = true;
1608
Xiong Zhang63000ef2013-06-28 12:59:06 +08001609 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08001610 if (tmp & DP_SYNC_HS_HIGH)
1611 flags |= DRM_MODE_FLAG_PHSYNC;
1612 else
1613 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001614
Xiong Zhang63000ef2013-06-28 12:59:06 +08001615 if (tmp & DP_SYNC_VS_HIGH)
1616 flags |= DRM_MODE_FLAG_PVSYNC;
1617 else
1618 flags |= DRM_MODE_FLAG_NVSYNC;
1619 } else {
1620 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1621 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1622 flags |= DRM_MODE_FLAG_PHSYNC;
1623 else
1624 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001625
Xiong Zhang63000ef2013-06-28 12:59:06 +08001626 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1627 flags |= DRM_MODE_FLAG_PVSYNC;
1628 else
1629 flags |= DRM_MODE_FLAG_NVSYNC;
1630 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001631
1632 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001633
Ville Syrjälä8c875fc2014-09-12 15:46:29 +03001634 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev) &&
1635 tmp & DP_COLOR_RANGE_16_235)
1636 pipe_config->limited_color_range = true;
1637
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001638 pipe_config->has_dp_encoder = true;
1639
1640 intel_dp_get_m_n(crtc, pipe_config);
1641
Ville Syrjälä18442d02013-09-13 16:00:08 +03001642 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001643 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1644 pipe_config->port_clock = 162000;
1645 else
1646 pipe_config->port_clock = 270000;
1647 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001648
1649 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1650 &pipe_config->dp_m_n);
1651
1652 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1653 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1654
Damien Lespiau241bfc32013-09-25 16:45:37 +01001655 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001656
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001657 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1658 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1659 /*
1660 * This is a big fat ugly hack.
1661 *
1662 * Some machines in UEFI boot mode provide us a VBT that has 18
1663 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1664 * unknown we fail to light up. Yet the same BIOS boots up with
1665 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1666 * max, not what it tells us to use.
1667 *
1668 * Note: This will still be broken if the eDP panel is not lit
1669 * up by the BIOS, and thus we can't get the mode at module
1670 * load.
1671 */
1672 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1673 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1674 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1675 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001676}
1677
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001678static bool is_edp_psr(struct intel_dp *intel_dp)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001679{
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001680 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001681}
1682
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001683static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1684{
1685 struct drm_i915_private *dev_priv = dev->dev_private;
1686
Ben Widawsky18b59922013-09-20 09:35:30 -07001687 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001688 return false;
1689
Ben Widawsky18b59922013-09-20 09:35:30 -07001690 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001691}
1692
1693static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1694 struct edp_vsc_psr *vsc_psr)
1695{
1696 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1697 struct drm_device *dev = dig_port->base.base.dev;
1698 struct drm_i915_private *dev_priv = dev->dev_private;
1699 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1700 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1701 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1702 uint32_t *data = (uint32_t *) vsc_psr;
1703 unsigned int i;
1704
1705 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1706 the video DIP being updated before program video DIP data buffer
1707 registers for DIP being updated. */
1708 I915_WRITE(ctl_reg, 0);
1709 POSTING_READ(ctl_reg);
1710
1711 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1712 if (i < sizeof(struct edp_vsc_psr))
1713 I915_WRITE(data_reg + i, *data++);
1714 else
1715 I915_WRITE(data_reg + i, 0);
1716 }
1717
1718 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1719 POSTING_READ(ctl_reg);
1720}
1721
1722static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1723{
1724 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1725 struct drm_i915_private *dev_priv = dev->dev_private;
1726 struct edp_vsc_psr psr_vsc;
1727
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001728 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1729 memset(&psr_vsc, 0, sizeof(psr_vsc));
1730 psr_vsc.sdp_header.HB0 = 0;
1731 psr_vsc.sdp_header.HB1 = 0x7;
1732 psr_vsc.sdp_header.HB2 = 0x2;
1733 psr_vsc.sdp_header.HB3 = 0x8;
1734 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1735
1736 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001737 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001738 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001739}
1740
1741static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1742{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001743 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1744 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001745 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001746 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001747 int precharge = 0x3;
1748 int msg_size = 5; /* Header(4) + Message(1) */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001749 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001750
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001751 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
1752
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001753 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
1754 only_standby = true;
1755
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001756 /* Enable PSR in sink */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001757 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001758 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1759 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001760 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02001761 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1762 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001763
1764 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001765 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1766 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1767 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001768 DP_AUX_CH_CTL_TIME_OUT_400us |
1769 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1770 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1771 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1772}
1773
1774static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1775{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001776 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1777 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001778 struct drm_i915_private *dev_priv = dev->dev_private;
1779 uint32_t max_sleep_time = 0x1f;
1780 uint32_t idle_frames = 1;
1781 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001782 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001783 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001784
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001785 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
1786 only_standby = true;
1787
1788 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001789 val |= EDP_PSR_LINK_STANDBY;
1790 val |= EDP_PSR_TP2_TP3_TIME_0us;
1791 val |= EDP_PSR_TP1_TIME_0us;
1792 val |= EDP_PSR_SKIP_AUX_EXIT;
Rodrigo Vivi82c56252014-06-12 10:16:42 -07001793 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001794 } else
1795 val |= EDP_PSR_LINK_DISABLE;
1796
Ben Widawsky18b59922013-09-20 09:35:30 -07001797 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08001798 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001799 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1800 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1801 EDP_PSR_ENABLE);
1802}
1803
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001804static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1805{
1806 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1807 struct drm_device *dev = dig_port->base.base.dev;
1808 struct drm_i915_private *dev_priv = dev->dev_private;
1809 struct drm_crtc *crtc = dig_port->base.base.crtc;
1810 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001811
Daniel Vetterf0355c42014-07-11 10:30:15 -07001812 lockdep_assert_held(&dev_priv->psr.lock);
Daniel Vetterf0355c42014-07-11 10:30:15 -07001813 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
1814 WARN_ON(!drm_modeset_is_locked(&crtc->mutex));
1815
Rodrigo Vivia031d702013-10-03 16:15:06 -03001816 dev_priv->psr.source_ok = false;
1817
Daniel Vetter9ca15302014-07-11 10:30:16 -07001818 if (IS_HASWELL(dev) && dig_port->port != PORT_A) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001819 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001820 return false;
1821 }
1822
Jani Nikulad330a952014-01-21 11:24:25 +02001823 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001824 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001825 return false;
1826 }
1827
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07001828 /* Below limitations aren't valid for Broadwell */
1829 if (IS_BROADWELL(dev))
1830 goto out;
1831
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001832 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1833 S3D_ENABLE) {
1834 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001835 return false;
1836 }
1837
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001838 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001839 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001840 return false;
1841 }
1842
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07001843 out:
Rodrigo Vivia031d702013-10-03 16:15:06 -03001844 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001845 return true;
1846}
1847
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001848static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001849{
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001850 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1851 struct drm_device *dev = intel_dig_port->base.base.dev;
1852 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001853
Daniel Vetter36383792014-07-11 10:30:13 -07001854 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
1855 WARN_ON(dev_priv->psr.active);
Daniel Vetterf0355c42014-07-11 10:30:15 -07001856 lockdep_assert_held(&dev_priv->psr.lock);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001857
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001858 /* Enable PSR on the panel */
1859 intel_edp_psr_enable_sink(intel_dp);
1860
1861 /* Enable PSR on the host */
1862 intel_edp_psr_enable_source(intel_dp);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001863
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001864 dev_priv->psr.active = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001865}
1866
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001867void intel_edp_psr_enable(struct intel_dp *intel_dp)
1868{
1869 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07001870 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001871
Rodrigo Vivi4704c572014-06-12 10:16:38 -07001872 if (!HAS_PSR(dev)) {
1873 DRM_DEBUG_KMS("PSR not supported on this platform\n");
1874 return;
1875 }
1876
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001877 if (!is_edp_psr(intel_dp)) {
1878 DRM_DEBUG_KMS("PSR not supported by this panel\n");
1879 return;
1880 }
1881
Daniel Vetterf0355c42014-07-11 10:30:15 -07001882 mutex_lock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07001883 if (dev_priv->psr.enabled) {
1884 DRM_DEBUG_KMS("PSR already in use\n");
Daniel Vetterf0355c42014-07-11 10:30:15 -07001885 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07001886 return;
1887 }
1888
Daniel Vetter9ca15302014-07-11 10:30:16 -07001889 dev_priv->psr.busy_frontbuffer_bits = 0;
1890
Rodrigo Vivi16487252014-06-12 10:16:39 -07001891 /* Setup PSR once */
1892 intel_edp_psr_setup(intel_dp);
1893
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001894 if (intel_edp_psr_match_conditions(intel_dp))
Daniel Vetter9ca15302014-07-11 10:30:16 -07001895 dev_priv->psr.enabled = intel_dp;
Daniel Vetterf0355c42014-07-11 10:30:15 -07001896 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001897}
1898
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001899void intel_edp_psr_disable(struct intel_dp *intel_dp)
1900{
1901 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1902 struct drm_i915_private *dev_priv = dev->dev_private;
1903
Daniel Vetterf0355c42014-07-11 10:30:15 -07001904 mutex_lock(&dev_priv->psr.lock);
1905 if (!dev_priv->psr.enabled) {
1906 mutex_unlock(&dev_priv->psr.lock);
1907 return;
1908 }
1909
Daniel Vetter36383792014-07-11 10:30:13 -07001910 if (dev_priv->psr.active) {
1911 I915_WRITE(EDP_PSR_CTL(dev),
1912 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001913
Daniel Vetter36383792014-07-11 10:30:13 -07001914 /* Wait till PSR is idle */
1915 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
1916 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1917 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1918
1919 dev_priv->psr.active = false;
1920 } else {
1921 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
1922 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001923
Daniel Vetter2807cf62014-07-11 10:30:11 -07001924 dev_priv->psr.enabled = NULL;
Daniel Vetterf0355c42014-07-11 10:30:15 -07001925 mutex_unlock(&dev_priv->psr.lock);
Daniel Vetter9ca15302014-07-11 10:30:16 -07001926
1927 cancel_delayed_work_sync(&dev_priv->psr.work);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001928}
1929
Daniel Vetterf02a3262014-06-16 19:51:21 +02001930static void intel_edp_psr_work(struct work_struct *work)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001931{
1932 struct drm_i915_private *dev_priv =
1933 container_of(work, typeof(*dev_priv), psr.work.work);
Daniel Vetter2807cf62014-07-11 10:30:11 -07001934 struct intel_dp *intel_dp = dev_priv->psr.enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001935
Daniel Vetterf0355c42014-07-11 10:30:15 -07001936 mutex_lock(&dev_priv->psr.lock);
1937 intel_dp = dev_priv->psr.enabled;
1938
Daniel Vetter2807cf62014-07-11 10:30:11 -07001939 if (!intel_dp)
Daniel Vetterf0355c42014-07-11 10:30:15 -07001940 goto unlock;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001941
Daniel Vetter9ca15302014-07-11 10:30:16 -07001942 /*
1943 * The delayed work can race with an invalidate hence we need to
1944 * recheck. Since psr_flush first clears this and then reschedules we
1945 * won't ever miss a flush when bailing out here.
1946 */
1947 if (dev_priv->psr.busy_frontbuffer_bits)
1948 goto unlock;
1949
1950 intel_edp_psr_do_enable(intel_dp);
Daniel Vetterf0355c42014-07-11 10:30:15 -07001951unlock:
1952 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001953}
1954
Daniel Vetter9ca15302014-07-11 10:30:16 -07001955static void intel_edp_psr_do_exit(struct drm_device *dev)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001956{
1957 struct drm_i915_private *dev_priv = dev->dev_private;
1958
Daniel Vetter36383792014-07-11 10:30:13 -07001959 if (dev_priv->psr.active) {
1960 u32 val = I915_READ(EDP_PSR_CTL(dev));
1961
1962 WARN_ON(!(val & EDP_PSR_ENABLE));
1963
1964 I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);
1965
1966 dev_priv->psr.active = false;
1967 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001968
Daniel Vetter9ca15302014-07-11 10:30:16 -07001969}
1970
1971void intel_edp_psr_invalidate(struct drm_device *dev,
1972 unsigned frontbuffer_bits)
1973{
1974 struct drm_i915_private *dev_priv = dev->dev_private;
1975 struct drm_crtc *crtc;
1976 enum pipe pipe;
1977
Daniel Vetter9ca15302014-07-11 10:30:16 -07001978 mutex_lock(&dev_priv->psr.lock);
1979 if (!dev_priv->psr.enabled) {
1980 mutex_unlock(&dev_priv->psr.lock);
1981 return;
1982 }
1983
1984 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
1985 pipe = to_intel_crtc(crtc)->pipe;
1986
1987 intel_edp_psr_do_exit(dev);
1988
1989 frontbuffer_bits &= INTEL_FRONTBUFFER_ALL_MASK(pipe);
1990
1991 dev_priv->psr.busy_frontbuffer_bits |= frontbuffer_bits;
1992 mutex_unlock(&dev_priv->psr.lock);
1993}
1994
1995void intel_edp_psr_flush(struct drm_device *dev,
1996 unsigned frontbuffer_bits)
1997{
1998 struct drm_i915_private *dev_priv = dev->dev_private;
1999 struct drm_crtc *crtc;
2000 enum pipe pipe;
2001
Daniel Vetter9ca15302014-07-11 10:30:16 -07002002 mutex_lock(&dev_priv->psr.lock);
2003 if (!dev_priv->psr.enabled) {
2004 mutex_unlock(&dev_priv->psr.lock);
2005 return;
2006 }
2007
2008 crtc = dp_to_dig_port(dev_priv->psr.enabled)->base.base.crtc;
2009 pipe = to_intel_crtc(crtc)->pipe;
2010 dev_priv->psr.busy_frontbuffer_bits &= ~frontbuffer_bits;
2011
2012 /*
2013 * On Haswell sprite plane updates don't result in a psr invalidating
2014 * signal in the hardware. Which means we need to manually fake this in
2015 * software for all flushes, not just when we've seen a preceding
2016 * invalidation through frontbuffer rendering.
2017 */
2018 if (IS_HASWELL(dev) &&
2019 (frontbuffer_bits & INTEL_FRONTBUFFER_SPRITE(pipe)))
2020 intel_edp_psr_do_exit(dev);
2021
2022 if (!dev_priv->psr.active && !dev_priv->psr.busy_frontbuffer_bits)
2023 schedule_delayed_work(&dev_priv->psr.work,
2024 msecs_to_jiffies(100));
Daniel Vetterf0355c42014-07-11 10:30:15 -07002025 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002026}
2027
2028void intel_edp_psr_init(struct drm_device *dev)
2029{
2030 struct drm_i915_private *dev_priv = dev->dev_private;
2031
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002032 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
Daniel Vetterf0355c42014-07-11 10:30:15 -07002033 mutex_init(&dev_priv->psr.lock);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07002034}
2035
Daniel Vettere8cb4552012-07-01 13:05:48 +02002036static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002037{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002038 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002039 enum port port = dp_to_dig_port(intel_dp)->port;
2040 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02002041
2042 /* Make sure the panel is off before trying to change the mode. But also
2043 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02002044 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002045 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02002046 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01002047 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02002048
2049 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03002050 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02002051 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07002052}
2053
Ville Syrjälä49277c32014-03-31 18:21:26 +03002054static void g4x_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002055{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002056 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03002057 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002058
Ville Syrjälä49277c32014-03-31 18:21:26 +03002059 if (port != PORT_A)
2060 return;
2061
2062 intel_dp_link_down(intel_dp);
2063 ironlake_edp_pll_off(intel_dp);
2064}
2065
2066static void vlv_post_disable_dp(struct intel_encoder *encoder)
2067{
2068 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2069
2070 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002071}
2072
Ville Syrjälä580d3812014-04-09 13:29:00 +03002073static void chv_post_disable_dp(struct intel_encoder *encoder)
2074{
2075 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2076 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2077 struct drm_device *dev = encoder->base.dev;
2078 struct drm_i915_private *dev_priv = dev->dev_private;
2079 struct intel_crtc *intel_crtc =
2080 to_intel_crtc(encoder->base.crtc);
2081 enum dpio_channel ch = vlv_dport_to_channel(dport);
2082 enum pipe pipe = intel_crtc->pipe;
2083 u32 val;
2084
2085 intel_dp_link_down(intel_dp);
2086
2087 mutex_lock(&dev_priv->dpio_lock);
2088
2089 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002090 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002091 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002092 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002093
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002094 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2095 val |= CHV_PCS_REQ_SOFTRESET_EN;
2096 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2097
2098 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002099 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002100 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2101
2102 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2103 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2104 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002105
2106 mutex_unlock(&dev_priv->dpio_lock);
2107}
2108
Daniel Vettere8cb4552012-07-01 13:05:48 +02002109static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002110{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002111 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2112 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002113 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002114 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002115
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002116 if (WARN_ON(dp_reg & DP_PORT_EN))
2117 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002118
Jani Nikula24f3e092014-03-17 16:43:36 +02002119 intel_edp_panel_vdd_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002120 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2121 intel_dp_start_link_train(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002122 intel_edp_panel_on(intel_dp);
2123 edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002124 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002125 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002126}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002127
Jani Nikulaecff4f32013-09-06 07:38:29 +03002128static void g4x_enable_dp(struct intel_encoder *encoder)
2129{
Jani Nikula828f5c62013-09-05 16:44:45 +03002130 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2131
Jani Nikulaecff4f32013-09-06 07:38:29 +03002132 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002133 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002134}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002135
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002136static void vlv_enable_dp(struct intel_encoder *encoder)
2137{
Jani Nikula828f5c62013-09-05 16:44:45 +03002138 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2139
Daniel Vetter4be73782014-01-17 14:39:48 +01002140 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002141}
2142
Jani Nikulaecff4f32013-09-06 07:38:29 +03002143static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002144{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002145 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002146 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002147
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002148 intel_dp_prepare(encoder);
2149
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002150 /* Only ilk+ has port A */
2151 if (dport->port == PORT_A) {
2152 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002153 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002154 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002155}
2156
2157static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2158{
2159 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2160 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002161 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002162 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002163 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002164 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002165 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03002166 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002167 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002168
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002169 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002170
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002171 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002172 val = 0;
2173 if (pipe)
2174 val |= (1<<21);
2175 else
2176 val &= ~(1<<21);
2177 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002178 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2179 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2180 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002181
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002182 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002183
Imre Deak2cac6132014-01-30 16:50:42 +02002184 if (is_edp(intel_dp)) {
2185 /* init power sequencer on this pipe and port */
2186 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2187 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2188 &power_seq);
2189 }
Jani Nikulabf13e812013-09-06 07:40:05 +03002190
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002191 intel_enable_dp(encoder);
2192
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002193 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002194}
2195
Jani Nikulaecff4f32013-09-06 07:38:29 +03002196static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002197{
2198 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2199 struct drm_device *dev = encoder->base.dev;
2200 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002201 struct intel_crtc *intel_crtc =
2202 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002203 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002204 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002205
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002206 intel_dp_prepare(encoder);
2207
Jesse Barnes89b667f2013-04-18 14:51:36 -07002208 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002209 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002210 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002211 DPIO_PCS_TX_LANE2_RESET |
2212 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002213 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002214 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2215 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2216 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2217 DPIO_PCS_CLK_SOFT_RESET);
2218
2219 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002220 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2221 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2222 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002223 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002224}
2225
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002226static void chv_pre_enable_dp(struct intel_encoder *encoder)
2227{
2228 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2229 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2230 struct drm_device *dev = encoder->base.dev;
2231 struct drm_i915_private *dev_priv = dev->dev_private;
2232 struct edp_power_seq power_seq;
2233 struct intel_crtc *intel_crtc =
2234 to_intel_crtc(encoder->base.crtc);
2235 enum dpio_channel ch = vlv_dport_to_channel(dport);
2236 int pipe = intel_crtc->pipe;
2237 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002238 u32 val;
2239
2240 mutex_lock(&dev_priv->dpio_lock);
2241
2242 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002243 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002244 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002245 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002246
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002247 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2248 val |= CHV_PCS_REQ_SOFTRESET_EN;
2249 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2250
2251 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002252 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002253 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2254
2255 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2256 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2257 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002258
2259 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002260 for (i = 0; i < 4; i++) {
2261 /* Set the latency optimal bit */
2262 data = (i == 1) ? 0x0 : 0x6;
2263 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2264 data << DPIO_FRC_LATENCY_SHFIT);
2265
2266 /* Set the upar bit */
2267 data = (i == 1) ? 0x0 : 0x1;
2268 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2269 data << DPIO_UPAR_SHIFT);
2270 }
2271
2272 /* Data lane stagger programming */
2273 /* FIXME: Fix up value only after power analysis */
2274
2275 mutex_unlock(&dev_priv->dpio_lock);
2276
2277 if (is_edp(intel_dp)) {
2278 /* init power sequencer on this pipe and port */
2279 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2280 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2281 &power_seq);
2282 }
2283
2284 intel_enable_dp(encoder);
2285
2286 vlv_wait_port_ready(dev_priv, dport);
2287}
2288
Ville Syrjälä9197c882014-04-09 13:29:05 +03002289static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2290{
2291 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2292 struct drm_device *dev = encoder->base.dev;
2293 struct drm_i915_private *dev_priv = dev->dev_private;
2294 struct intel_crtc *intel_crtc =
2295 to_intel_crtc(encoder->base.crtc);
2296 enum dpio_channel ch = vlv_dport_to_channel(dport);
2297 enum pipe pipe = intel_crtc->pipe;
2298 u32 val;
2299
2300 mutex_lock(&dev_priv->dpio_lock);
2301
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002302 /* program left/right clock distribution */
2303 if (pipe != PIPE_B) {
2304 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2305 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2306 if (ch == DPIO_CH0)
2307 val |= CHV_BUFLEFTENA1_FORCE;
2308 if (ch == DPIO_CH1)
2309 val |= CHV_BUFRIGHTENA1_FORCE;
2310 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2311 } else {
2312 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2313 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2314 if (ch == DPIO_CH0)
2315 val |= CHV_BUFLEFTENA2_FORCE;
2316 if (ch == DPIO_CH1)
2317 val |= CHV_BUFRIGHTENA2_FORCE;
2318 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2319 }
2320
Ville Syrjälä9197c882014-04-09 13:29:05 +03002321 /* program clock channel usage */
2322 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2323 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2324 if (pipe != PIPE_B)
2325 val &= ~CHV_PCS_USEDCLKCHANNEL;
2326 else
2327 val |= CHV_PCS_USEDCLKCHANNEL;
2328 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2329
2330 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2331 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2332 if (pipe != PIPE_B)
2333 val &= ~CHV_PCS_USEDCLKCHANNEL;
2334 else
2335 val |= CHV_PCS_USEDCLKCHANNEL;
2336 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2337
2338 /*
2339 * This a a bit weird since generally CL
2340 * matches the pipe, but here we need to
2341 * pick the CL based on the port.
2342 */
2343 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2344 if (pipe != PIPE_B)
2345 val &= ~CHV_CMN_USEDCLKCHANNEL;
2346 else
2347 val |= CHV_CMN_USEDCLKCHANNEL;
2348 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2349
2350 mutex_unlock(&dev_priv->dpio_lock);
2351}
2352
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002353/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002354 * Native read with retry for link status and receiver capability reads for
2355 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002356 *
2357 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2358 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002359 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002360static ssize_t
2361intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2362 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002363{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002364 ssize_t ret;
2365 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002366
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002367 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002368 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2369 if (ret == size)
2370 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002371 msleep(1);
2372 }
2373
Jani Nikula9d1a1032014-03-14 16:51:15 +02002374 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002375}
2376
2377/*
2378 * Fetch AUX CH registers 0x202 - 0x207 which contain
2379 * link status information
2380 */
2381static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002382intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002383{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002384 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2385 DP_LANE0_1_STATUS,
2386 link_status,
2387 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002388}
2389
Paulo Zanoni11002442014-06-13 18:45:41 -03002390/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002391static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002392intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002393{
Paulo Zanoni30add222012-10-26 19:05:45 -02002394 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002395 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002396
Paulo Zanoni9576c272014-06-13 18:45:40 -03002397 if (IS_VALLEYVIEW(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002398 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002399 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002400 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002401 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002402 return DP_TRAIN_VOLTAGE_SWING_1200;
2403 else
2404 return DP_TRAIN_VOLTAGE_SWING_800;
2405}
2406
2407static uint8_t
2408intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2409{
Paulo Zanoni30add222012-10-26 19:05:45 -02002410 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002411 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002412
Paulo Zanoni9576c272014-06-13 18:45:40 -03002413 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002414 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2415 case DP_TRAIN_VOLTAGE_SWING_400:
2416 return DP_TRAIN_PRE_EMPHASIS_9_5;
2417 case DP_TRAIN_VOLTAGE_SWING_600:
2418 return DP_TRAIN_PRE_EMPHASIS_6;
2419 case DP_TRAIN_VOLTAGE_SWING_800:
2420 return DP_TRAIN_PRE_EMPHASIS_3_5;
2421 case DP_TRAIN_VOLTAGE_SWING_1200:
2422 default:
2423 return DP_TRAIN_PRE_EMPHASIS_0;
2424 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002425 } else if (IS_VALLEYVIEW(dev)) {
2426 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2427 case DP_TRAIN_VOLTAGE_SWING_400:
2428 return DP_TRAIN_PRE_EMPHASIS_9_5;
2429 case DP_TRAIN_VOLTAGE_SWING_600:
2430 return DP_TRAIN_PRE_EMPHASIS_6;
2431 case DP_TRAIN_VOLTAGE_SWING_800:
2432 return DP_TRAIN_PRE_EMPHASIS_3_5;
2433 case DP_TRAIN_VOLTAGE_SWING_1200:
2434 default:
2435 return DP_TRAIN_PRE_EMPHASIS_0;
2436 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002437 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002438 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2439 case DP_TRAIN_VOLTAGE_SWING_400:
2440 return DP_TRAIN_PRE_EMPHASIS_6;
2441 case DP_TRAIN_VOLTAGE_SWING_600:
2442 case DP_TRAIN_VOLTAGE_SWING_800:
2443 return DP_TRAIN_PRE_EMPHASIS_3_5;
2444 default:
2445 return DP_TRAIN_PRE_EMPHASIS_0;
2446 }
2447 } else {
2448 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2449 case DP_TRAIN_VOLTAGE_SWING_400:
2450 return DP_TRAIN_PRE_EMPHASIS_6;
2451 case DP_TRAIN_VOLTAGE_SWING_600:
2452 return DP_TRAIN_PRE_EMPHASIS_6;
2453 case DP_TRAIN_VOLTAGE_SWING_800:
2454 return DP_TRAIN_PRE_EMPHASIS_3_5;
2455 case DP_TRAIN_VOLTAGE_SWING_1200:
2456 default:
2457 return DP_TRAIN_PRE_EMPHASIS_0;
2458 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002459 }
2460}
2461
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002462static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2463{
2464 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2465 struct drm_i915_private *dev_priv = dev->dev_private;
2466 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002467 struct intel_crtc *intel_crtc =
2468 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002469 unsigned long demph_reg_value, preemph_reg_value,
2470 uniqtranscale_reg_value;
2471 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002472 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002473 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002474
2475 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2476 case DP_TRAIN_PRE_EMPHASIS_0:
2477 preemph_reg_value = 0x0004000;
2478 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2479 case DP_TRAIN_VOLTAGE_SWING_400:
2480 demph_reg_value = 0x2B405555;
2481 uniqtranscale_reg_value = 0x552AB83A;
2482 break;
2483 case DP_TRAIN_VOLTAGE_SWING_600:
2484 demph_reg_value = 0x2B404040;
2485 uniqtranscale_reg_value = 0x5548B83A;
2486 break;
2487 case DP_TRAIN_VOLTAGE_SWING_800:
2488 demph_reg_value = 0x2B245555;
2489 uniqtranscale_reg_value = 0x5560B83A;
2490 break;
2491 case DP_TRAIN_VOLTAGE_SWING_1200:
2492 demph_reg_value = 0x2B405555;
2493 uniqtranscale_reg_value = 0x5598DA3A;
2494 break;
2495 default:
2496 return 0;
2497 }
2498 break;
2499 case DP_TRAIN_PRE_EMPHASIS_3_5:
2500 preemph_reg_value = 0x0002000;
2501 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2502 case DP_TRAIN_VOLTAGE_SWING_400:
2503 demph_reg_value = 0x2B404040;
2504 uniqtranscale_reg_value = 0x5552B83A;
2505 break;
2506 case DP_TRAIN_VOLTAGE_SWING_600:
2507 demph_reg_value = 0x2B404848;
2508 uniqtranscale_reg_value = 0x5580B83A;
2509 break;
2510 case DP_TRAIN_VOLTAGE_SWING_800:
2511 demph_reg_value = 0x2B404040;
2512 uniqtranscale_reg_value = 0x55ADDA3A;
2513 break;
2514 default:
2515 return 0;
2516 }
2517 break;
2518 case DP_TRAIN_PRE_EMPHASIS_6:
2519 preemph_reg_value = 0x0000000;
2520 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2521 case DP_TRAIN_VOLTAGE_SWING_400:
2522 demph_reg_value = 0x2B305555;
2523 uniqtranscale_reg_value = 0x5570B83A;
2524 break;
2525 case DP_TRAIN_VOLTAGE_SWING_600:
2526 demph_reg_value = 0x2B2B4040;
2527 uniqtranscale_reg_value = 0x55ADDA3A;
2528 break;
2529 default:
2530 return 0;
2531 }
2532 break;
2533 case DP_TRAIN_PRE_EMPHASIS_9_5:
2534 preemph_reg_value = 0x0006000;
2535 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2536 case DP_TRAIN_VOLTAGE_SWING_400:
2537 demph_reg_value = 0x1B405555;
2538 uniqtranscale_reg_value = 0x55ADDA3A;
2539 break;
2540 default:
2541 return 0;
2542 }
2543 break;
2544 default:
2545 return 0;
2546 }
2547
Chris Wilson0980a602013-07-26 19:57:35 +01002548 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002549 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2550 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2551 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002552 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002553 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2554 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2555 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2556 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002557 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002558
2559 return 0;
2560}
2561
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002562static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
2563{
2564 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2565 struct drm_i915_private *dev_priv = dev->dev_private;
2566 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2567 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002568 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002569 uint8_t train_set = intel_dp->train_set[0];
2570 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002571 enum pipe pipe = intel_crtc->pipe;
2572 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002573
2574 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2575 case DP_TRAIN_PRE_EMPHASIS_0:
2576 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2577 case DP_TRAIN_VOLTAGE_SWING_400:
2578 deemph_reg_value = 128;
2579 margin_reg_value = 52;
2580 break;
2581 case DP_TRAIN_VOLTAGE_SWING_600:
2582 deemph_reg_value = 128;
2583 margin_reg_value = 77;
2584 break;
2585 case DP_TRAIN_VOLTAGE_SWING_800:
2586 deemph_reg_value = 128;
2587 margin_reg_value = 102;
2588 break;
2589 case DP_TRAIN_VOLTAGE_SWING_1200:
2590 deemph_reg_value = 128;
2591 margin_reg_value = 154;
2592 /* FIXME extra to set for 1200 */
2593 break;
2594 default:
2595 return 0;
2596 }
2597 break;
2598 case DP_TRAIN_PRE_EMPHASIS_3_5:
2599 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2600 case DP_TRAIN_VOLTAGE_SWING_400:
2601 deemph_reg_value = 85;
2602 margin_reg_value = 78;
2603 break;
2604 case DP_TRAIN_VOLTAGE_SWING_600:
2605 deemph_reg_value = 85;
2606 margin_reg_value = 116;
2607 break;
2608 case DP_TRAIN_VOLTAGE_SWING_800:
2609 deemph_reg_value = 85;
2610 margin_reg_value = 154;
2611 break;
2612 default:
2613 return 0;
2614 }
2615 break;
2616 case DP_TRAIN_PRE_EMPHASIS_6:
2617 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2618 case DP_TRAIN_VOLTAGE_SWING_400:
2619 deemph_reg_value = 64;
2620 margin_reg_value = 104;
2621 break;
2622 case DP_TRAIN_VOLTAGE_SWING_600:
2623 deemph_reg_value = 64;
2624 margin_reg_value = 154;
2625 break;
2626 default:
2627 return 0;
2628 }
2629 break;
2630 case DP_TRAIN_PRE_EMPHASIS_9_5:
2631 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2632 case DP_TRAIN_VOLTAGE_SWING_400:
2633 deemph_reg_value = 43;
2634 margin_reg_value = 154;
2635 break;
2636 default:
2637 return 0;
2638 }
2639 break;
2640 default:
2641 return 0;
2642 }
2643
2644 mutex_lock(&dev_priv->dpio_lock);
2645
2646 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002647 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2648 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2649 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2650
2651 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2652 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2653 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002654
2655 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002656 for (i = 0; i < 4; i++) {
2657 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
2658 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
2659 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
2660 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
2661 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002662
2663 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002664 for (i = 0; i < 4; i++) {
2665 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
2666 val &= ~DPIO_SWING_MARGIN_MASK;
2667 val |= margin_reg_value << DPIO_SWING_MARGIN_SHIFT;
2668 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2669 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002670
2671 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002672 for (i = 0; i < 4; i++) {
2673 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2674 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
2675 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2676 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002677
2678 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
2679 == DP_TRAIN_PRE_EMPHASIS_0) &&
2680 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
2681 == DP_TRAIN_VOLTAGE_SWING_1200)) {
2682
2683 /*
2684 * The document said it needs to set bit 27 for ch0 and bit 26
2685 * for ch1. Might be a typo in the doc.
2686 * For now, for this unique transition scale selection, set bit
2687 * 27 for ch0 and ch1.
2688 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002689 for (i = 0; i < 4; i++) {
2690 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2691 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
2692 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2693 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002694
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002695 for (i = 0; i < 4; i++) {
2696 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
2697 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2698 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2699 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2700 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002701 }
2702
2703 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002704 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2705 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
2706 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2707
2708 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2709 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
2710 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002711
2712 /* LRC Bypass */
2713 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
2714 val |= DPIO_LRC_BYPASS;
2715 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
2716
2717 mutex_unlock(&dev_priv->dpio_lock);
2718
2719 return 0;
2720}
2721
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002722static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002723intel_get_adjust_train(struct intel_dp *intel_dp,
2724 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002725{
2726 uint8_t v = 0;
2727 uint8_t p = 0;
2728 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002729 uint8_t voltage_max;
2730 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002731
Jesse Barnes33a34e42010-09-08 12:42:02 -07002732 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002733 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2734 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002735
2736 if (this_v > v)
2737 v = this_v;
2738 if (this_p > p)
2739 p = this_p;
2740 }
2741
Keith Packard1a2eb462011-11-16 16:26:07 -08002742 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002743 if (v >= voltage_max)
2744 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002745
Keith Packard1a2eb462011-11-16 16:26:07 -08002746 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2747 if (p >= preemph_max)
2748 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002749
2750 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002751 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002752}
2753
2754static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002755intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002756{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002757 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002758
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002759 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002760 case DP_TRAIN_VOLTAGE_SWING_400:
2761 default:
2762 signal_levels |= DP_VOLTAGE_0_4;
2763 break;
2764 case DP_TRAIN_VOLTAGE_SWING_600:
2765 signal_levels |= DP_VOLTAGE_0_6;
2766 break;
2767 case DP_TRAIN_VOLTAGE_SWING_800:
2768 signal_levels |= DP_VOLTAGE_0_8;
2769 break;
2770 case DP_TRAIN_VOLTAGE_SWING_1200:
2771 signal_levels |= DP_VOLTAGE_1_2;
2772 break;
2773 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002774 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002775 case DP_TRAIN_PRE_EMPHASIS_0:
2776 default:
2777 signal_levels |= DP_PRE_EMPHASIS_0;
2778 break;
2779 case DP_TRAIN_PRE_EMPHASIS_3_5:
2780 signal_levels |= DP_PRE_EMPHASIS_3_5;
2781 break;
2782 case DP_TRAIN_PRE_EMPHASIS_6:
2783 signal_levels |= DP_PRE_EMPHASIS_6;
2784 break;
2785 case DP_TRAIN_PRE_EMPHASIS_9_5:
2786 signal_levels |= DP_PRE_EMPHASIS_9_5;
2787 break;
2788 }
2789 return signal_levels;
2790}
2791
Zhenyu Wange3421a12010-04-08 09:43:27 +08002792/* Gen6's DP voltage swing and pre-emphasis control */
2793static uint32_t
2794intel_gen6_edp_signal_levels(uint8_t train_set)
2795{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002796 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2797 DP_TRAIN_PRE_EMPHASIS_MASK);
2798 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002799 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002800 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2801 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2802 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2803 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002804 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002805 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2806 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002807 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002808 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2809 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002810 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002811 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2812 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002813 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002814 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2815 "0x%x\n", signal_levels);
2816 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002817 }
2818}
2819
Keith Packard1a2eb462011-11-16 16:26:07 -08002820/* Gen7's DP voltage swing and pre-emphasis control */
2821static uint32_t
2822intel_gen7_edp_signal_levels(uint8_t train_set)
2823{
2824 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2825 DP_TRAIN_PRE_EMPHASIS_MASK);
2826 switch (signal_levels) {
2827 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2828 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2829 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2830 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2831 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2832 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2833
2834 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2835 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2836 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2837 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2838
2839 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2840 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2841 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2842 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2843
2844 default:
2845 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2846 "0x%x\n", signal_levels);
2847 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2848 }
2849}
2850
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002851/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2852static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002853intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002854{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002855 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2856 DP_TRAIN_PRE_EMPHASIS_MASK);
2857 switch (signal_levels) {
2858 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2859 return DDI_BUF_EMP_400MV_0DB_HSW;
2860 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2861 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2862 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2863 return DDI_BUF_EMP_400MV_6DB_HSW;
2864 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2865 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002866
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002867 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2868 return DDI_BUF_EMP_600MV_0DB_HSW;
2869 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2870 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2871 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2872 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002873
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002874 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2875 return DDI_BUF_EMP_800MV_0DB_HSW;
2876 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2877 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2878 default:
2879 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2880 "0x%x\n", signal_levels);
2881 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002882 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002883}
2884
Paulo Zanonif0a34242012-12-06 16:51:50 -02002885/* Properly updates "DP" with the correct signal levels. */
2886static void
2887intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2888{
2889 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002890 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002891 struct drm_device *dev = intel_dig_port->base.base.dev;
2892 uint32_t signal_levels, mask;
2893 uint8_t train_set = intel_dp->train_set[0];
2894
Paulo Zanoni9576c272014-06-13 18:45:40 -03002895 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002896 signal_levels = intel_hsw_signal_levels(train_set);
2897 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002898 } else if (IS_CHERRYVIEW(dev)) {
2899 signal_levels = intel_chv_signal_levels(intel_dp);
2900 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002901 } else if (IS_VALLEYVIEW(dev)) {
2902 signal_levels = intel_vlv_signal_levels(intel_dp);
2903 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002904 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002905 signal_levels = intel_gen7_edp_signal_levels(train_set);
2906 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002907 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002908 signal_levels = intel_gen6_edp_signal_levels(train_set);
2909 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2910 } else {
2911 signal_levels = intel_gen4_signal_levels(train_set);
2912 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2913 }
2914
2915 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2916
2917 *DP = (*DP & ~mask) | signal_levels;
2918}
2919
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002920static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002921intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002922 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002923 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002924{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002925 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2926 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002927 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002928 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002929 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2930 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002931
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002932 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002933 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002934
2935 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2936 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2937 else
2938 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2939
2940 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2941 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2942 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002943 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2944
2945 break;
2946 case DP_TRAINING_PATTERN_1:
2947 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2948 break;
2949 case DP_TRAINING_PATTERN_2:
2950 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2951 break;
2952 case DP_TRAINING_PATTERN_3:
2953 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2954 break;
2955 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002956 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002957
Imre Deakbc7d38a2013-05-16 14:40:36 +03002958 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002959 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002960
2961 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2962 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002963 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002964 break;
2965 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002966 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002967 break;
2968 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002969 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002970 break;
2971 case DP_TRAINING_PATTERN_3:
2972 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002973 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002974 break;
2975 }
2976
2977 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002978 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002979
2980 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2981 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002982 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002983 break;
2984 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002985 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002986 break;
2987 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002988 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002989 break;
2990 case DP_TRAINING_PATTERN_3:
2991 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002992 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002993 break;
2994 }
2995 }
2996
Jani Nikula70aff662013-09-27 15:10:44 +03002997 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002998 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002999
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003000 buf[0] = dp_train_pat;
3001 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003002 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003003 /* don't write DP_TRAINING_LANEx_SET on disable */
3004 len = 1;
3005 } else {
3006 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
3007 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
3008 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03003009 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003010
Jani Nikula9d1a1032014-03-14 16:51:15 +02003011 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
3012 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03003013
3014 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003015}
3016
Jani Nikula70aff662013-09-27 15:10:44 +03003017static bool
3018intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
3019 uint8_t dp_train_pat)
3020{
Jani Nikula953d22e2013-10-04 15:08:47 +03003021 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03003022 intel_dp_set_signal_levels(intel_dp, DP);
3023 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
3024}
3025
3026static bool
3027intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03003028 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03003029{
3030 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3031 struct drm_device *dev = intel_dig_port->base.base.dev;
3032 struct drm_i915_private *dev_priv = dev->dev_private;
3033 int ret;
3034
3035 intel_get_adjust_train(intel_dp, link_status);
3036 intel_dp_set_signal_levels(intel_dp, DP);
3037
3038 I915_WRITE(intel_dp->output_reg, *DP);
3039 POSTING_READ(intel_dp->output_reg);
3040
Jani Nikula9d1a1032014-03-14 16:51:15 +02003041 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
3042 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03003043
3044 return ret == intel_dp->lane_count;
3045}
3046
Imre Deak3ab9c632013-05-03 12:57:41 +03003047static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
3048{
3049 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3050 struct drm_device *dev = intel_dig_port->base.base.dev;
3051 struct drm_i915_private *dev_priv = dev->dev_private;
3052 enum port port = intel_dig_port->port;
3053 uint32_t val;
3054
3055 if (!HAS_DDI(dev))
3056 return;
3057
3058 val = I915_READ(DP_TP_CTL(port));
3059 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
3060 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
3061 I915_WRITE(DP_TP_CTL(port), val);
3062
3063 /*
3064 * On PORT_A we can have only eDP in SST mode. There the only reason
3065 * we need to set idle transmission mode is to work around a HW issue
3066 * where we enable the pipe while not in idle link-training mode.
3067 * In this case there is requirement to wait for a minimum number of
3068 * idle patterns to be sent.
3069 */
3070 if (port == PORT_A)
3071 return;
3072
3073 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
3074 1))
3075 DRM_ERROR("Timed out waiting for DP idle patterns\n");
3076}
3077
Jesse Barnes33a34e42010-09-08 12:42:02 -07003078/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03003079void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003080intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003081{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003082 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03003083 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003084 int i;
3085 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003086 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003087 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003088 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003089
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003090 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003091 intel_ddi_prepare_link_retrain(encoder);
3092
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003093 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003094 link_config[0] = intel_dp->link_bw;
3095 link_config[1] = intel_dp->lane_count;
3096 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3097 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003098 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003099
3100 link_config[0] = 0;
3101 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003102 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003103
3104 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003105
Jani Nikula70aff662013-09-27 15:10:44 +03003106 /* clock recovery */
3107 if (!intel_dp_reset_link_train(intel_dp, &DP,
3108 DP_TRAINING_PATTERN_1 |
3109 DP_LINK_SCRAMBLING_DISABLE)) {
3110 DRM_ERROR("failed to enable link training\n");
3111 return;
3112 }
3113
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003114 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003115 voltage_tries = 0;
3116 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003117 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003118 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003119
Daniel Vettera7c96552012-10-18 10:15:30 +02003120 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003121 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3122 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003123 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003124 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003125
Daniel Vetter01916272012-10-18 10:15:25 +02003126 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003127 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003128 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003129 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003130
3131 /* Check to see if we've tried the max voltage */
3132 for (i = 0; i < intel_dp->lane_count; i++)
3133 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3134 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003135 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003136 ++loop_tries;
3137 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003138 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003139 break;
3140 }
Jani Nikula70aff662013-09-27 15:10:44 +03003141 intel_dp_reset_link_train(intel_dp, &DP,
3142 DP_TRAINING_PATTERN_1 |
3143 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003144 voltage_tries = 0;
3145 continue;
3146 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003147
3148 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003149 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003150 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003151 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003152 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003153 break;
3154 }
3155 } else
3156 voltage_tries = 0;
3157 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003158
Jani Nikula70aff662013-09-27 15:10:44 +03003159 /* Update training set as requested by target */
3160 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3161 DRM_ERROR("failed to update link training\n");
3162 break;
3163 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003164 }
3165
Jesse Barnes33a34e42010-09-08 12:42:02 -07003166 intel_dp->DP = DP;
3167}
3168
Paulo Zanonic19b0662012-10-15 15:51:41 -03003169void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003170intel_dp_complete_link_train(struct intel_dp *intel_dp)
3171{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003172 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003173 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003174 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003175 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3176
3177 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3178 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3179 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003180
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003181 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003182 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003183 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003184 DP_LINK_SCRAMBLING_DISABLE)) {
3185 DRM_ERROR("failed to start channel equalization\n");
3186 return;
3187 }
3188
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003189 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003190 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003191 channel_eq = false;
3192 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003193 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003194
Jesse Barnes37f80972011-01-05 14:45:24 -08003195 if (cr_tries > 5) {
3196 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003197 break;
3198 }
3199
Daniel Vettera7c96552012-10-18 10:15:30 +02003200 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003201 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3202 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003203 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003204 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003205
Jesse Barnes37f80972011-01-05 14:45:24 -08003206 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003207 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003208 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003209 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003210 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003211 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003212 cr_tries++;
3213 continue;
3214 }
3215
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003216 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003217 channel_eq = true;
3218 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003219 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003220
Jesse Barnes37f80972011-01-05 14:45:24 -08003221 /* Try 5 times, then try clock recovery if that fails */
3222 if (tries > 5) {
3223 intel_dp_link_down(intel_dp);
3224 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003225 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003226 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003227 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003228 tries = 0;
3229 cr_tries++;
3230 continue;
3231 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003232
Jani Nikula70aff662013-09-27 15:10:44 +03003233 /* Update training set as requested by target */
3234 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3235 DRM_ERROR("failed to update link training\n");
3236 break;
3237 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003238 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003239 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003240
Imre Deak3ab9c632013-05-03 12:57:41 +03003241 intel_dp_set_idle_link_train(intel_dp);
3242
3243 intel_dp->DP = DP;
3244
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003245 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003246 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003247
Imre Deak3ab9c632013-05-03 12:57:41 +03003248}
3249
3250void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3251{
Jani Nikula70aff662013-09-27 15:10:44 +03003252 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003253 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003254}
3255
3256static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003257intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003258{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003259 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003260 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003261 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003262 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003263 struct intel_crtc *intel_crtc =
3264 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003265 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003266
Daniel Vetterbc76e322014-05-20 22:46:50 +02003267 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003268 return;
3269
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003270 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003271 return;
3272
Zhao Yakui28c97732009-10-09 11:39:41 +08003273 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003274
Imre Deakbc7d38a2013-05-16 14:40:36 +03003275 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003276 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003277 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003278 } else {
3279 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003280 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003281 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003282 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003283
Daniel Vetter493a7082012-05-30 12:31:56 +02003284 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003285 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003286 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003287
Eric Anholt5bddd172010-11-18 09:32:59 +08003288 /* Hardware workaround: leaving our transcoder select
3289 * set to transcoder B while it's off will prevent the
3290 * corresponding HDMI output on transcoder A.
3291 *
3292 * Combine this with another hardware workaround:
3293 * transcoder select bit can only be cleared while the
3294 * port is enabled.
3295 */
3296 DP &= ~DP_PIPEB_SELECT;
3297 I915_WRITE(intel_dp->output_reg, DP);
3298
3299 /* Changes to enable or select take place the vblank
3300 * after being written.
3301 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003302 if (WARN_ON(crtc == NULL)) {
3303 /* We should never try to disable a port without a crtc
3304 * attached. For paranoia keep the code around for a
3305 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003306 POSTING_READ(intel_dp->output_reg);
3307 msleep(50);
3308 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003309 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003310 }
3311
Wu Fengguang832afda2011-12-09 20:42:21 +08003312 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003313 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3314 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003315 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003316}
3317
Keith Packard26d61aa2011-07-25 20:01:09 -07003318static bool
3319intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003320{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003321 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3322 struct drm_device *dev = dig_port->base.base.dev;
3323 struct drm_i915_private *dev_priv = dev->dev_private;
3324
Damien Lespiau577c7a52012-12-13 16:09:02 +00003325 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
3326
Jani Nikula9d1a1032014-03-14 16:51:15 +02003327 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3328 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003329 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003330
Damien Lespiau577c7a52012-12-13 16:09:02 +00003331 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
3332 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
3333 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
3334
Adam Jacksonedb39242012-09-18 10:58:49 -04003335 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3336 return false; /* DPCD not present */
3337
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003338 /* Check if the panel supports PSR */
3339 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003340 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003341 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3342 intel_dp->psr_dpcd,
3343 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003344 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3345 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003346 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003347 }
Jani Nikula50003932013-09-20 16:42:17 +03003348 }
3349
Todd Previte06ea66b2014-01-20 10:19:39 -07003350 /* Training Pattern 3 support */
3351 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3352 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3353 intel_dp->use_tps3 = true;
3354 DRM_DEBUG_KMS("Displayport TPS3 supported");
3355 } else
3356 intel_dp->use_tps3 = false;
3357
Adam Jacksonedb39242012-09-18 10:58:49 -04003358 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3359 DP_DWN_STRM_PORT_PRESENT))
3360 return true; /* native DP sink */
3361
3362 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3363 return true; /* no per-port downstream info */
3364
Jani Nikula9d1a1032014-03-14 16:51:15 +02003365 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3366 intel_dp->downstream_ports,
3367 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003368 return false; /* downstream port status fetch failed */
3369
3370 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003371}
3372
Adam Jackson0d198322012-05-14 16:05:47 -04003373static void
3374intel_dp_probe_oui(struct intel_dp *intel_dp)
3375{
3376 u8 buf[3];
3377
3378 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3379 return;
3380
Jani Nikula24f3e092014-03-17 16:43:36 +02003381 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003382
Jani Nikula9d1a1032014-03-14 16:51:15 +02003383 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003384 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3385 buf[0], buf[1], buf[2]);
3386
Jani Nikula9d1a1032014-03-14 16:51:15 +02003387 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003388 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3389 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003390
Daniel Vetter4be73782014-01-17 14:39:48 +01003391 edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04003392}
3393
Dave Airlie0e32b392014-05-02 14:02:48 +10003394static bool
3395intel_dp_probe_mst(struct intel_dp *intel_dp)
3396{
3397 u8 buf[1];
3398
3399 if (!intel_dp->can_mst)
3400 return false;
3401
3402 if (intel_dp->dpcd[DP_DPCD_REV] < 0x12)
3403 return false;
3404
3405 _edp_panel_vdd_on(intel_dp);
3406 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_MSTM_CAP, buf, 1)) {
3407 if (buf[0] & DP_MST_CAP) {
3408 DRM_DEBUG_KMS("Sink is MST capable\n");
3409 intel_dp->is_mst = true;
3410 } else {
3411 DRM_DEBUG_KMS("Sink is not MST capable\n");
3412 intel_dp->is_mst = false;
3413 }
3414 }
3415 edp_panel_vdd_off(intel_dp, false);
3416
3417 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3418 return intel_dp->is_mst;
3419}
3420
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003421int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3422{
3423 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3424 struct drm_device *dev = intel_dig_port->base.base.dev;
3425 struct intel_crtc *intel_crtc =
3426 to_intel_crtc(intel_dig_port->base.base.crtc);
3427 u8 buf[1];
3428
Jani Nikula9d1a1032014-03-14 16:51:15 +02003429 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003430 return -EAGAIN;
3431
3432 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
3433 return -ENOTTY;
3434
Jani Nikula9d1a1032014-03-14 16:51:15 +02003435 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3436 DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003437 return -EAGAIN;
3438
3439 /* Wait 2 vblanks to be sure we will have the correct CRC value */
3440 intel_wait_for_vblank(dev, intel_crtc->pipe);
3441 intel_wait_for_vblank(dev, intel_crtc->pipe);
3442
Jani Nikula9d1a1032014-03-14 16:51:15 +02003443 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003444 return -EAGAIN;
3445
Jani Nikula9d1a1032014-03-14 16:51:15 +02003446 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003447 return 0;
3448}
3449
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003450static bool
3451intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3452{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003453 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3454 DP_DEVICE_SERVICE_IRQ_VECTOR,
3455 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003456}
3457
Dave Airlie0e32b392014-05-02 14:02:48 +10003458static bool
3459intel_dp_get_sink_irq_esi(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3460{
3461 int ret;
3462
3463 ret = intel_dp_dpcd_read_wake(&intel_dp->aux,
3464 DP_SINK_COUNT_ESI,
3465 sink_irq_vector, 14);
3466 if (ret != 14)
3467 return false;
3468
3469 return true;
3470}
3471
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003472static void
3473intel_dp_handle_test_request(struct intel_dp *intel_dp)
3474{
3475 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003476 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003477}
3478
Dave Airlie0e32b392014-05-02 14:02:48 +10003479static int
3480intel_dp_check_mst_status(struct intel_dp *intel_dp)
3481{
3482 bool bret;
3483
3484 if (intel_dp->is_mst) {
3485 u8 esi[16] = { 0 };
3486 int ret = 0;
3487 int retry;
3488 bool handled;
3489 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3490go_again:
3491 if (bret == true) {
3492
3493 /* check link status - esi[10] = 0x200c */
3494 if (intel_dp->active_mst_links && !drm_dp_channel_eq_ok(&esi[10], intel_dp->lane_count)) {
3495 DRM_DEBUG_KMS("channel EQ not ok, retraining\n");
3496 intel_dp_start_link_train(intel_dp);
3497 intel_dp_complete_link_train(intel_dp);
3498 intel_dp_stop_link_train(intel_dp);
3499 }
3500
3501 DRM_DEBUG_KMS("got esi %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3502 ret = drm_dp_mst_hpd_irq(&intel_dp->mst_mgr, esi, &handled);
3503
3504 if (handled) {
3505 for (retry = 0; retry < 3; retry++) {
3506 int wret;
3507 wret = drm_dp_dpcd_write(&intel_dp->aux,
3508 DP_SINK_COUNT_ESI+1,
3509 &esi[1], 3);
3510 if (wret == 3) {
3511 break;
3512 }
3513 }
3514
3515 bret = intel_dp_get_sink_irq_esi(intel_dp, esi);
3516 if (bret == true) {
3517 DRM_DEBUG_KMS("got esi2 %02x %02x %02x\n", esi[0], esi[1], esi[2]);
3518 goto go_again;
3519 }
3520 } else
3521 ret = 0;
3522
3523 return ret;
3524 } else {
3525 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3526 DRM_DEBUG_KMS("failed to get ESI - device may have failed\n");
3527 intel_dp->is_mst = false;
3528 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
3529 /* send a hotplug event */
3530 drm_kms_helper_hotplug_event(intel_dig_port->base.base.dev);
3531 }
3532 }
3533 return -EINVAL;
3534}
3535
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003536/*
3537 * According to DP spec
3538 * 5.1.2:
3539 * 1. Read DPCD
3540 * 2. Configure link according to Receiver Capabilities
3541 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3542 * 4. Check link status on receipt of hot-plug interrupt
3543 */
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003544void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003545intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003546{
Dave Airlie5b215bc2014-08-05 10:40:20 +10003547 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003548 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003549 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003550 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003551
Dave Airlie5b215bc2014-08-05 10:40:20 +10003552 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
3553
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003554 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003555 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003556
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003557 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003558 return;
3559
Imre Deak1a125d82014-08-18 14:42:46 +03003560 if (!to_intel_crtc(intel_encoder->base.crtc)->active)
3561 return;
3562
Keith Packard92fd8fd2011-07-25 19:50:10 -07003563 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003564 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003565 return;
3566 }
3567
Keith Packard92fd8fd2011-07-25 19:50:10 -07003568 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003569 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003570 return;
3571 }
3572
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003573 /* Try to read the source of the interrupt */
3574 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3575 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3576 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003577 drm_dp_dpcd_writeb(&intel_dp->aux,
3578 DP_DEVICE_SERVICE_IRQ_VECTOR,
3579 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003580
3581 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3582 intel_dp_handle_test_request(intel_dp);
3583 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3584 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3585 }
3586
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003587 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003588 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03003589 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003590 intel_dp_start_link_train(intel_dp);
3591 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003592 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003593 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003594}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003595
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003596/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003597static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003598intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003599{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003600 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003601 uint8_t type;
3602
3603 if (!intel_dp_get_dpcd(intel_dp))
3604 return connector_status_disconnected;
3605
3606 /* if there's no downstream port, we're done */
3607 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003608 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003609
3610 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003611 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3612 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003613 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003614
3615 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
3616 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003617 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003618
Adam Jackson23235172012-09-20 16:42:45 -04003619 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3620 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003621 }
3622
3623 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003624 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003625 return connector_status_connected;
3626
3627 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003628 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3629 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3630 if (type == DP_DS_PORT_TYPE_VGA ||
3631 type == DP_DS_PORT_TYPE_NON_EDID)
3632 return connector_status_unknown;
3633 } else {
3634 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3635 DP_DWN_STRM_PORT_TYPE_MASK;
3636 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3637 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3638 return connector_status_unknown;
3639 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003640
3641 /* Anything else is out of spec, warn and ignore */
3642 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003643 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003644}
3645
3646static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003647ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003648{
Paulo Zanoni30add222012-10-26 19:05:45 -02003649 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003650 struct drm_i915_private *dev_priv = dev->dev_private;
3651 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003652 enum drm_connector_status status;
3653
Chris Wilsonfe16d942011-02-12 10:29:38 +00003654 /* Can't disconnect eDP, but you can close the lid... */
3655 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02003656 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00003657 if (status == connector_status_unknown)
3658 status = connector_status_connected;
3659 return status;
3660 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003661
Damien Lespiau1b469632012-12-13 16:09:01 +00003662 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3663 return connector_status_disconnected;
3664
Keith Packard26d61aa2011-07-25 20:01:09 -07003665 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003666}
3667
Dave Airlie2a592be2014-09-01 16:58:12 +10003668static int g4x_digital_port_connected(struct drm_device *dev,
3669 struct intel_digital_port *intel_dig_port)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003670{
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003671 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson10f76a32012-05-11 18:01:32 +01003672 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003673
Todd Previte232a6ee2014-01-23 00:13:41 -07003674 if (IS_VALLEYVIEW(dev)) {
3675 switch (intel_dig_port->port) {
3676 case PORT_B:
3677 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3678 break;
3679 case PORT_C:
3680 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3681 break;
3682 case PORT_D:
3683 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3684 break;
3685 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10003686 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07003687 }
3688 } else {
3689 switch (intel_dig_port->port) {
3690 case PORT_B:
3691 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3692 break;
3693 case PORT_C:
3694 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3695 break;
3696 case PORT_D:
3697 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3698 break;
3699 default:
Dave Airlie2a592be2014-09-01 16:58:12 +10003700 return -EINVAL;
Todd Previte232a6ee2014-01-23 00:13:41 -07003701 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003702 }
3703
Chris Wilson10f76a32012-05-11 18:01:32 +01003704 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Dave Airlie2a592be2014-09-01 16:58:12 +10003705 return 0;
3706 return 1;
3707}
3708
3709static enum drm_connector_status
3710g4x_dp_detect(struct intel_dp *intel_dp)
3711{
3712 struct drm_device *dev = intel_dp_to_dev(intel_dp);
3713 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3714 int ret;
3715
3716 /* Can't disconnect eDP, but you can close the lid... */
3717 if (is_edp(intel_dp)) {
3718 enum drm_connector_status status;
3719
3720 status = intel_panel_detect(dev);
3721 if (status == connector_status_unknown)
3722 status = connector_status_connected;
3723 return status;
3724 }
3725
3726 ret = g4x_digital_port_connected(dev, intel_dig_port);
3727 if (ret == -EINVAL)
3728 return connector_status_unknown;
3729 else if (ret == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003730 return connector_status_disconnected;
3731
Keith Packard26d61aa2011-07-25 20:01:09 -07003732 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003733}
3734
Keith Packard8c241fe2011-09-28 16:38:44 -07003735static struct edid *
3736intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3737{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003738 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003739
Jani Nikula9cd300e2012-10-19 14:51:52 +03003740 /* use cached edid if we have one */
3741 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003742 /* invalid edid */
3743 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003744 return NULL;
3745
Jani Nikula55e9ede2013-10-01 10:38:54 +03003746 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003747 }
3748
Jani Nikula9cd300e2012-10-19 14:51:52 +03003749 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003750}
3751
3752static int
3753intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3754{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003755 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003756
Jani Nikula9cd300e2012-10-19 14:51:52 +03003757 /* use cached edid if we have one */
3758 if (intel_connector->edid) {
3759 /* invalid edid */
3760 if (IS_ERR(intel_connector->edid))
3761 return 0;
3762
3763 return intel_connector_update_modes(connector,
3764 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003765 }
3766
Jani Nikula9cd300e2012-10-19 14:51:52 +03003767 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003768}
3769
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003770static enum drm_connector_status
3771intel_dp_detect(struct drm_connector *connector, bool force)
3772{
3773 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003774 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3775 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003776 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003777 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003778 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02003779 enum intel_display_power_domain power_domain;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003780 struct edid *edid = NULL;
Dave Airlie0e32b392014-05-02 14:02:48 +10003781 bool ret;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003782
Imre Deak671dedd2014-03-05 16:20:53 +02003783 power_domain = intel_display_port_power_domain(intel_encoder);
3784 intel_display_power_get(dev_priv, power_domain);
3785
Chris Wilson164c8592013-07-20 20:27:08 +01003786 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03003787 connector->base.id, connector->name);
Chris Wilson164c8592013-07-20 20:27:08 +01003788
Dave Airlie0e32b392014-05-02 14:02:48 +10003789 if (intel_dp->is_mst) {
3790 /* MST devices are disconnected from a monitor POV */
3791 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3792 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3793 status = connector_status_disconnected;
3794 goto out;
3795 }
3796
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003797 intel_dp->has_audio = false;
3798
3799 if (HAS_PCH_SPLIT(dev))
3800 status = ironlake_dp_detect(intel_dp);
3801 else
3802 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003803
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003804 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003805 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003806
Adam Jackson0d198322012-05-14 16:05:47 -04003807 intel_dp_probe_oui(intel_dp);
3808
Dave Airlie0e32b392014-05-02 14:02:48 +10003809 ret = intel_dp_probe_mst(intel_dp);
3810 if (ret) {
3811 /* if we are in MST mode then this connector
3812 won't appear connected or have anything with EDID on it */
3813 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3814 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
3815 status = connector_status_disconnected;
3816 goto out;
3817 }
3818
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003819 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3820 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003821 } else {
Jani Nikula0b998362014-03-14 16:51:17 +02003822 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003823 if (edid) {
3824 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003825 kfree(edid);
3826 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003827 }
3828
Paulo Zanonid63885d2012-10-26 19:05:49 -02003829 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3830 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003831 status = connector_status_connected;
3832
3833out:
Imre Deak671dedd2014-03-05 16:20:53 +02003834 intel_display_power_put(dev_priv, power_domain);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003835 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003836}
3837
3838static int intel_dp_get_modes(struct drm_connector *connector)
3839{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003840 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003841 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3842 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03003843 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003844 struct drm_device *dev = connector->dev;
Imre Deak671dedd2014-03-05 16:20:53 +02003845 struct drm_i915_private *dev_priv = dev->dev_private;
3846 enum intel_display_power_domain power_domain;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003847 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003848
3849 /* We should parse the EDID data and find out if it has an audio sink
3850 */
3851
Imre Deak671dedd2014-03-05 16:20:53 +02003852 power_domain = intel_display_port_power_domain(intel_encoder);
3853 intel_display_power_get(dev_priv, power_domain);
3854
Jani Nikula0b998362014-03-14 16:51:17 +02003855 ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
Imre Deak671dedd2014-03-05 16:20:53 +02003856 intel_display_power_put(dev_priv, power_domain);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003857 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003858 return ret;
3859
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003860 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003861 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003862 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003863 mode = drm_mode_duplicate(dev,
3864 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003865 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003866 drm_mode_probed_add(connector, mode);
3867 return 1;
3868 }
3869 }
3870 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003871}
3872
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003873static bool
3874intel_dp_detect_audio(struct drm_connector *connector)
3875{
3876 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003877 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3878 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3879 struct drm_device *dev = connector->dev;
3880 struct drm_i915_private *dev_priv = dev->dev_private;
3881 enum intel_display_power_domain power_domain;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003882 struct edid *edid;
3883 bool has_audio = false;
3884
Imre Deak671dedd2014-03-05 16:20:53 +02003885 power_domain = intel_display_port_power_domain(intel_encoder);
3886 intel_display_power_get(dev_priv, power_domain);
3887
Jani Nikula0b998362014-03-14 16:51:17 +02003888 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003889 if (edid) {
3890 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003891 kfree(edid);
3892 }
3893
Imre Deak671dedd2014-03-05 16:20:53 +02003894 intel_display_power_put(dev_priv, power_domain);
3895
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003896 return has_audio;
3897}
3898
Chris Wilsonf6849602010-09-19 09:29:33 +01003899static int
3900intel_dp_set_property(struct drm_connector *connector,
3901 struct drm_property *property,
3902 uint64_t val)
3903{
Chris Wilsone953fd72011-02-21 22:23:52 +00003904 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003905 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003906 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3907 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003908 int ret;
3909
Rob Clark662595d2012-10-11 20:36:04 -05003910 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003911 if (ret)
3912 return ret;
3913
Chris Wilson3f43c482011-05-12 22:17:24 +01003914 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003915 int i = val;
3916 bool has_audio;
3917
3918 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003919 return 0;
3920
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003921 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003922
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003923 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003924 has_audio = intel_dp_detect_audio(connector);
3925 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003926 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003927
3928 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003929 return 0;
3930
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003931 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003932 goto done;
3933 }
3934
Chris Wilsone953fd72011-02-21 22:23:52 +00003935 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003936 bool old_auto = intel_dp->color_range_auto;
3937 uint32_t old_range = intel_dp->color_range;
3938
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003939 switch (val) {
3940 case INTEL_BROADCAST_RGB_AUTO:
3941 intel_dp->color_range_auto = true;
3942 break;
3943 case INTEL_BROADCAST_RGB_FULL:
3944 intel_dp->color_range_auto = false;
3945 intel_dp->color_range = 0;
3946 break;
3947 case INTEL_BROADCAST_RGB_LIMITED:
3948 intel_dp->color_range_auto = false;
3949 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3950 break;
3951 default:
3952 return -EINVAL;
3953 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003954
3955 if (old_auto == intel_dp->color_range_auto &&
3956 old_range == intel_dp->color_range)
3957 return 0;
3958
Chris Wilsone953fd72011-02-21 22:23:52 +00003959 goto done;
3960 }
3961
Yuly Novikov53b41832012-10-26 12:04:00 +03003962 if (is_edp(intel_dp) &&
3963 property == connector->dev->mode_config.scaling_mode_property) {
3964 if (val == DRM_MODE_SCALE_NONE) {
3965 DRM_DEBUG_KMS("no scaling not supported\n");
3966 return -EINVAL;
3967 }
3968
3969 if (intel_connector->panel.fitting_mode == val) {
3970 /* the eDP scaling property is not changed */
3971 return 0;
3972 }
3973 intel_connector->panel.fitting_mode = val;
3974
3975 goto done;
3976 }
3977
Chris Wilsonf6849602010-09-19 09:29:33 +01003978 return -EINVAL;
3979
3980done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003981 if (intel_encoder->base.crtc)
3982 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003983
3984 return 0;
3985}
3986
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003987static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003988intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003989{
Jani Nikula1d508702012-10-19 14:51:49 +03003990 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003991
Jani Nikula9cd300e2012-10-19 14:51:52 +03003992 if (!IS_ERR_OR_NULL(intel_connector->edid))
3993 kfree(intel_connector->edid);
3994
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003995 /* Can't call is_edp() since the encoder may have been destroyed
3996 * already. */
3997 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003998 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003999
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004000 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08004001 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004002}
4003
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004004void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02004005{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004006 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
4007 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01004008 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02004009
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004010 drm_dp_aux_unregister(&intel_dp->aux);
Dave Airlie0e32b392014-05-02 14:02:48 +10004011 intel_dp_mst_encoder_cleanup(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004012 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07004013 if (is_edp(intel_dp)) {
4014 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Rob Clark51fd3712013-11-19 12:10:12 -05004015 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01004016 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05004017 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Clint Taylor01527b32014-07-07 13:01:46 -07004018 if (intel_dp->edp_notifier.notifier_call) {
4019 unregister_reboot_notifier(&intel_dp->edp_notifier);
4020 intel_dp->edp_notifier.notifier_call = NULL;
4021 }
Keith Packardbd943152011-09-18 23:09:52 -07004022 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02004023 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02004024}
4025
Imre Deak07f9cd02014-08-18 14:42:45 +03004026static void intel_dp_encoder_suspend(struct intel_encoder *intel_encoder)
4027{
4028 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
4029
4030 if (!is_edp(intel_dp))
4031 return;
4032
4033 edp_panel_vdd_off_sync(intel_dp);
4034}
4035
Imre Deak6d93c0c2014-07-31 14:03:36 +03004036static void intel_dp_encoder_reset(struct drm_encoder *encoder)
4037{
4038 intel_edp_panel_vdd_sanitize(to_intel_encoder(encoder));
4039}
4040
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004041static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02004042 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004043 .detect = intel_dp_detect,
4044 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01004045 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03004046 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004047};
4048
4049static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
4050 .get_modes = intel_dp_get_modes,
4051 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01004052 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004053};
4054
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004055static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Imre Deak6d93c0c2014-07-31 14:03:36 +03004056 .reset = intel_dp_encoder_reset,
Daniel Vetter24d05922010-08-20 18:08:28 +02004057 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004058};
4059
Dave Airlie0e32b392014-05-02 14:02:48 +10004060void
Eric Anholt21d40d32010-03-25 11:11:14 -07004061intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07004062{
Dave Airlie0e32b392014-05-02 14:02:48 +10004063 return;
Keith Packardc8110e52009-05-06 11:51:10 -07004064}
4065
Dave Airlie13cf5502014-06-18 11:29:35 +10004066bool
4067intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
4068{
4069 struct intel_dp *intel_dp = &intel_dig_port->dp;
Imre Deak1c767b32014-08-18 14:42:42 +03004070 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Dave Airlie0e32b392014-05-02 14:02:48 +10004071 struct drm_device *dev = intel_dig_port->base.base.dev;
4072 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak1c767b32014-08-18 14:42:42 +03004073 enum intel_display_power_domain power_domain;
4074 bool ret = true;
4075
Dave Airlie0e32b392014-05-02 14:02:48 +10004076 if (intel_dig_port->base.type != INTEL_OUTPUT_EDP)
4077 intel_dig_port->base.type = INTEL_OUTPUT_DISPLAYPORT;
Dave Airlie13cf5502014-06-18 11:29:35 +10004078
Dave Airlie0e32b392014-05-02 14:02:48 +10004079 DRM_DEBUG_KMS("got hpd irq on port %d - %s\n", intel_dig_port->port,
4080 long_hpd ? "long" : "short");
Dave Airlie13cf5502014-06-18 11:29:35 +10004081
Imre Deak1c767b32014-08-18 14:42:42 +03004082 power_domain = intel_display_port_power_domain(intel_encoder);
4083 intel_display_power_get(dev_priv, power_domain);
4084
Dave Airlie0e32b392014-05-02 14:02:48 +10004085 if (long_hpd) {
Dave Airlie2a592be2014-09-01 16:58:12 +10004086
4087 if (HAS_PCH_SPLIT(dev)) {
4088 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
4089 goto mst_fail;
4090 } else {
4091 if (g4x_digital_port_connected(dev, intel_dig_port) != 1)
4092 goto mst_fail;
4093 }
Dave Airlie0e32b392014-05-02 14:02:48 +10004094
4095 if (!intel_dp_get_dpcd(intel_dp)) {
4096 goto mst_fail;
4097 }
4098
4099 intel_dp_probe_oui(intel_dp);
4100
4101 if (!intel_dp_probe_mst(intel_dp))
4102 goto mst_fail;
4103
4104 } else {
4105 if (intel_dp->is_mst) {
Imre Deak1c767b32014-08-18 14:42:42 +03004106 if (intel_dp_check_mst_status(intel_dp) == -EINVAL)
Dave Airlie0e32b392014-05-02 14:02:48 +10004107 goto mst_fail;
4108 }
4109
4110 if (!intel_dp->is_mst) {
4111 /*
4112 * we'll check the link status via the normal hot plug path later -
4113 * but for short hpds we should check it now
4114 */
Dave Airlie5b215bc2014-08-05 10:40:20 +10004115 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Dave Airlie0e32b392014-05-02 14:02:48 +10004116 intel_dp_check_link_status(intel_dp);
Dave Airlie5b215bc2014-08-05 10:40:20 +10004117 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Dave Airlie0e32b392014-05-02 14:02:48 +10004118 }
4119 }
Imre Deak1c767b32014-08-18 14:42:42 +03004120 ret = false;
4121 goto put_power;
Dave Airlie0e32b392014-05-02 14:02:48 +10004122mst_fail:
4123 /* if we were in MST mode, and device is not there get out of MST mode */
4124 if (intel_dp->is_mst) {
4125 DRM_DEBUG_KMS("MST device may have disappeared %d vs %d\n", intel_dp->is_mst, intel_dp->mst_mgr.mst_state);
4126 intel_dp->is_mst = false;
4127 drm_dp_mst_topology_mgr_set_mst(&intel_dp->mst_mgr, intel_dp->is_mst);
4128 }
Imre Deak1c767b32014-08-18 14:42:42 +03004129put_power:
4130 intel_display_power_put(dev_priv, power_domain);
4131
4132 return ret;
Dave Airlie13cf5502014-06-18 11:29:35 +10004133}
4134
Zhenyu Wange3421a12010-04-08 09:43:27 +08004135/* Return which DP Port should be selected for Transcoder DP control */
4136int
Akshay Joshi0206e352011-08-16 15:34:10 -04004137intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08004138{
4139 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004140 struct intel_encoder *intel_encoder;
4141 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004142
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004143 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
4144 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01004145
Paulo Zanonifa90ece2012-10-26 19:05:44 -02004146 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
4147 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01004148 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08004149 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01004150
Zhenyu Wange3421a12010-04-08 09:43:27 +08004151 return -1;
4152}
4153
Zhao Yakui36e83a12010-06-12 14:32:21 +08004154/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004155bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004156{
4157 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03004158 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004159 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004160 static const short port_mapping[] = {
4161 [PORT_B] = PORT_IDPB,
4162 [PORT_C] = PORT_IDPC,
4163 [PORT_D] = PORT_IDPD,
4164 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08004165
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004166 if (port == PORT_A)
4167 return true;
4168
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004169 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08004170 return false;
4171
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004172 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
4173 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08004174
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02004175 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02004176 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
4177 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08004178 return true;
4179 }
4180 return false;
4181}
4182
Dave Airlie0e32b392014-05-02 14:02:48 +10004183void
Chris Wilsonf6849602010-09-19 09:29:33 +01004184intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
4185{
Yuly Novikov53b41832012-10-26 12:04:00 +03004186 struct intel_connector *intel_connector = to_intel_connector(connector);
4187
Chris Wilson3f43c482011-05-12 22:17:24 +01004188 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00004189 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004190 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03004191
4192 if (is_edp(intel_dp)) {
4193 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05004194 drm_object_attach_property(
4195 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03004196 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03004197 DRM_MODE_SCALE_ASPECT);
4198 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03004199 }
Chris Wilsonf6849602010-09-19 09:29:33 +01004200}
4201
Imre Deakdada1a92014-01-29 13:25:41 +02004202static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
4203{
4204 intel_dp->last_power_cycle = jiffies;
4205 intel_dp->last_power_on = jiffies;
4206 intel_dp->last_backlight_off = jiffies;
4207}
4208
Daniel Vetter67a54562012-10-20 20:57:45 +02004209static void
4210intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004211 struct intel_dp *intel_dp,
4212 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02004213{
4214 struct drm_i915_private *dev_priv = dev->dev_private;
4215 struct edp_power_seq cur, vbt, spec, final;
4216 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03004217 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07004218
4219 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004220 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07004221 pp_on_reg = PCH_PP_ON_DELAYS;
4222 pp_off_reg = PCH_PP_OFF_DELAYS;
4223 pp_div_reg = PCH_PP_DIVISOR;
4224 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004225 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4226
4227 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
4228 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4229 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4230 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004231 }
Daniel Vetter67a54562012-10-20 20:57:45 +02004232
4233 /* Workaround: Need to write PP_CONTROL with the unlock key as
4234 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004235 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03004236 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02004237
Jesse Barnes453c5422013-03-28 09:55:41 -07004238 pp_on = I915_READ(pp_on_reg);
4239 pp_off = I915_READ(pp_off_reg);
4240 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02004241
4242 /* Pull timing values out of registers */
4243 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
4244 PANEL_POWER_UP_DELAY_SHIFT;
4245
4246 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
4247 PANEL_LIGHT_ON_DELAY_SHIFT;
4248
4249 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
4250 PANEL_LIGHT_OFF_DELAY_SHIFT;
4251
4252 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
4253 PANEL_POWER_DOWN_DELAY_SHIFT;
4254
4255 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
4256 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
4257
4258 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4259 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
4260
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004261 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02004262
4263 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
4264 * our hw here, which are all in 100usec. */
4265 spec.t1_t3 = 210 * 10;
4266 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
4267 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
4268 spec.t10 = 500 * 10;
4269 /* This one is special and actually in units of 100ms, but zero
4270 * based in the hw (so we need to add 100 ms). But the sw vbt
4271 * table multiplies it with 1000 to make it in units of 100usec,
4272 * too. */
4273 spec.t11_t12 = (510 + 100) * 10;
4274
4275 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
4276 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
4277
4278 /* Use the max of the register settings and vbt. If both are
4279 * unset, fall back to the spec limits. */
4280#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
4281 spec.field : \
4282 max(cur.field, vbt.field))
4283 assign_final(t1_t3);
4284 assign_final(t8);
4285 assign_final(t9);
4286 assign_final(t10);
4287 assign_final(t11_t12);
4288#undef assign_final
4289
4290#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
4291 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4292 intel_dp->backlight_on_delay = get_delay(t8);
4293 intel_dp->backlight_off_delay = get_delay(t9);
4294 intel_dp->panel_power_down_delay = get_delay(t10);
4295 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4296#undef get_delay
4297
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004298 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4299 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4300 intel_dp->panel_power_cycle_delay);
4301
4302 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4303 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
4304
4305 if (out)
4306 *out = final;
4307}
4308
4309static void
4310intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4311 struct intel_dp *intel_dp,
4312 struct edp_power_seq *seq)
4313{
4314 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004315 u32 pp_on, pp_off, pp_div, port_sel = 0;
4316 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4317 int pp_on_reg, pp_off_reg, pp_div_reg;
4318
4319 if (HAS_PCH_SPLIT(dev)) {
4320 pp_on_reg = PCH_PP_ON_DELAYS;
4321 pp_off_reg = PCH_PP_OFF_DELAYS;
4322 pp_div_reg = PCH_PP_DIVISOR;
4323 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004324 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4325
4326 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4327 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4328 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004329 }
4330
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004331 /*
4332 * And finally store the new values in the power sequencer. The
4333 * backlight delays are set to 1 because we do manual waits on them. For
4334 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4335 * we'll end up waiting for the backlight off delay twice: once when we
4336 * do the manual sleep, and once when we disable the panel and wait for
4337 * the PP_STATUS bit to become zero.
4338 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004339 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004340 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4341 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004342 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004343 /* Compute the divisor for the pp clock, simply match the Bspec
4344 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004345 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004346 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004347 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4348
4349 /* Haswell doesn't have any port selection bits for the panel
4350 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004351 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004352 if (dp_to_dig_port(intel_dp)->port == PORT_B)
4353 port_sel = PANEL_PORT_SELECT_DPB_VLV;
4354 else
4355 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03004356 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
4357 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004358 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004359 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004360 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004361 }
4362
Jesse Barnes453c5422013-03-28 09:55:41 -07004363 pp_on |= port_sel;
4364
4365 I915_WRITE(pp_on_reg, pp_on);
4366 I915_WRITE(pp_off_reg, pp_off);
4367 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004368
Daniel Vetter67a54562012-10-20 20:57:45 +02004369 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004370 I915_READ(pp_on_reg),
4371 I915_READ(pp_off_reg),
4372 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004373}
4374
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304375void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4376{
4377 struct drm_i915_private *dev_priv = dev->dev_private;
4378 struct intel_encoder *encoder;
4379 struct intel_dp *intel_dp = NULL;
4380 struct intel_crtc_config *config = NULL;
4381 struct intel_crtc *intel_crtc = NULL;
4382 struct intel_connector *intel_connector = dev_priv->drrs.connector;
4383 u32 reg, val;
4384 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
4385
4386 if (refresh_rate <= 0) {
4387 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4388 return;
4389 }
4390
4391 if (intel_connector == NULL) {
4392 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
4393 return;
4394 }
4395
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004396 /*
4397 * FIXME: This needs proper synchronization with psr state. But really
4398 * hard to tell without seeing the user of this function of this code.
4399 * Check locking and ordering once that lands.
4400 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304401 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
4402 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
4403 return;
4404 }
4405
4406 encoder = intel_attached_encoder(&intel_connector->base);
4407 intel_dp = enc_to_intel_dp(&encoder->base);
4408 intel_crtc = encoder->new_crtc;
4409
4410 if (!intel_crtc) {
4411 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4412 return;
4413 }
4414
4415 config = &intel_crtc->config;
4416
4417 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
4418 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4419 return;
4420 }
4421
4422 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
4423 index = DRRS_LOW_RR;
4424
4425 if (index == intel_dp->drrs_state.refresh_rate_type) {
4426 DRM_DEBUG_KMS(
4427 "DRRS requested for previously set RR...ignoring\n");
4428 return;
4429 }
4430
4431 if (!intel_crtc->active) {
4432 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4433 return;
4434 }
4435
4436 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
4437 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
4438 val = I915_READ(reg);
4439 if (index > DRRS_HIGH_RR) {
4440 val |= PIPECONF_EDP_RR_MODE_SWITCH;
4441 intel_dp_set_m2_n2(intel_crtc, &config->dp_m2_n2);
4442 } else {
4443 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4444 }
4445 I915_WRITE(reg, val);
4446 }
4447
4448 /*
4449 * mutex taken to ensure that there is no race between differnt
4450 * drrs calls trying to update refresh rate. This scenario may occur
4451 * in future when idleness detection based DRRS in kernel and
4452 * possible calls from user space to set differnt RR are made.
4453 */
4454
4455 mutex_lock(&intel_dp->drrs_state.mutex);
4456
4457 intel_dp->drrs_state.refresh_rate_type = index;
4458
4459 mutex_unlock(&intel_dp->drrs_state.mutex);
4460
4461 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
4462}
4463
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304464static struct drm_display_mode *
4465intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
4466 struct intel_connector *intel_connector,
4467 struct drm_display_mode *fixed_mode)
4468{
4469 struct drm_connector *connector = &intel_connector->base;
4470 struct intel_dp *intel_dp = &intel_dig_port->dp;
4471 struct drm_device *dev = intel_dig_port->base.base.dev;
4472 struct drm_i915_private *dev_priv = dev->dev_private;
4473 struct drm_display_mode *downclock_mode = NULL;
4474
4475 if (INTEL_INFO(dev)->gen <= 6) {
4476 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
4477 return NULL;
4478 }
4479
4480 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
4481 DRM_INFO("VBT doesn't support DRRS\n");
4482 return NULL;
4483 }
4484
4485 downclock_mode = intel_find_panel_downclock
4486 (dev, fixed_mode, connector);
4487
4488 if (!downclock_mode) {
4489 DRM_INFO("DRRS not supported\n");
4490 return NULL;
4491 }
4492
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304493 dev_priv->drrs.connector = intel_connector;
4494
4495 mutex_init(&intel_dp->drrs_state.mutex);
4496
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304497 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
4498
4499 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
4500 DRM_INFO("seamless DRRS supported for eDP panel.\n");
4501 return downclock_mode;
4502}
4503
Imre Deakaba86892014-07-30 15:57:31 +03004504void intel_edp_panel_vdd_sanitize(struct intel_encoder *intel_encoder)
4505{
4506 struct drm_device *dev = intel_encoder->base.dev;
4507 struct drm_i915_private *dev_priv = dev->dev_private;
4508 struct intel_dp *intel_dp;
4509 enum intel_display_power_domain power_domain;
4510
4511 if (intel_encoder->type != INTEL_OUTPUT_EDP)
4512 return;
4513
4514 intel_dp = enc_to_intel_dp(&intel_encoder->base);
4515 if (!edp_have_panel_vdd(intel_dp))
4516 return;
4517 /*
4518 * The VDD bit needs a power domain reference, so if the bit is
4519 * already enabled when we boot or resume, grab this reference and
4520 * schedule a vdd off, so we don't hold on to the reference
4521 * indefinitely.
4522 */
4523 DRM_DEBUG_KMS("VDD left on by BIOS, adjusting state tracking\n");
4524 power_domain = intel_display_port_power_domain(intel_encoder);
4525 intel_display_power_get(dev_priv, power_domain);
4526
4527 edp_panel_vdd_schedule_off(intel_dp);
4528}
4529
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004530static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004531 struct intel_connector *intel_connector,
4532 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004533{
4534 struct drm_connector *connector = &intel_connector->base;
4535 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03004536 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4537 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004538 struct drm_i915_private *dev_priv = dev->dev_private;
4539 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304540 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004541 bool has_dpcd;
4542 struct drm_display_mode *scan;
4543 struct edid *edid;
4544
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304545 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
4546
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004547 if (!is_edp(intel_dp))
4548 return true;
4549
Imre Deakaba86892014-07-30 15:57:31 +03004550 intel_edp_panel_vdd_sanitize(intel_encoder);
Paulo Zanoni63635212014-04-22 19:55:42 -03004551
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004552 /* Cache DPCD and EDID for edp. */
Jani Nikula24f3e092014-03-17 16:43:36 +02004553 intel_edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004554 has_dpcd = intel_dp_get_dpcd(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004555 edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004556
4557 if (has_dpcd) {
4558 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
4559 dev_priv->no_aux_handshake =
4560 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
4561 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
4562 } else {
4563 /* if this fails, presume the device is a ghost */
4564 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004565 return false;
4566 }
4567
4568 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004569 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004570
Daniel Vetter060c8772014-03-21 23:22:35 +01004571 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02004572 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004573 if (edid) {
4574 if (drm_add_edid_modes(connector, edid)) {
4575 drm_mode_connector_update_edid_property(connector,
4576 edid);
4577 drm_edid_to_eld(connector, edid);
4578 } else {
4579 kfree(edid);
4580 edid = ERR_PTR(-EINVAL);
4581 }
4582 } else {
4583 edid = ERR_PTR(-ENOENT);
4584 }
4585 intel_connector->edid = edid;
4586
4587 /* prefer fixed mode from EDID if available */
4588 list_for_each_entry(scan, &connector->probed_modes, head) {
4589 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
4590 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304591 downclock_mode = intel_dp_drrs_init(
4592 intel_dig_port,
4593 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004594 break;
4595 }
4596 }
4597
4598 /* fallback to VBT if available for eDP */
4599 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
4600 fixed_mode = drm_mode_duplicate(dev,
4601 dev_priv->vbt.lfp_lvds_vbt_mode);
4602 if (fixed_mode)
4603 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
4604 }
Daniel Vetter060c8772014-03-21 23:22:35 +01004605 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004606
Clint Taylor01527b32014-07-07 13:01:46 -07004607 if (IS_VALLEYVIEW(dev)) {
4608 intel_dp->edp_notifier.notifier_call = edp_notify_handler;
4609 register_reboot_notifier(&intel_dp->edp_notifier);
4610 }
4611
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304612 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004613 intel_panel_setup_backlight(connector);
4614
4615 return true;
4616}
4617
Paulo Zanoni16c25532013-06-12 17:27:25 -03004618bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004619intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
4620 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004621{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004622 struct drm_connector *connector = &intel_connector->base;
4623 struct intel_dp *intel_dp = &intel_dig_port->dp;
4624 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4625 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004626 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02004627 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004628 struct edp_power_seq power_seq = { 0 };
Jani Nikula0b998362014-03-14 16:51:17 +02004629 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004630
Damien Lespiauec5b01d2014-01-21 13:35:39 +00004631 /* intel_dp vfuncs */
4632 if (IS_VALLEYVIEW(dev))
4633 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
4634 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4635 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
4636 else if (HAS_PCH_SPLIT(dev))
4637 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
4638 else
4639 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
4640
Damien Lespiau153b1102014-01-21 13:37:15 +00004641 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
4642
Daniel Vetter07679352012-09-06 22:15:42 +02004643 /* Preserve the current hw state. */
4644 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03004645 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00004646
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004647 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05304648 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004649 else
4650 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04004651
Imre Deakf7d24902013-05-08 13:14:05 +03004652 /*
4653 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
4654 * for DP the encoder type can be set by the caller to
4655 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
4656 */
4657 if (type == DRM_MODE_CONNECTOR_eDP)
4658 intel_encoder->type = INTEL_OUTPUT_EDP;
4659
Imre Deake7281ea2013-05-08 13:14:08 +03004660 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
4661 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
4662 port_name(port));
4663
Adam Jacksonb3295302010-07-16 14:46:28 -04004664 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004665 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
4666
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004667 connector->interlace_allowed = true;
4668 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08004669
Daniel Vetter66a92782012-07-12 20:08:18 +02004670 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01004671 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08004672
Chris Wilsondf0e9242010-09-09 16:20:55 +01004673 intel_connector_attach_encoder(intel_connector, intel_encoder);
Thomas Wood34ea3d32014-05-29 16:57:41 +01004674 drm_connector_register(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004675
Paulo Zanoniaffa9352012-11-23 15:30:39 -02004676 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004677 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
4678 else
4679 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02004680 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004681
Jani Nikula0b998362014-03-14 16:51:17 +02004682 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004683 switch (port) {
4684 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05004685 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004686 break;
4687 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05004688 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004689 break;
4690 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05004691 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004692 break;
4693 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05004694 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004695 break;
4696 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00004697 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004698 }
4699
Imre Deakdada1a92014-01-29 13:25:41 +02004700 if (is_edp(intel_dp)) {
4701 intel_dp_init_panel_power_timestamps(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004702 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Imre Deakdada1a92014-01-29 13:25:41 +02004703 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004704
Jani Nikula9d1a1032014-03-14 16:51:15 +02004705 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10004706
Dave Airlie0e32b392014-05-02 14:02:48 +10004707 /* init MST on ports that can support it */
4708 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
4709 if (port == PORT_B || port == PORT_C || port == PORT_D) {
4710 intel_dp_mst_encoder_init(intel_dig_port, intel_connector->base.base.id);
4711 }
4712 }
4713
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004714 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004715 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004716 if (is_edp(intel_dp)) {
4717 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Rob Clark51fd3712013-11-19 12:10:12 -05004718 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01004719 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05004720 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004721 }
Thomas Wood34ea3d32014-05-29 16:57:41 +01004722 drm_connector_unregister(connector);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004723 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03004724 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004725 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004726
Chris Wilsonf6849602010-09-19 09:29:33 +01004727 intel_dp_add_properties(intel_dp, connector);
4728
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004729 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
4730 * 0xd. Failure to do so will result in spurious interrupts being
4731 * generated on the port when a cable is not attached.
4732 */
4733 if (IS_G4X(dev) && !IS_GM45(dev)) {
4734 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
4735 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
4736 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03004737
4738 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004739}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004740
4741void
4742intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
4743{
Dave Airlie13cf5502014-06-18 11:29:35 +10004744 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004745 struct intel_digital_port *intel_dig_port;
4746 struct intel_encoder *intel_encoder;
4747 struct drm_encoder *encoder;
4748 struct intel_connector *intel_connector;
4749
Daniel Vetterb14c5672013-09-19 12:18:32 +02004750 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004751 if (!intel_dig_port)
4752 return;
4753
Daniel Vetterb14c5672013-09-19 12:18:32 +02004754 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004755 if (!intel_connector) {
4756 kfree(intel_dig_port);
4757 return;
4758 }
4759
4760 intel_encoder = &intel_dig_port->base;
4761 encoder = &intel_encoder->base;
4762
4763 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
4764 DRM_MODE_ENCODER_TMDS);
4765
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004766 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004767 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004768 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07004769 intel_encoder->get_config = intel_dp_get_config;
Imre Deak07f9cd02014-08-18 14:42:45 +03004770 intel_encoder->suspend = intel_dp_encoder_suspend;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004771 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03004772 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004773 intel_encoder->pre_enable = chv_pre_enable_dp;
4774 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03004775 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004776 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004777 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004778 intel_encoder->pre_enable = vlv_pre_enable_dp;
4779 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004780 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004781 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004782 intel_encoder->pre_enable = g4x_pre_enable_dp;
4783 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004784 intel_encoder->post_disable = g4x_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004785 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004786
Paulo Zanoni174edf12012-10-26 19:05:50 -02004787 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004788 intel_dig_port->dp.output_reg = output_reg;
4789
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004790 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03004791 if (IS_CHERRYVIEW(dev)) {
4792 if (port == PORT_D)
4793 intel_encoder->crtc_mask = 1 << 2;
4794 else
4795 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
4796 } else {
4797 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
4798 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02004799 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004800 intel_encoder->hot_plug = intel_dp_hot_plug;
4801
Dave Airlie13cf5502014-06-18 11:29:35 +10004802 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
4803 dev_priv->hpd_irq_port[port] = intel_dig_port;
4804
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004805 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
4806 drm_encoder_cleanup(encoder);
4807 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004808 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004809 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004810}
Dave Airlie0e32b392014-05-02 14:02:48 +10004811
4812void intel_dp_mst_suspend(struct drm_device *dev)
4813{
4814 struct drm_i915_private *dev_priv = dev->dev_private;
4815 int i;
4816
4817 /* disable MST */
4818 for (i = 0; i < I915_MAX_PORTS; i++) {
4819 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
4820 if (!intel_dig_port)
4821 continue;
4822
4823 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
4824 if (!intel_dig_port->dp.can_mst)
4825 continue;
4826 if (intel_dig_port->dp.is_mst)
4827 drm_dp_mst_topology_mgr_suspend(&intel_dig_port->dp.mst_mgr);
4828 }
4829 }
4830}
4831
4832void intel_dp_mst_resume(struct drm_device *dev)
4833{
4834 struct drm_i915_private *dev_priv = dev->dev_private;
4835 int i;
4836
4837 for (i = 0; i < I915_MAX_PORTS; i++) {
4838 struct intel_digital_port *intel_dig_port = dev_priv->hpd_irq_port[i];
4839 if (!intel_dig_port)
4840 continue;
4841 if (intel_dig_port->base.type == INTEL_OUTPUT_DISPLAYPORT) {
4842 int ret;
4843
4844 if (!intel_dig_port->dp.can_mst)
4845 continue;
4846
4847 ret = drm_dp_mst_topology_mgr_resume(&intel_dig_port->dp.mst_mgr);
4848 if (ret != 0) {
4849 intel_dp_check_mst_status(&intel_dig_port->dp);
4850 }
4851 }
4852 }
4853}