blob: 54ec4e191a8ecc90b97fe1c2cceb29f953cf7098 [file] [log] [blame]
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001/*
2 * CPPC (Collaborative Processor Performance Control) methods used by CPUfreq drivers.
3 *
4 * (C) Copyright 2014, 2015 Linaro Ltd.
5 * Author: Ashwin Chaugule <ashwin.chaugule@linaro.org>
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License
9 * as published by the Free Software Foundation; version 2
10 * of the License.
11 *
12 * CPPC describes a few methods for controlling CPU performance using
13 * information from a per CPU table called CPC. This table is described in
14 * the ACPI v5.0+ specification. The table consists of a list of
15 * registers which may be memory mapped or hardware registers and also may
16 * include some static integer values.
17 *
18 * CPU performance is on an abstract continuous scale as against a discretized
19 * P-state scale which is tied to CPU frequency only. In brief, the basic
20 * operation involves:
21 *
22 * - OS makes a CPU performance request. (Can provide min and max bounds)
23 *
24 * - Platform (such as BMC) is free to optimize request within requested bounds
25 * depending on power/thermal budgets etc.
26 *
27 * - Platform conveys its decision back to OS
28 *
29 * The communication between OS and platform occurs through another medium
30 * called (PCC) Platform Communication Channel. This is a generic mailbox like
31 * mechanism which includes doorbell semantics to indicate register updates.
32 * See drivers/mailbox/pcc.c for details on PCC.
33 *
34 * Finer details about the PCC and CPPC spec are available in the ACPI v5.1 and
35 * above specifications.
36 */
37
38#define pr_fmt(fmt) "ACPI CPPC: " fmt
39
40#include <linux/cpufreq.h>
41#include <linux/delay.h>
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -070042#include <linux/ktime.h>
Prakash, Prashanth80b82862016-08-16 14:39:40 -060043#include <linux/rwsem.h>
44#include <linux/wait.h>
Ashwin Chaugule337aadf2015-10-02 10:01:19 -040045
46#include <acpi/cppc_acpi.h>
Prakash, Prashanth80b82862016-08-16 14:39:40 -060047
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060048struct cppc_pcc_data {
49 struct mbox_chan *pcc_channel;
50 void __iomem *pcc_comm_addr;
51 int pcc_subspace_idx;
52 bool pcc_channel_acquired;
53 ktime_t deadline;
54 unsigned int pcc_mpar, pcc_mrtt, pcc_nominal;
Prakash, Prashanth80b82862016-08-16 14:39:40 -060055
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060056 bool pending_pcc_write_cmd; /* Any pending/batched PCC write cmds? */
Prakash, Prashanth139aee72016-08-16 14:39:44 -060057 bool platform_owns_pcc; /* Ownership of PCC subspace */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060058 unsigned int pcc_write_cnt; /* Running count of PCC write commands */
Prakash, Prashanth80b82862016-08-16 14:39:40 -060059
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060060 /*
61 * Lock to provide controlled access to the PCC channel.
62 *
63 * For performance critical usecases(currently cppc_set_perf)
64 * We need to take read_lock and check if channel belongs to OSPM
65 * before reading or writing to PCC subspace
66 * We need to take write_lock before transferring the channel
67 * ownership to the platform via a Doorbell
68 * This allows us to batch a number of CPPC requests if they happen
69 * to originate in about the same time
70 *
71 * For non-performance critical usecases(init)
72 * Take write_lock for all purposes which gives exclusive access
73 */
74 struct rw_semaphore pcc_lock;
Prakash, Prashanth80b82862016-08-16 14:39:40 -060075
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060076 /* Wait queue for CPUs whose requests were batched */
77 wait_queue_head_t pcc_write_wait_q;
78};
79
80/* Structure to represent the single PCC channel */
81static struct cppc_pcc_data pcc_data = {
82 .pcc_subspace_idx = -1,
Prakash, Prashanth139aee72016-08-16 14:39:44 -060083 .platform_owns_pcc = true,
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060084};
Ashwin Chaugule337aadf2015-10-02 10:01:19 -040085
86/*
87 * The cpc_desc structure contains the ACPI register details
88 * as described in the per CPU _CPC tables. The details
89 * include the type of register (e.g. PCC, System IO, FFH etc.)
90 * and destination addresses which lets us READ/WRITE CPU performance
91 * information using the appropriate I/O methods.
92 */
93static DEFINE_PER_CPU(struct cpc_desc *, cpc_desc_ptr);
94
Prakash, Prashanth77e3d862016-02-17 13:21:00 -070095/* pcc mapped address + header size + offset within PCC subspace */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -060096#define GET_PCC_VADDR(offs) (pcc_data.pcc_comm_addr + 0x8 + (offs))
Prakash, Prashanth77e3d862016-02-17 13:21:00 -070097
Stephen Boydad61dd32017-05-08 15:57:50 -070098/* Check if a CPC register is in PCC */
Prakash, Prashanth80b82862016-08-16 14:39:40 -060099#define CPC_IN_PCC(cpc) ((cpc)->type == ACPI_TYPE_BUFFER && \
100 (cpc)->cpc_entry.reg.space_id == \
101 ACPI_ADR_SPACE_PLATFORM_COMM)
102
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600103/* Evalutes to True if reg is a NULL register descriptor */
104#define IS_NULL_REG(reg) ((reg)->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY && \
105 (reg)->address == 0 && \
106 (reg)->bit_width == 0 && \
107 (reg)->bit_offset == 0 && \
108 (reg)->access_width == 0)
109
110/* Evalutes to True if an optional cpc field is supported */
111#define CPC_SUPPORTED(cpc) ((cpc)->type == ACPI_TYPE_INTEGER ? \
112 !!(cpc)->cpc_entry.int_value : \
113 !IS_NULL_REG(&(cpc)->cpc_entry.reg))
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400114/*
115 * Arbitrary Retries in case the remote processor is slow to respond
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700116 * to PCC commands. Keeping it high enough to cover emulators where
117 * the processors run painfully slow.
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400118 */
119#define NUM_RETRIES 500
120
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600121#define define_one_cppc_ro(_name) \
Nathan Chancellord73b83e2021-04-07 14:30:48 -0700122static struct kobj_attribute _name = \
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600123__ATTR(_name, 0444, show_##_name, NULL)
124
125#define to_cpc_desc(a) container_of(a, struct cpc_desc, kobj)
126
Prakash, Prashanth2c74d842017-03-29 13:50:00 -0600127#define show_cppc_data(access_fn, struct_name, member_name) \
128 static ssize_t show_##member_name(struct kobject *kobj, \
Nathan Chancellord73b83e2021-04-07 14:30:48 -0700129 struct kobj_attribute *attr, char *buf) \
Prakash, Prashanth2c74d842017-03-29 13:50:00 -0600130 { \
131 struct cpc_desc *cpc_ptr = to_cpc_desc(kobj); \
132 struct struct_name st_name = {0}; \
133 int ret; \
134 \
135 ret = access_fn(cpc_ptr->cpu_id, &st_name); \
136 if (ret) \
137 return ret; \
138 \
139 return scnprintf(buf, PAGE_SIZE, "%llu\n", \
140 (u64)st_name.member_name); \
141 } \
142 define_one_cppc_ro(member_name)
143
144show_cppc_data(cppc_get_perf_caps, cppc_perf_caps, highest_perf);
145show_cppc_data(cppc_get_perf_caps, cppc_perf_caps, lowest_perf);
146show_cppc_data(cppc_get_perf_caps, cppc_perf_caps, nominal_perf);
147show_cppc_data(cppc_get_perf_caps, cppc_perf_caps, lowest_nonlinear_perf);
148show_cppc_data(cppc_get_perf_ctrs, cppc_perf_fb_ctrs, reference_perf);
149show_cppc_data(cppc_get_perf_ctrs, cppc_perf_fb_ctrs, wraparound_time);
150
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600151static ssize_t show_feedback_ctrs(struct kobject *kobj,
Nathan Chancellord73b83e2021-04-07 14:30:48 -0700152 struct kobj_attribute *attr, char *buf)
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600153{
154 struct cpc_desc *cpc_ptr = to_cpc_desc(kobj);
155 struct cppc_perf_fb_ctrs fb_ctrs = {0};
Prakash, Prashanth2c74d842017-03-29 13:50:00 -0600156 int ret;
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600157
Prakash, Prashanth2c74d842017-03-29 13:50:00 -0600158 ret = cppc_get_perf_ctrs(cpc_ptr->cpu_id, &fb_ctrs);
159 if (ret)
160 return ret;
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600161
162 return scnprintf(buf, PAGE_SIZE, "ref:%llu del:%llu\n",
163 fb_ctrs.reference, fb_ctrs.delivered);
164}
165define_one_cppc_ro(feedback_ctrs);
166
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600167static struct attribute *cppc_attrs[] = {
168 &feedback_ctrs.attr,
169 &reference_perf.attr,
170 &wraparound_time.attr,
Prakash, Prashanth2c74d842017-03-29 13:50:00 -0600171 &highest_perf.attr,
172 &lowest_perf.attr,
173 &lowest_nonlinear_perf.attr,
174 &nominal_perf.attr,
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600175 NULL
176};
177
178static struct kobj_type cppc_ktype = {
179 .sysfs_ops = &kobj_sysfs_ops,
180 .default_attrs = cppc_attrs,
181};
182
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600183static int check_pcc_chan(bool chk_err_bit)
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700184{
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600185 int ret = -EIO, status = 0;
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600186 struct acpi_pcct_shared_memory __iomem *generic_comm_base = pcc_data.pcc_comm_addr;
187 ktime_t next_deadline = ktime_add(ktime_get(), pcc_data.deadline);
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700188
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600189 if (!pcc_data.platform_owns_pcc)
190 return 0;
191
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700192 /* Retry in case the remote processor was too slow to catch up. */
193 while (!ktime_after(ktime_get(), next_deadline)) {
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700194 /*
195 * Per spec, prior to boot the PCC space wil be initialized by
196 * platform and should have set the command completion bit when
197 * PCC can be used by OSPM
198 */
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600199 status = readw_relaxed(&generic_comm_base->status);
200 if (status & PCC_CMD_COMPLETE_MASK) {
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700201 ret = 0;
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600202 if (chk_err_bit && (status & PCC_ERROR_MASK))
203 ret = -EIO;
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700204 break;
205 }
206 /*
207 * Reducing the bus traffic in case this loop takes longer than
208 * a few retries.
209 */
210 udelay(3);
211 }
212
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600213 if (likely(!ret))
214 pcc_data.platform_owns_pcc = false;
215 else
216 pr_err("PCC check channel failed. Status=%x\n", status);
217
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700218 return ret;
219}
220
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600221/*
222 * This function transfers the ownership of the PCC to the platform
223 * So it must be called while holding write_lock(pcc_lock)
224 */
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400225static int send_pcc_cmd(u16 cmd)
226{
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600227 int ret = -EIO, i;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400228 struct acpi_pcct_shared_memory *generic_comm_base =
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600229 (struct acpi_pcct_shared_memory *) pcc_data.pcc_comm_addr;
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700230 static ktime_t last_cmd_cmpl_time, last_mpar_reset;
231 static int mpar_count;
232 unsigned int time_delta;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400233
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700234 /*
235 * For CMD_WRITE we know for a fact the caller should have checked
236 * the channel before writing to PCC space
237 */
238 if (cmd == CMD_READ) {
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600239 /*
240 * If there are pending cpc_writes, then we stole the channel
241 * before write completion, so first send a WRITE command to
242 * platform
243 */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600244 if (pcc_data.pending_pcc_write_cmd)
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600245 send_pcc_cmd(CMD_WRITE);
246
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600247 ret = check_pcc_chan(false);
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700248 if (ret)
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600249 goto end;
250 } else /* CMD_WRITE */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600251 pcc_data.pending_pcc_write_cmd = FALSE;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400252
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700253 /*
254 * Handle the Minimum Request Turnaround Time(MRTT)
255 * "The minimum amount of time that OSPM must wait after the completion
256 * of a command before issuing the next command, in microseconds"
257 */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600258 if (pcc_data.pcc_mrtt) {
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700259 time_delta = ktime_us_delta(ktime_get(), last_cmd_cmpl_time);
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600260 if (pcc_data.pcc_mrtt > time_delta)
261 udelay(pcc_data.pcc_mrtt - time_delta);
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700262 }
263
264 /*
265 * Handle the non-zero Maximum Periodic Access Rate(MPAR)
266 * "The maximum number of periodic requests that the subspace channel can
267 * support, reported in commands per minute. 0 indicates no limitation."
268 *
269 * This parameter should be ideally zero or large enough so that it can
270 * handle maximum number of requests that all the cores in the system can
271 * collectively generate. If it is not, we will follow the spec and just
272 * not send the request to the platform after hitting the MPAR limit in
273 * any 60s window
274 */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600275 if (pcc_data.pcc_mpar) {
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700276 if (mpar_count == 0) {
277 time_delta = ktime_ms_delta(ktime_get(), last_mpar_reset);
278 if (time_delta < 60 * MSEC_PER_SEC) {
279 pr_debug("PCC cmd not sent due to MPAR limit");
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600280 ret = -EIO;
281 goto end;
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700282 }
283 last_mpar_reset = ktime_get();
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600284 mpar_count = pcc_data.pcc_mpar;
Prakash, Prashanthf387e5b2016-02-17 13:21:03 -0700285 }
286 mpar_count--;
287 }
288
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400289 /* Write to the shared comm region. */
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700290 writew_relaxed(cmd, &generic_comm_base->command);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400291
292 /* Flip CMD COMPLETE bit */
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700293 writew_relaxed(0, &generic_comm_base->status);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400294
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600295 pcc_data.platform_owns_pcc = true;
296
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400297 /* Ring doorbell */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600298 ret = mbox_send_message(pcc_data.pcc_channel, &cmd);
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700299 if (ret < 0) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400300 pr_err("Err sending PCC mbox message. cmd:%d, ret:%d\n",
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700301 cmd, ret);
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600302 goto end;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400303 }
304
Prakash, Prashanth139aee72016-08-16 14:39:44 -0600305 /* wait for completion and check for PCC errro bit */
306 ret = check_pcc_chan(true);
307
308 if (pcc_data.pcc_mrtt)
309 last_cmd_cmpl_time = ktime_get();
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400310
Hoan Tranb59c4b32016-09-14 10:54:58 -0700311 if (pcc_data.pcc_channel->mbox->txdone_irq)
312 mbox_chan_txdone(pcc_data.pcc_channel, ret);
313 else
314 mbox_client_txdone(pcc_data.pcc_channel, ret);
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600315
316end:
317 if (cmd == CMD_WRITE) {
318 if (unlikely(ret)) {
319 for_each_possible_cpu(i) {
320 struct cpc_desc *desc = per_cpu(cpc_desc_ptr, i);
321 if (!desc)
322 continue;
323
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600324 if (desc->write_cmd_id == pcc_data.pcc_write_cnt)
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600325 desc->write_cmd_status = ret;
326 }
327 }
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600328 pcc_data.pcc_write_cnt++;
329 wake_up_all(&pcc_data.pcc_write_wait_q);
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600330 }
331
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700332 return ret;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400333}
334
335static void cppc_chan_tx_done(struct mbox_client *cl, void *msg, int ret)
336{
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700337 if (ret < 0)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400338 pr_debug("TX did not complete: CMD sent:%x, ret:%d\n",
339 *(u16 *)msg, ret);
340 else
341 pr_debug("TX completed. CMD sent:%x, ret:%d\n",
342 *(u16 *)msg, ret);
343}
344
345struct mbox_client cppc_mbox_cl = {
346 .tx_done = cppc_chan_tx_done,
347 .knows_txdone = true,
348};
349
350static int acpi_get_psd(struct cpc_desc *cpc_ptr, acpi_handle handle)
351{
352 int result = -EFAULT;
353 acpi_status status = AE_OK;
354 struct acpi_buffer buffer = {ACPI_ALLOCATE_BUFFER, NULL};
355 struct acpi_buffer format = {sizeof("NNNNN"), "NNNNN"};
356 struct acpi_buffer state = {0, NULL};
357 union acpi_object *psd = NULL;
358 struct acpi_psd_package *pdomain;
359
Al Stone2a66bf02019-08-27 18:21:20 -0600360 status = acpi_evaluate_object_typed(handle, "_PSD", NULL,
361 &buffer, ACPI_TYPE_PACKAGE);
362 if (status == AE_NOT_FOUND) /* _PSD is optional */
363 return 0;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400364 if (ACPI_FAILURE(status))
365 return -ENODEV;
366
367 psd = buffer.pointer;
368 if (!psd || psd->package.count != 1) {
369 pr_debug("Invalid _PSD data\n");
370 goto end;
371 }
372
373 pdomain = &(cpc_ptr->domain_info);
374
375 state.length = sizeof(struct acpi_psd_package);
376 state.pointer = pdomain;
377
378 status = acpi_extract_package(&(psd->package.elements[0]),
379 &format, &state);
380 if (ACPI_FAILURE(status)) {
381 pr_debug("Invalid _PSD data for CPU:%d\n", cpc_ptr->cpu_id);
382 goto end;
383 }
384
385 if (pdomain->num_entries != ACPI_PSD_REV0_ENTRIES) {
386 pr_debug("Unknown _PSD:num_entries for CPU:%d\n", cpc_ptr->cpu_id);
387 goto end;
388 }
389
390 if (pdomain->revision != ACPI_PSD_REV0_REVISION) {
391 pr_debug("Unknown _PSD:revision for CPU: %d\n", cpc_ptr->cpu_id);
392 goto end;
393 }
394
395 if (pdomain->coord_type != DOMAIN_COORD_TYPE_SW_ALL &&
396 pdomain->coord_type != DOMAIN_COORD_TYPE_SW_ANY &&
397 pdomain->coord_type != DOMAIN_COORD_TYPE_HW_ALL) {
398 pr_debug("Invalid _PSD:coord_type for CPU:%d\n", cpc_ptr->cpu_id);
399 goto end;
400 }
401
402 result = 0;
403end:
404 kfree(buffer.pointer);
405 return result;
406}
407
408/**
409 * acpi_get_psd_map - Map the CPUs in a common freq domain.
410 * @all_cpu_data: Ptrs to CPU specific CPPC data including PSD info.
411 *
412 * Return: 0 for success or negative value for err.
413 */
Srinivas Pandruvada41dd6402016-09-01 13:37:11 -0700414int acpi_get_psd_map(struct cppc_cpudata **all_cpu_data)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400415{
416 int count_target;
417 int retval = 0;
418 unsigned int i, j;
419 cpumask_var_t covered_cpus;
Srinivas Pandruvada41dd6402016-09-01 13:37:11 -0700420 struct cppc_cpudata *pr, *match_pr;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400421 struct acpi_psd_package *pdomain;
422 struct acpi_psd_package *match_pdomain;
423 struct cpc_desc *cpc_ptr, *match_cpc_ptr;
424
425 if (!zalloc_cpumask_var(&covered_cpus, GFP_KERNEL))
426 return -ENOMEM;
427
428 /*
429 * Now that we have _PSD data from all CPUs, lets setup P-state
430 * domain info.
431 */
432 for_each_possible_cpu(i) {
433 pr = all_cpu_data[i];
434 if (!pr)
435 continue;
436
437 if (cpumask_test_cpu(i, covered_cpus))
438 continue;
439
440 cpc_ptr = per_cpu(cpc_desc_ptr, i);
Hoan Tran8343c402016-06-17 15:16:31 -0700441 if (!cpc_ptr) {
442 retval = -EFAULT;
443 goto err_ret;
444 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400445
446 pdomain = &(cpc_ptr->domain_info);
447 cpumask_set_cpu(i, pr->shared_cpu_map);
448 cpumask_set_cpu(i, covered_cpus);
449 if (pdomain->num_processors <= 1)
450 continue;
451
452 /* Validate the Domain info */
453 count_target = pdomain->num_processors;
454 if (pdomain->coord_type == DOMAIN_COORD_TYPE_SW_ALL)
455 pr->shared_type = CPUFREQ_SHARED_TYPE_ALL;
456 else if (pdomain->coord_type == DOMAIN_COORD_TYPE_HW_ALL)
457 pr->shared_type = CPUFREQ_SHARED_TYPE_HW;
458 else if (pdomain->coord_type == DOMAIN_COORD_TYPE_SW_ANY)
459 pr->shared_type = CPUFREQ_SHARED_TYPE_ANY;
460
461 for_each_possible_cpu(j) {
462 if (i == j)
463 continue;
464
465 match_cpc_ptr = per_cpu(cpc_desc_ptr, j);
Hoan Tran8343c402016-06-17 15:16:31 -0700466 if (!match_cpc_ptr) {
467 retval = -EFAULT;
468 goto err_ret;
469 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400470
471 match_pdomain = &(match_cpc_ptr->domain_info);
472 if (match_pdomain->domain != pdomain->domain)
473 continue;
474
475 /* Here i and j are in the same domain */
476 if (match_pdomain->num_processors != count_target) {
477 retval = -EFAULT;
478 goto err_ret;
479 }
480
481 if (pdomain->coord_type != match_pdomain->coord_type) {
482 retval = -EFAULT;
483 goto err_ret;
484 }
485
486 cpumask_set_cpu(j, covered_cpus);
487 cpumask_set_cpu(j, pr->shared_cpu_map);
488 }
489
490 for_each_possible_cpu(j) {
491 if (i == j)
492 continue;
493
494 match_pr = all_cpu_data[j];
495 if (!match_pr)
496 continue;
497
498 match_cpc_ptr = per_cpu(cpc_desc_ptr, j);
Hoan Tran8343c402016-06-17 15:16:31 -0700499 if (!match_cpc_ptr) {
500 retval = -EFAULT;
501 goto err_ret;
502 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400503
504 match_pdomain = &(match_cpc_ptr->domain_info);
505 if (match_pdomain->domain != pdomain->domain)
506 continue;
507
508 match_pr->shared_type = pr->shared_type;
509 cpumask_copy(match_pr->shared_cpu_map,
510 pr->shared_cpu_map);
511 }
512 }
513
514err_ret:
515 for_each_possible_cpu(i) {
516 pr = all_cpu_data[i];
517 if (!pr)
518 continue;
519
520 /* Assume no coordination on any error parsing domain info */
521 if (retval) {
522 cpumask_clear(pr->shared_cpu_map);
523 cpumask_set_cpu(i, pr->shared_cpu_map);
524 pr->shared_type = CPUFREQ_SHARED_TYPE_ALL;
525 }
526 }
527
528 free_cpumask_var(covered_cpus);
529 return retval;
530}
531EXPORT_SYMBOL_GPL(acpi_get_psd_map);
532
Dan Carpenter32c0b2f2015-10-22 22:52:59 +0300533static int register_pcc_channel(int pcc_subspace_idx)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400534{
Ashwin Chauguled29d6732015-11-12 19:52:30 -0500535 struct acpi_pcct_hw_reduced *cppc_ss;
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700536 u64 usecs_lat;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400537
538 if (pcc_subspace_idx >= 0) {
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600539 pcc_data.pcc_channel = pcc_mbox_request_channel(&cppc_mbox_cl,
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400540 pcc_subspace_idx);
541
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600542 if (IS_ERR(pcc_data.pcc_channel)) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400543 pr_err("Failed to find PCC communication channel\n");
544 return -ENODEV;
545 }
546
547 /*
548 * The PCC mailbox controller driver should
549 * have parsed the PCCT (global table of all
550 * PCC channels) and stored pointers to the
551 * subspace communication region in con_priv.
552 */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600553 cppc_ss = (pcc_data.pcc_channel)->con_priv;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400554
555 if (!cppc_ss) {
556 pr_err("No PCC subspace found for CPPC\n");
557 return -ENODEV;
558 }
559
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -0700560 /*
561 * cppc_ss->latency is just a Nominal value. In reality
562 * the remote processor could be much slower to reply.
563 * So add an arbitrary amount of wait on top of Nominal.
564 */
565 usecs_lat = NUM_RETRIES * cppc_ss->latency;
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600566 pcc_data.deadline = ns_to_ktime(usecs_lat * NSEC_PER_USEC);
567 pcc_data.pcc_mrtt = cppc_ss->min_turnaround_time;
568 pcc_data.pcc_mpar = cppc_ss->max_access_rate;
569 pcc_data.pcc_nominal = cppc_ss->latency;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400570
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600571 pcc_data.pcc_comm_addr = acpi_os_ioremap(cppc_ss->base_address, cppc_ss->length);
572 if (!pcc_data.pcc_comm_addr) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400573 pr_err("Failed to ioremap PCC comm region mem\n");
574 return -ENOMEM;
575 }
576
577 /* Set flag so that we dont come here for each CPU. */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600578 pcc_data.pcc_channel_acquired = true;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400579 }
580
581 return 0;
582}
583
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700584/**
585 * cpc_ffh_supported() - check if FFH reading supported
586 *
587 * Check if the architecture has support for functional fixed hardware
588 * read/write capability.
589 *
590 * Return: true for supported, false for not supported
591 */
592bool __weak cpc_ffh_supported(void)
593{
594 return false;
595}
596
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400597/*
598 * An example CPC table looks like the following.
599 *
600 * Name(_CPC, Package()
601 * {
602 * 17,
603 * NumEntries
604 * 1,
605 * // Revision
606 * ResourceTemplate(){Register(PCC, 32, 0, 0x120, 2)},
607 * // Highest Performance
608 * ResourceTemplate(){Register(PCC, 32, 0, 0x124, 2)},
609 * // Nominal Performance
610 * ResourceTemplate(){Register(PCC, 32, 0, 0x128, 2)},
611 * // Lowest Nonlinear Performance
612 * ResourceTemplate(){Register(PCC, 32, 0, 0x12C, 2)},
613 * // Lowest Performance
614 * ResourceTemplate(){Register(PCC, 32, 0, 0x130, 2)},
615 * // Guaranteed Performance Register
616 * ResourceTemplate(){Register(PCC, 32, 0, 0x110, 2)},
617 * // Desired Performance Register
618 * ResourceTemplate(){Register(SystemMemory, 0, 0, 0, 0)},
619 * ..
620 * ..
621 * ..
622 *
623 * }
624 * Each Register() encodes how to access that specific register.
625 * e.g. a sample PCC entry has the following encoding:
626 *
627 * Register (
628 * PCC,
629 * AddressSpaceKeyword
630 * 8,
631 * //RegisterBitWidth
632 * 8,
633 * //RegisterBitOffset
634 * 0x30,
635 * //RegisterAddress
636 * 9
637 * //AccessSize (subspace ID)
638 * 0
639 * )
640 * }
641 */
642
643/**
644 * acpi_cppc_processor_probe - Search for per CPU _CPC objects.
645 * @pr: Ptr to acpi_processor containing this CPUs logical Id.
646 *
647 * Return: 0 for success or negative value for err.
648 */
649int acpi_cppc_processor_probe(struct acpi_processor *pr)
650{
651 struct acpi_buffer output = {ACPI_ALLOCATE_BUFFER, NULL};
652 union acpi_object *out_obj, *cpc_obj;
653 struct cpc_desc *cpc_ptr;
654 struct cpc_reg *gas_t;
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600655 struct device *cpu_dev;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400656 acpi_handle handle = pr->handle;
657 unsigned int num_ent, i, cpc_rev;
658 acpi_status status;
659 int ret = -EFAULT;
660
661 /* Parse the ACPI _CPC table for this cpu. */
662 status = acpi_evaluate_object_typed(handle, "_CPC", NULL, &output,
663 ACPI_TYPE_PACKAGE);
664 if (ACPI_FAILURE(status)) {
665 ret = -ENODEV;
666 goto out_buf_free;
667 }
668
669 out_obj = (union acpi_object *) output.pointer;
670
671 cpc_ptr = kzalloc(sizeof(struct cpc_desc), GFP_KERNEL);
672 if (!cpc_ptr) {
673 ret = -ENOMEM;
674 goto out_buf_free;
675 }
676
677 /* First entry is NumEntries. */
678 cpc_obj = &out_obj->package.elements[0];
679 if (cpc_obj->type == ACPI_TYPE_INTEGER) {
680 num_ent = cpc_obj->integer.value;
Rafael J. Wysockid208ea42022-03-22 17:02:05 +0100681 if (num_ent <= 1) {
682 pr_debug("Unexpected _CPC NumEntries value (%d) for CPU:%d\n",
683 num_ent, pr->id);
684 goto out_free;
685 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400686 } else {
687 pr_debug("Unexpected entry type(%d) for NumEntries\n",
688 cpc_obj->type);
689 goto out_free;
690 }
691
692 /* Only support CPPCv2. Bail otherwise. */
693 if (num_ent != CPPC_NUM_ENT) {
694 pr_debug("Firmware exports %d entries. Expected: %d\n",
695 num_ent, CPPC_NUM_ENT);
696 goto out_free;
697 }
698
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600699 cpc_ptr->num_entries = num_ent;
700
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400701 /* Second entry should be revision. */
702 cpc_obj = &out_obj->package.elements[1];
703 if (cpc_obj->type == ACPI_TYPE_INTEGER) {
704 cpc_rev = cpc_obj->integer.value;
705 } else {
706 pr_debug("Unexpected entry type(%d) for Revision\n",
707 cpc_obj->type);
708 goto out_free;
709 }
710
711 if (cpc_rev != CPPC_REV) {
712 pr_debug("Firmware exports revision:%d. Expected:%d\n",
713 cpc_rev, CPPC_REV);
714 goto out_free;
715 }
716
717 /* Iterate through remaining entries in _CPC */
718 for (i = 2; i < num_ent; i++) {
719 cpc_obj = &out_obj->package.elements[i];
720
721 if (cpc_obj->type == ACPI_TYPE_INTEGER) {
722 cpc_ptr->cpc_regs[i-2].type = ACPI_TYPE_INTEGER;
723 cpc_ptr->cpc_regs[i-2].cpc_entry.int_value = cpc_obj->integer.value;
724 } else if (cpc_obj->type == ACPI_TYPE_BUFFER) {
725 gas_t = (struct cpc_reg *)
726 cpc_obj->buffer.pointer;
727
728 /*
729 * The PCC Subspace index is encoded inside
730 * the CPC table entries. The same PCC index
731 * will be used for all the PCC entries,
732 * so extract it only once.
733 */
734 if (gas_t->space_id == ACPI_ADR_SPACE_PLATFORM_COMM) {
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600735 if (pcc_data.pcc_subspace_idx < 0)
736 pcc_data.pcc_subspace_idx = gas_t->access_width;
737 else if (pcc_data.pcc_subspace_idx != gas_t->access_width) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400738 pr_debug("Mismatched PCC ids.\n");
739 goto out_free;
740 }
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600741 } else if (gas_t->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY) {
742 if (gas_t->address) {
743 void __iomem *addr;
744
745 addr = ioremap(gas_t->address, gas_t->bit_width/8);
746 if (!addr)
747 goto out_free;
748 cpc_ptr->cpc_regs[i-2].sys_mem_vaddr = addr;
749 }
750 } else {
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700751 if (gas_t->space_id != ACPI_ADR_SPACE_FIXED_HARDWARE || !cpc_ffh_supported()) {
752 /* Support only PCC ,SYS MEM and FFH type regs */
753 pr_debug("Unsupported register type: %d\n", gas_t->space_id);
754 goto out_free;
755 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400756 }
757
758 cpc_ptr->cpc_regs[i-2].type = ACPI_TYPE_BUFFER;
759 memcpy(&cpc_ptr->cpc_regs[i-2].cpc_entry.reg, gas_t, sizeof(*gas_t));
760 } else {
761 pr_debug("Err in entry:%d in CPC table of CPU:%d \n", i, pr->id);
762 goto out_free;
763 }
764 }
765 /* Store CPU Logical ID */
766 cpc_ptr->cpu_id = pr->id;
767
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400768 /* Parse PSD data for this CPU */
769 ret = acpi_get_psd(cpc_ptr, handle);
770 if (ret)
771 goto out_free;
772
773 /* Register PCC channel once for all CPUs. */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600774 if (!pcc_data.pcc_channel_acquired) {
775 ret = register_pcc_channel(pcc_data.pcc_subspace_idx);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400776 if (ret)
777 goto out_free;
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600778
779 init_rwsem(&pcc_data.pcc_lock);
780 init_waitqueue_head(&pcc_data.pcc_write_wait_q);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400781 }
782
783 /* Everything looks okay */
784 pr_debug("Parsed CPC struct for CPU: %d\n", pr->id);
785
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600786 /* Add per logical CPU nodes for reading its feedback counters. */
787 cpu_dev = get_cpu_device(pr->id);
Dan Carpenter50163472016-11-30 22:22:54 +0300788 if (!cpu_dev) {
789 ret = -EINVAL;
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600790 goto out_free;
Dan Carpenter50163472016-11-30 22:22:54 +0300791 }
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600792
Rafael J. Wysocki28076482016-12-10 00:52:28 +0100793 /* Plug PSD data into this CPUs CPC descriptor. */
794 per_cpu(cpc_desc_ptr, pr->id) = cpc_ptr;
795
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600796 ret = kobject_init_and_add(&cpc_ptr->kobj, &cppc_ktype, &cpu_dev->kobj,
797 "acpi_cppc");
Rafael J. Wysocki28076482016-12-10 00:52:28 +0100798 if (ret) {
799 per_cpu(cpc_desc_ptr, pr->id) = NULL;
Qiushi Wubcb6e3c2020-05-27 17:35:51 -0500800 kobject_put(&cpc_ptr->kobj);
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600801 goto out_free;
Rafael J. Wysocki28076482016-12-10 00:52:28 +0100802 }
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600803
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400804 kfree(output.pointer);
805 return 0;
806
807out_free:
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600808 /* Free all the mapped sys mem areas for this CPU */
809 for (i = 2; i < cpc_ptr->num_entries; i++) {
810 void __iomem *addr = cpc_ptr->cpc_regs[i-2].sys_mem_vaddr;
811
812 if (addr)
813 iounmap(addr);
814 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400815 kfree(cpc_ptr);
816
817out_buf_free:
818 kfree(output.pointer);
819 return ret;
820}
821EXPORT_SYMBOL_GPL(acpi_cppc_processor_probe);
822
823/**
824 * acpi_cppc_processor_exit - Cleanup CPC structs.
825 * @pr: Ptr to acpi_processor containing this CPUs logical Id.
826 *
827 * Return: Void
828 */
829void acpi_cppc_processor_exit(struct acpi_processor *pr)
830{
831 struct cpc_desc *cpc_ptr;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600832 unsigned int i;
833 void __iomem *addr;
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600834
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400835 cpc_ptr = per_cpu(cpc_desc_ptr, pr->id);
Sebastian Andrzej Siewior9e9d68d2016-12-07 20:06:08 +0100836 if (!cpc_ptr)
837 return;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600838
839 /* Free all the mapped sys mem areas for this CPU */
840 for (i = 2; i < cpc_ptr->num_entries; i++) {
841 addr = cpc_ptr->cpc_regs[i-2].sys_mem_vaddr;
842 if (addr)
843 iounmap(addr);
844 }
845
Ashwin Chaugule158c9982016-08-16 14:39:42 -0600846 kobject_put(&cpc_ptr->kobj);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400847 kfree(cpc_ptr);
848}
849EXPORT_SYMBOL_GPL(acpi_cppc_processor_exit);
850
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700851/**
852 * cpc_read_ffh() - Read FFH register
853 * @cpunum: cpu number to read
854 * @reg: cppc register information
855 * @val: place holder for return value
856 *
857 * Read bit_width bits from a specified address and bit_offset
858 *
859 * Return: 0 for success and error code
860 */
861int __weak cpc_read_ffh(int cpunum, struct cpc_reg *reg, u64 *val)
862{
863 return -ENOTSUPP;
864}
865
866/**
867 * cpc_write_ffh() - Write FFH register
868 * @cpunum: cpu number to write
869 * @reg: cppc register information
870 * @val: value to write
871 *
872 * Write value of bit_width bits to a specified address and bit_offset
873 *
874 * Return: 0 for success and error code
875 */
876int __weak cpc_write_ffh(int cpunum, struct cpc_reg *reg, u64 val)
877{
878 return -ENOTSUPP;
879}
880
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700881/*
882 * Since cpc_read and cpc_write are called while holding pcc_lock, it should be
883 * as fast as possible. We have already mapped the PCC subspace during init, so
884 * we can directly write to it.
885 */
886
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700887static int cpc_read(int cpu, struct cpc_register_resource *reg_res, u64 *val)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400888{
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700889 int ret_val = 0;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600890 void __iomem *vaddr = 0;
891 struct cpc_reg *reg = &reg_res->cpc_entry.reg;
892
893 if (reg_res->type == ACPI_TYPE_INTEGER) {
894 *val = reg_res->cpc_entry.int_value;
895 return ret_val;
896 }
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700897
898 *val = 0;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600899 if (reg->space_id == ACPI_ADR_SPACE_PLATFORM_COMM)
900 vaddr = GET_PCC_VADDR(reg->address);
901 else if (reg->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY)
902 vaddr = reg_res->sys_mem_vaddr;
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700903 else if (reg->space_id == ACPI_ADR_SPACE_FIXED_HARDWARE)
904 return cpc_read_ffh(cpu, reg, val);
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600905 else
906 return acpi_os_read_memory((acpi_physical_address)reg->address,
907 val, reg->bit_width);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700908
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600909 switch (reg->bit_width) {
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700910 case 8:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700911 *val = readb_relaxed(vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700912 break;
913 case 16:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700914 *val = readw_relaxed(vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700915 break;
916 case 32:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700917 *val = readl_relaxed(vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700918 break;
919 case 64:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700920 *val = readq_relaxed(vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700921 break;
922 default:
923 pr_debug("Error: Cannot read %u bit width from PCC\n",
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600924 reg->bit_width);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700925 ret_val = -EFAULT;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600926 }
927
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700928 return ret_val;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400929}
930
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700931static int cpc_write(int cpu, struct cpc_register_resource *reg_res, u64 val)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400932{
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700933 int ret_val = 0;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600934 void __iomem *vaddr = 0;
935 struct cpc_reg *reg = &reg_res->cpc_entry.reg;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400936
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600937 if (reg->space_id == ACPI_ADR_SPACE_PLATFORM_COMM)
938 vaddr = GET_PCC_VADDR(reg->address);
939 else if (reg->space_id == ACPI_ADR_SPACE_SYSTEM_MEMORY)
940 vaddr = reg_res->sys_mem_vaddr;
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -0700941 else if (reg->space_id == ACPI_ADR_SPACE_FIXED_HARDWARE)
942 return cpc_write_ffh(cpu, reg, val);
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600943 else
944 return acpi_os_write_memory((acpi_physical_address)reg->address,
945 val, reg->bit_width);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400946
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600947 switch (reg->bit_width) {
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700948 case 8:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700949 writeb_relaxed(val, vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700950 break;
951 case 16:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700952 writew_relaxed(val, vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700953 break;
954 case 32:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700955 writel_relaxed(val, vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700956 break;
957 case 64:
Prakash, Prashanthbeee23a2016-02-17 13:21:02 -0700958 writeq_relaxed(val, vaddr);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700959 break;
960 default:
961 pr_debug("Error: Cannot write %u bit width to PCC\n",
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600962 reg->bit_width);
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700963 ret_val = -EFAULT;
964 break;
Ashwin Chaugule5bbb86a2016-08-16 14:39:38 -0600965 }
966
Prakash, Prashanth77e3d862016-02-17 13:21:00 -0700967 return ret_val;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400968}
969
970/**
971 * cppc_get_perf_caps - Get a CPUs performance capabilities.
972 * @cpunum: CPU from which to get capabilities info.
973 * @perf_caps: ptr to cppc_perf_caps. See cppc_acpi.h
974 *
975 * Return: 0 for success with perf_caps populated else -ERRNO.
976 */
977int cppc_get_perf_caps(int cpunum, struct cppc_perf_caps *perf_caps)
978{
979 struct cpc_desc *cpc_desc = per_cpu(cpc_desc_ptr, cpunum);
Prakash, Prashanth368520a2017-03-29 13:49:59 -0600980 struct cpc_register_resource *highest_reg, *lowest_reg,
981 *lowest_non_linear_reg, *nominal_reg;
982 u64 high, low, nom, min_nonlinear;
Prakash, Prashanth850d64a2016-08-16 14:39:39 -0600983 int ret = 0, regs_in_pcc = 0;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400984
985 if (!cpc_desc) {
986 pr_debug("No CPC descriptor for CPU:%d\n", cpunum);
987 return -ENODEV;
988 }
989
990 highest_reg = &cpc_desc->cpc_regs[HIGHEST_PERF];
991 lowest_reg = &cpc_desc->cpc_regs[LOWEST_PERF];
Prakash, Prashanth368520a2017-03-29 13:49:59 -0600992 lowest_non_linear_reg = &cpc_desc->cpc_regs[LOW_NON_LINEAR_PERF];
993 nominal_reg = &cpc_desc->cpc_regs[NOMINAL_PERF];
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400994
Ashwin Chaugule337aadf2015-10-02 10:01:19 -0400995 /* Are any of the regs PCC ?*/
Prakash, Prashanth80b82862016-08-16 14:39:40 -0600996 if (CPC_IN_PCC(highest_reg) || CPC_IN_PCC(lowest_reg) ||
Prakash, Prashanth368520a2017-03-29 13:49:59 -0600997 CPC_IN_PCC(lowest_non_linear_reg) || CPC_IN_PCC(nominal_reg)) {
Prakash, Prashanth850d64a2016-08-16 14:39:39 -0600998 regs_in_pcc = 1;
Prakash, Prashanth8482ef82016-08-16 14:39:43 -0600999 down_write(&pcc_data.pcc_lock);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001000 /* Ring doorbell once to update PCC subspace */
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -07001001 if (send_pcc_cmd(CMD_READ) < 0) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001002 ret = -EIO;
1003 goto out_err;
1004 }
1005 }
1006
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -07001007 cpc_read(cpunum, highest_reg, &high);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001008 perf_caps->highest_perf = high;
1009
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -07001010 cpc_read(cpunum, lowest_reg, &low);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001011 perf_caps->lowest_perf = low;
1012
Prakash, Prashanth368520a2017-03-29 13:49:59 -06001013 cpc_read(cpunum, nominal_reg, &nom);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001014 perf_caps->nominal_perf = nom;
1015
Prakash, Prashanth368520a2017-03-29 13:49:59 -06001016 cpc_read(cpunum, lowest_non_linear_reg, &min_nonlinear);
1017 perf_caps->lowest_nonlinear_perf = min_nonlinear;
1018
1019 if (!high || !low || !nom || !min_nonlinear)
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001020 ret = -EFAULT;
1021
1022out_err:
Prakash, Prashanth850d64a2016-08-16 14:39:39 -06001023 if (regs_in_pcc)
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001024 up_write(&pcc_data.pcc_lock);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001025 return ret;
1026}
1027EXPORT_SYMBOL_GPL(cppc_get_perf_caps);
1028
1029/**
1030 * cppc_get_perf_ctrs - Read a CPUs performance feedback counters.
1031 * @cpunum: CPU from which to read counters.
1032 * @perf_fb_ctrs: ptr to cppc_perf_fb_ctrs. See cppc_acpi.h
1033 *
1034 * Return: 0 for success with perf_fb_ctrs populated else -ERRNO.
1035 */
1036int cppc_get_perf_ctrs(int cpunum, struct cppc_perf_fb_ctrs *perf_fb_ctrs)
1037{
1038 struct cpc_desc *cpc_desc = per_cpu(cpc_desc_ptr, cpunum);
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001039 struct cpc_register_resource *delivered_reg, *reference_reg,
1040 *ref_perf_reg, *ctr_wrap_reg;
1041 u64 delivered, reference, ref_perf, ctr_wrap_time;
Prakash, Prashanth850d64a2016-08-16 14:39:39 -06001042 int ret = 0, regs_in_pcc = 0;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001043
1044 if (!cpc_desc) {
1045 pr_debug("No CPC descriptor for CPU:%d\n", cpunum);
1046 return -ENODEV;
1047 }
1048
1049 delivered_reg = &cpc_desc->cpc_regs[DELIVERED_CTR];
1050 reference_reg = &cpc_desc->cpc_regs[REFERENCE_CTR];
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001051 ref_perf_reg = &cpc_desc->cpc_regs[REFERENCE_PERF];
1052 ctr_wrap_reg = &cpc_desc->cpc_regs[CTR_WRAP_TIME];
1053
1054 /*
1055 * If refernce perf register is not supported then we should
1056 * use the nominal perf value
1057 */
1058 if (!CPC_SUPPORTED(ref_perf_reg))
1059 ref_perf_reg = &cpc_desc->cpc_regs[NOMINAL_PERF];
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001060
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001061 /* Are any of the regs PCC ?*/
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001062 if (CPC_IN_PCC(delivered_reg) || CPC_IN_PCC(reference_reg) ||
1063 CPC_IN_PCC(ctr_wrap_reg) || CPC_IN_PCC(ref_perf_reg)) {
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001064 down_write(&pcc_data.pcc_lock);
Prakash, Prashanth850d64a2016-08-16 14:39:39 -06001065 regs_in_pcc = 1;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001066 /* Ring doorbell once to update PCC subspace */
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -07001067 if (send_pcc_cmd(CMD_READ) < 0) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001068 ret = -EIO;
1069 goto out_err;
1070 }
1071 }
1072
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -07001073 cpc_read(cpunum, delivered_reg, &delivered);
1074 cpc_read(cpunum, reference_reg, &reference);
1075 cpc_read(cpunum, ref_perf_reg, &ref_perf);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001076
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001077 /*
1078 * Per spec, if ctr_wrap_time optional register is unsupported, then the
1079 * performance counters are assumed to never wrap during the lifetime of
1080 * platform
1081 */
1082 ctr_wrap_time = (u64)(~((u64)0));
1083 if (CPC_SUPPORTED(ctr_wrap_reg))
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -07001084 cpc_read(cpunum, ctr_wrap_reg, &ctr_wrap_time);
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001085
1086 if (!delivered || !reference || !ref_perf) {
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001087 ret = -EFAULT;
1088 goto out_err;
1089 }
1090
1091 perf_fb_ctrs->delivered = delivered;
1092 perf_fb_ctrs->reference = reference;
Ashwin Chaugule158c9982016-08-16 14:39:42 -06001093 perf_fb_ctrs->reference_perf = ref_perf;
Prakash, Prashanth2c74d842017-03-29 13:50:00 -06001094 perf_fb_ctrs->wraparound_time = ctr_wrap_time;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001095out_err:
Prakash, Prashanth850d64a2016-08-16 14:39:39 -06001096 if (regs_in_pcc)
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001097 up_write(&pcc_data.pcc_lock);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001098 return ret;
1099}
1100EXPORT_SYMBOL_GPL(cppc_get_perf_ctrs);
1101
1102/**
1103 * cppc_set_perf - Set a CPUs performance controls.
1104 * @cpu: CPU for which to set performance controls.
1105 * @perf_ctrls: ptr to cppc_perf_ctrls. See cppc_acpi.h
1106 *
1107 * Return: 0 for success, -ERRNO otherwise.
1108 */
1109int cppc_set_perf(int cpu, struct cppc_perf_ctrls *perf_ctrls)
1110{
1111 struct cpc_desc *cpc_desc = per_cpu(cpc_desc_ptr, cpu);
1112 struct cpc_register_resource *desired_reg;
1113 int ret = 0;
1114
1115 if (!cpc_desc) {
1116 pr_debug("No CPC descriptor for CPU:%d\n", cpu);
1117 return -ENODEV;
1118 }
1119
1120 desired_reg = &cpc_desc->cpc_regs[DESIRED_PERF];
1121
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001122 /*
1123 * This is Phase-I where we want to write to CPC registers
1124 * -> We want all CPUs to be able to execute this phase in parallel
1125 *
1126 * Since read_lock can be acquired by multiple CPUs simultaneously we
1127 * achieve that goal here
1128 */
1129 if (CPC_IN_PCC(desired_reg)) {
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001130 down_read(&pcc_data.pcc_lock); /* BEGIN Phase-I */
Prakash, Prashanth139aee72016-08-16 14:39:44 -06001131 if (pcc_data.platform_owns_pcc) {
1132 ret = check_pcc_chan(false);
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001133 if (ret) {
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001134 up_read(&pcc_data.pcc_lock);
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001135 return ret;
1136 }
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001137 }
Prakash, Prashanth139aee72016-08-16 14:39:44 -06001138 /*
1139 * Update the pending_write to make sure a PCC CMD_READ will not
1140 * arrive and steal the channel during the switch to write lock
1141 */
1142 pcc_data.pending_pcc_write_cmd = true;
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001143 cpc_desc->write_cmd_id = pcc_data.pcc_write_cnt;
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001144 cpc_desc->write_cmd_status = 0;
Ashwin Chaugulead62e1e62016-02-17 13:20:59 -07001145 }
1146
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001147 /*
1148 * Skip writing MIN/MAX until Linux knows how to come up with
1149 * useful values.
1150 */
Srinivas Pandruvadaa6cbcdd2016-09-01 13:37:10 -07001151 cpc_write(cpu, desired_reg, perf_ctrls->desired_perf);
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001152
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001153 if (CPC_IN_PCC(desired_reg))
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001154 up_read(&pcc_data.pcc_lock); /* END Phase-I */
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001155 /*
1156 * This is Phase-II where we transfer the ownership of PCC to Platform
1157 *
1158 * Short Summary: Basically if we think of a group of cppc_set_perf
1159 * requests that happened in short overlapping interval. The last CPU to
1160 * come out of Phase-I will enter Phase-II and ring the doorbell.
1161 *
1162 * We have the following requirements for Phase-II:
1163 * 1. We want to execute Phase-II only when there are no CPUs
1164 * currently executing in Phase-I
1165 * 2. Once we start Phase-II we want to avoid all other CPUs from
1166 * entering Phase-I.
1167 * 3. We want only one CPU among all those who went through Phase-I
1168 * to run phase-II
1169 *
1170 * If write_trylock fails to get the lock and doesn't transfer the
1171 * PCC ownership to the platform, then one of the following will be TRUE
1172 * 1. There is at-least one CPU in Phase-I which will later execute
1173 * write_trylock, so the CPUs in Phase-I will be responsible for
1174 * executing the Phase-II.
1175 * 2. Some other CPU has beaten this CPU to successfully execute the
1176 * write_trylock and has already acquired the write_lock. We know for a
1177 * fact it(other CPU acquiring the write_lock) couldn't have happened
1178 * before this CPU's Phase-I as we held the read_lock.
1179 * 3. Some other CPU executing pcc CMD_READ has stolen the
1180 * down_write, in which case, send_pcc_cmd will check for pending
1181 * CMD_WRITE commands by checking the pending_pcc_write_cmd.
1182 * So this CPU can be certain that its request will be delivered
1183 * So in all cases, this CPU knows that its request will be delivered
1184 * by another CPU and can return
1185 *
1186 * After getting the down_write we still need to check for
1187 * pending_pcc_write_cmd to take care of the following scenario
1188 * The thread running this code could be scheduled out between
1189 * Phase-I and Phase-II. Before it is scheduled back on, another CPU
1190 * could have delivered the request to Platform by triggering the
1191 * doorbell and transferred the ownership of PCC to platform. So this
1192 * avoids triggering an unnecessary doorbell and more importantly before
1193 * triggering the doorbell it makes sure that the PCC channel ownership
1194 * is still with OSPM.
1195 * pending_pcc_write_cmd can also be cleared by a different CPU, if
1196 * there was a pcc CMD_READ waiting on down_write and it steals the lock
1197 * before the pcc CMD_WRITE is completed. pcc_send_cmd checks for this
1198 * case during a CMD_READ and if there are pending writes it delivers
1199 * the write command before servicing the read command
1200 */
1201 if (CPC_IN_PCC(desired_reg)) {
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001202 if (down_write_trylock(&pcc_data.pcc_lock)) { /* BEGIN Phase-II */
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001203 /* Update only if there are pending write commands */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001204 if (pcc_data.pending_pcc_write_cmd)
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001205 send_pcc_cmd(CMD_WRITE);
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001206 up_write(&pcc_data.pcc_lock); /* END Phase-II */
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001207 } else
1208 /* Wait until pcc_write_cnt is updated by send_pcc_cmd */
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001209 wait_event(pcc_data.pcc_write_wait_q,
1210 cpc_desc->write_cmd_id != pcc_data.pcc_write_cnt);
Prakash, Prashanth80b82862016-08-16 14:39:40 -06001211
1212 /* send_pcc_cmd updates the status in case of failure */
1213 ret = cpc_desc->write_cmd_status;
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001214 }
Ashwin Chaugule337aadf2015-10-02 10:01:19 -04001215 return ret;
1216}
1217EXPORT_SYMBOL_GPL(cppc_set_perf);
Prakash, Prashanthbe8b88d2016-08-16 14:39:41 -06001218
1219/**
1220 * cppc_get_transition_latency - returns frequency transition latency in ns
1221 *
1222 * ACPI CPPC does not explicitly specifiy how a platform can specify the
1223 * transition latency for perfromance change requests. The closest we have
1224 * is the timing information from the PCCT tables which provides the info
1225 * on the number and frequency of PCC commands the platform can handle.
1226 */
1227unsigned int cppc_get_transition_latency(int cpu_num)
1228{
1229 /*
1230 * Expected transition latency is based on the PCCT timing values
1231 * Below are definition from ACPI spec:
1232 * pcc_nominal- Expected latency to process a command, in microseconds
1233 * pcc_mpar - The maximum number of periodic requests that the subspace
1234 * channel can support, reported in commands per minute. 0
1235 * indicates no limitation.
1236 * pcc_mrtt - The minimum amount of time that OSPM must wait after the
1237 * completion of a command before issuing the next command,
1238 * in microseconds.
1239 */
1240 unsigned int latency_ns = 0;
1241 struct cpc_desc *cpc_desc;
1242 struct cpc_register_resource *desired_reg;
1243
1244 cpc_desc = per_cpu(cpc_desc_ptr, cpu_num);
1245 if (!cpc_desc)
1246 return CPUFREQ_ETERNAL;
1247
1248 desired_reg = &cpc_desc->cpc_regs[DESIRED_PERF];
1249 if (!CPC_IN_PCC(desired_reg))
1250 return CPUFREQ_ETERNAL;
1251
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001252 if (pcc_data.pcc_mpar)
1253 latency_ns = 60 * (1000 * 1000 * 1000 / pcc_data.pcc_mpar);
Prakash, Prashanthbe8b88d2016-08-16 14:39:41 -06001254
Prakash, Prashanth8482ef82016-08-16 14:39:43 -06001255 latency_ns = max(latency_ns, pcc_data.pcc_nominal * 1000);
1256 latency_ns = max(latency_ns, pcc_data.pcc_mrtt * 1000);
Prakash, Prashanthbe8b88d2016-08-16 14:39:41 -06001257
1258 return latency_ns;
1259}
1260EXPORT_SYMBOL_GPL(cppc_get_transition_latency);