blob: cded7c1278ef0c419b134cabc74292209391b5c6 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Copyright (C) 1995-1999 Gary Thomas, Paul Mackerras, Cort Dougan.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 */
Kumar Gala5f7c6902005-09-09 15:02:25 -05004#ifndef _ASM_POWERPC_PPC_ASM_H
5#define _ASM_POWERPC_PPC_ASM_H
6
Paul Mackerras40ef8cb2005-10-10 22:50:37 +10007#include <linux/stringify.h>
David Gibson3ddfbcf2005-11-10 12:56:55 +11008#include <asm/asm-compat.h>
Michael Neuling9c75a312008-06-26 17:07:48 +10009#include <asm/processor.h>
Kumar Gala16c57b32009-02-10 20:10:44 +000010#include <asm/ppc-opcode.h>
Paul Mackerrascf9efce2010-08-26 19:56:43 +000011#include <asm/firmware.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100012
David Gibson3ddfbcf2005-11-10 12:56:55 +110013#ifndef __ASSEMBLY__
14#error __FILE__ should only be used in assembler files
15#else
16
17#define SZL (BITS_PER_LONG/8)
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
19/*
Paul Mackerrasc6622f62006-02-24 10:06:59 +110020 * Stuff for accurate CPU time accounting.
21 * These macros handle transitions between user and system state
22 * in exception entry and exit and accumulate time to the
23 * user_time and system_time fields in the paca.
24 */
25
Frederic Weisbeckerabf917c2012-07-25 07:56:04 +020026#ifndef CONFIG_VIRT_CPU_ACCOUNTING_NATIVE
Paul Mackerrasc6622f62006-02-24 10:06:59 +110027#define ACCOUNT_CPU_USER_ENTRY(ra, rb)
28#define ACCOUNT_CPU_USER_EXIT(ra, rb)
Paul Mackerrascf9efce2010-08-26 19:56:43 +000029#define ACCOUNT_STOLEN_TIME
Paul Mackerrasc6622f62006-02-24 10:06:59 +110030#else
31#define ACCOUNT_CPU_USER_ENTRY(ra, rb) \
Paul Mackerrascf9efce2010-08-26 19:56:43 +000032 MFTB(ra); /* get timebase */ \
33 ld rb,PACA_STARTTIME_USER(r13); \
34 std ra,PACA_STARTTIME(r13); \
Paul Mackerrasc6622f62006-02-24 10:06:59 +110035 subf rb,rb,ra; /* subtract start value */ \
36 ld ra,PACA_USER_TIME(r13); \
37 add ra,ra,rb; /* add on to user time */ \
38 std ra,PACA_USER_TIME(r13); \
Paul Mackerrasc6622f62006-02-24 10:06:59 +110039
40#define ACCOUNT_CPU_USER_EXIT(ra, rb) \
Paul Mackerrascf9efce2010-08-26 19:56:43 +000041 MFTB(ra); /* get timebase */ \
42 ld rb,PACA_STARTTIME(r13); \
43 std ra,PACA_STARTTIME_USER(r13); \
Paul Mackerrasc6622f62006-02-24 10:06:59 +110044 subf rb,rb,ra; /* subtract start value */ \
45 ld ra,PACA_SYSTEM_TIME(r13); \
Paul Mackerrascf9efce2010-08-26 19:56:43 +000046 add ra,ra,rb; /* add on to system time */ \
47 std ra,PACA_SYSTEM_TIME(r13)
48
49#ifdef CONFIG_PPC_SPLPAR
50#define ACCOUNT_STOLEN_TIME \
51BEGIN_FW_FTR_SECTION; \
52 beq 33f; \
53 /* from user - see if there are any DTL entries to process */ \
54 ld r10,PACALPPACAPTR(r13); /* get ptr to VPA */ \
55 ld r11,PACA_DTL_RIDX(r13); /* get log read index */ \
Anton Blanchard7ffcf8e2013-08-07 02:01:46 +100056 addi r10,r10,LPPACA_DTLIDX; \
57 LDX_BE r10,0,r10; /* get log write index */ \
Paul Mackerrascf9efce2010-08-26 19:56:43 +000058 cmpd cr1,r11,r10; \
59 beq+ cr1,33f; \
60 bl .accumulate_stolen_time; \
Benjamin Herrenschmidt990118c2012-03-02 11:01:31 +110061 ld r12,_MSR(r1); \
62 andi. r10,r12,MSR_PR; /* Restore cr0 (coming from user) */ \
Paul Mackerrascf9efce2010-08-26 19:56:43 +00006333: \
64END_FW_FTR_SECTION_IFSET(FW_FEATURE_SPLPAR)
65
66#else /* CONFIG_PPC_SPLPAR */
67#define ACCOUNT_STOLEN_TIME
68
69#endif /* CONFIG_PPC_SPLPAR */
70
Frederic Weisbeckerabf917c2012-07-25 07:56:04 +020071#endif /* CONFIG_VIRT_CPU_ACCOUNTING_NATIVE */
Paul Mackerrasc6622f62006-02-24 10:06:59 +110072
73/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070074 * Macros for storing registers into and loading registers from
75 * exception frames.
76 */
Kumar Gala5f7c6902005-09-09 15:02:25 -050077#ifdef __powerpc64__
78#define SAVE_GPR(n, base) std n,GPR0+8*(n)(base)
79#define REST_GPR(n, base) ld n,GPR0+8*(n)(base)
80#define SAVE_NVGPRS(base) SAVE_8GPRS(14, base); SAVE_10GPRS(22, base)
81#define REST_NVGPRS(base) REST_8GPRS(14, base); REST_10GPRS(22, base)
82#else
Linus Torvalds1da177e2005-04-16 15:20:36 -070083#define SAVE_GPR(n, base) stw n,GPR0+4*(n)(base)
Linus Torvalds1da177e2005-04-16 15:20:36 -070084#define REST_GPR(n, base) lwz n,GPR0+4*(n)(base)
Linus Torvalds1da177e2005-04-16 15:20:36 -070085#define SAVE_NVGPRS(base) SAVE_GPR(13, base); SAVE_8GPRS(14, base); \
86 SAVE_10GPRS(22, base)
87#define REST_NVGPRS(base) REST_GPR(13, base); REST_8GPRS(14, base); \
88 REST_10GPRS(22, base)
Kumar Gala5f7c6902005-09-09 15:02:25 -050089#endif
90
Kumar Gala5f7c6902005-09-09 15:02:25 -050091#define SAVE_2GPRS(n, base) SAVE_GPR(n, base); SAVE_GPR(n+1, base)
92#define SAVE_4GPRS(n, base) SAVE_2GPRS(n, base); SAVE_2GPRS(n+2, base)
93#define SAVE_8GPRS(n, base) SAVE_4GPRS(n, base); SAVE_4GPRS(n+4, base)
94#define SAVE_10GPRS(n, base) SAVE_8GPRS(n, base); SAVE_2GPRS(n+8, base)
95#define REST_2GPRS(n, base) REST_GPR(n, base); REST_GPR(n+1, base)
96#define REST_4GPRS(n, base) REST_2GPRS(n, base); REST_2GPRS(n+2, base)
97#define REST_8GPRS(n, base) REST_4GPRS(n, base); REST_4GPRS(n+4, base)
98#define REST_10GPRS(n, base) REST_8GPRS(n, base); REST_2GPRS(n+8, base)
Linus Torvalds1da177e2005-04-16 15:20:36 -070099
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000100#define SAVE_FPR(n, base) stfd n,8*TS_FPRWIDTH*(n)(base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101#define SAVE_2FPRS(n, base) SAVE_FPR(n, base); SAVE_FPR(n+1, base)
102#define SAVE_4FPRS(n, base) SAVE_2FPRS(n, base); SAVE_2FPRS(n+2, base)
103#define SAVE_8FPRS(n, base) SAVE_4FPRS(n, base); SAVE_4FPRS(n+4, base)
104#define SAVE_16FPRS(n, base) SAVE_8FPRS(n, base); SAVE_8FPRS(n+8, base)
105#define SAVE_32FPRS(n, base) SAVE_16FPRS(n, base); SAVE_16FPRS(n+16, base)
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000106#define REST_FPR(n, base) lfd n,8*TS_FPRWIDTH*(n)(base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107#define REST_2FPRS(n, base) REST_FPR(n, base); REST_FPR(n+1, base)
108#define REST_4FPRS(n, base) REST_2FPRS(n, base); REST_2FPRS(n+2, base)
109#define REST_8FPRS(n, base) REST_4FPRS(n, base); REST_4FPRS(n+4, base)
110#define REST_16FPRS(n, base) REST_8FPRS(n, base); REST_8FPRS(n+8, base)
111#define REST_32FPRS(n, base) REST_16FPRS(n, base); REST_16FPRS(n+16, base)
112
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000113#define SAVE_VR(n,b,base) li b,16*(n); stvx n,base,b
Kumar Gala5f7c6902005-09-09 15:02:25 -0500114#define SAVE_2VRS(n,b,base) SAVE_VR(n,b,base); SAVE_VR(n+1,b,base)
115#define SAVE_4VRS(n,b,base) SAVE_2VRS(n,b,base); SAVE_2VRS(n+2,b,base)
116#define SAVE_8VRS(n,b,base) SAVE_4VRS(n,b,base); SAVE_4VRS(n+4,b,base)
117#define SAVE_16VRS(n,b,base) SAVE_8VRS(n,b,base); SAVE_8VRS(n+8,b,base)
118#define SAVE_32VRS(n,b,base) SAVE_16VRS(n,b,base); SAVE_16VRS(n+16,b,base)
Paul Mackerrasde79f7b2013-09-10 20:20:42 +1000119#define REST_VR(n,b,base) li b,16*(n); lvx n,base,b
Kumar Gala5f7c6902005-09-09 15:02:25 -0500120#define REST_2VRS(n,b,base) REST_VR(n,b,base); REST_VR(n+1,b,base)
121#define REST_4VRS(n,b,base) REST_2VRS(n,b,base); REST_2VRS(n+2,b,base)
122#define REST_8VRS(n,b,base) REST_4VRS(n,b,base); REST_4VRS(n+4,b,base)
123#define REST_16VRS(n,b,base) REST_8VRS(n,b,base); REST_8VRS(n+8,b,base)
124#define REST_32VRS(n,b,base) REST_16VRS(n,b,base); REST_16VRS(n+16,b,base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
Anton Blanchard926f1602013-09-23 12:04:39 +1000126#ifdef __BIG_ENDIAN__
127#define STXVD2X_ROT(n,b,base) STXVD2X(n,b,base)
128#define LXVD2X_ROT(n,b,base) LXVD2X(n,b,base)
129#else
130#define STXVD2X_ROT(n,b,base) XXSWAPD(n,n); \
131 STXVD2X(n,b,base); \
132 XXSWAPD(n,n)
133
134#define LXVD2X_ROT(n,b,base) LXVD2X(n,b,base); \
135 XXSWAPD(n,n)
136#endif
Michael Neuling72ffff52008-06-25 14:07:18 +1000137/* Save the lower 32 VSRs in the thread VSR region */
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +1100138#define SAVE_VSR(n,b,base) li b,16*(n); STXVD2X_ROT(n,R##base,R##b)
Michael Neuling72ffff52008-06-25 14:07:18 +1000139#define SAVE_2VSRS(n,b,base) SAVE_VSR(n,b,base); SAVE_VSR(n+1,b,base)
140#define SAVE_4VSRS(n,b,base) SAVE_2VSRS(n,b,base); SAVE_2VSRS(n+2,b,base)
141#define SAVE_8VSRS(n,b,base) SAVE_4VSRS(n,b,base); SAVE_4VSRS(n+4,b,base)
142#define SAVE_16VSRS(n,b,base) SAVE_8VSRS(n,b,base); SAVE_8VSRS(n+8,b,base)
143#define SAVE_32VSRS(n,b,base) SAVE_16VSRS(n,b,base); SAVE_16VSRS(n+16,b,base)
Benjamin Herrenschmidt3ad26e52013-10-11 18:23:53 +1100144#define REST_VSR(n,b,base) li b,16*(n); LXVD2X_ROT(n,R##base,R##b)
Michael Neuling72ffff52008-06-25 14:07:18 +1000145#define REST_2VSRS(n,b,base) REST_VSR(n,b,base); REST_VSR(n+1,b,base)
146#define REST_4VSRS(n,b,base) REST_2VSRS(n,b,base); REST_2VSRS(n+2,b,base)
147#define REST_8VSRS(n,b,base) REST_4VSRS(n,b,base); REST_4VSRS(n+4,b,base)
148#define REST_16VSRS(n,b,base) REST_8VSRS(n,b,base); REST_8VSRS(n+8,b,base)
149#define REST_32VSRS(n,b,base) REST_16VSRS(n,b,base); REST_16VSRS(n+16,b,base)
Michael Neuling72ffff52008-06-25 14:07:18 +1000150
Scott Woodc51584d2011-06-14 18:34:27 -0500151/*
152 * b = base register for addressing, o = base offset from register of 1st EVR
153 * n = first EVR, s = scratch
154 */
155#define SAVE_EVR(n,s,b,o) evmergehi s,s,n; stw s,o+4*(n)(b)
156#define SAVE_2EVRS(n,s,b,o) SAVE_EVR(n,s,b,o); SAVE_EVR(n+1,s,b,o)
157#define SAVE_4EVRS(n,s,b,o) SAVE_2EVRS(n,s,b,o); SAVE_2EVRS(n+2,s,b,o)
158#define SAVE_8EVRS(n,s,b,o) SAVE_4EVRS(n,s,b,o); SAVE_4EVRS(n+4,s,b,o)
159#define SAVE_16EVRS(n,s,b,o) SAVE_8EVRS(n,s,b,o); SAVE_8EVRS(n+8,s,b,o)
160#define SAVE_32EVRS(n,s,b,o) SAVE_16EVRS(n,s,b,o); SAVE_16EVRS(n+16,s,b,o)
161#define REST_EVR(n,s,b,o) lwz s,o+4*(n)(b); evmergelo n,s,n
162#define REST_2EVRS(n,s,b,o) REST_EVR(n,s,b,o); REST_EVR(n+1,s,b,o)
163#define REST_4EVRS(n,s,b,o) REST_2EVRS(n,s,b,o); REST_2EVRS(n+2,s,b,o)
164#define REST_8EVRS(n,s,b,o) REST_4EVRS(n,s,b,o); REST_4EVRS(n+4,s,b,o)
165#define REST_16EVRS(n,s,b,o) REST_8EVRS(n,s,b,o); REST_8EVRS(n+8,s,b,o)
166#define REST_32EVRS(n,s,b,o) REST_16EVRS(n,s,b,o); REST_16EVRS(n+16,s,b,o)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167
Michael Ellerman8c716322005-10-24 15:07:27 +1000168/* Macros to adjust thread priority for hardware multithreading */
169#define HMT_VERY_LOW or 31,31,31 # very low priority
170#define HMT_LOW or 1,1,1
171#define HMT_MEDIUM_LOW or 6,6,6 # medium low priority
172#define HMT_MEDIUM or 2,2,2
173#define HMT_MEDIUM_HIGH or 5,5,5 # medium high priority
174#define HMT_HIGH or 3,3,3
Benjamin Herrenschmidt50fb8eb2011-01-12 17:41:28 +1100175#define HMT_EXTRA_HIGH or 7,7,7 # power7 only
Kumar Gala5f7c6902005-09-09 15:02:25 -0500176
Michael Neulingd72be892012-06-25 13:33:15 +0000177#ifdef CONFIG_PPC64
178#define ULONG_SIZE 8
179#else
180#define ULONG_SIZE 4
181#endif
Michael Neuling0b7673c2012-06-25 13:33:23 +0000182#define __VCPU_GPR(n) (VCPU_GPRS + (n * ULONG_SIZE))
183#define VCPU_GPR(n) __VCPU_GPR(__REG_##n)
Michael Neulingd72be892012-06-25 13:33:15 +0000184
Arnd Bergmann88ced032005-12-16 22:43:46 +0100185#ifdef __KERNEL__
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000186#ifdef CONFIG_PPC64
187
Michael Neuling44ce6a52012-06-25 13:33:14 +0000188#define STACKFRAMESIZE 256
Michael Neuling0b7673c2012-06-25 13:33:23 +0000189#define __STK_REG(i) (112 + ((i)-14)*8)
190#define STK_REG(i) __STK_REG(__REG_##i)
Michael Neuling44ce6a52012-06-25 13:33:14 +0000191
Michael Neuling0b7673c2012-06-25 13:33:23 +0000192#define __STK_PARAM(i) (48 + ((i)-3)*8)
193#define STK_PARAM(i) __STK_PARAM(__REG_##i)
Michael Neuling44ce6a52012-06-25 13:33:14 +0000194
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000195#define XGLUE(a,b) a##b
196#define GLUE(a,b) XGLUE(a,b)
197
198#define _GLOBAL(name) \
199 .section ".text"; \
200 .align 2 ; \
201 .globl name; \
202 .globl GLUE(.,name); \
203 .section ".opd","aw"; \
204name: \
205 .quad GLUE(.,name); \
206 .quad .TOC.@tocbase; \
207 .quad 0; \
208 .previous; \
209 .type GLUE(.,name),@function; \
210GLUE(.,name):
211
Stephen Rothwellfc68e862007-08-22 13:44:58 +1000212#define _INIT_GLOBAL(name) \
Tim Abbott9203fc92009-04-27 14:02:24 -0400213 __REF; \
Stephen Rothwellfc68e862007-08-22 13:44:58 +1000214 .align 2 ; \
215 .globl name; \
216 .globl GLUE(.,name); \
217 .section ".opd","aw"; \
218name: \
219 .quad GLUE(.,name); \
220 .quad .TOC.@tocbase; \
221 .quad 0; \
222 .previous; \
223 .type GLUE(.,name),@function; \
224GLUE(.,name):
225
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000226#define _KPROBE(name) \
227 .section ".kprobes.text","a"; \
228 .align 2 ; \
229 .globl name; \
230 .globl GLUE(.,name); \
231 .section ".opd","aw"; \
232name: \
233 .quad GLUE(.,name); \
234 .quad .TOC.@tocbase; \
235 .quad 0; \
236 .previous; \
237 .type GLUE(.,name),@function; \
238GLUE(.,name):
239
240#define _STATIC(name) \
241 .section ".text"; \
242 .align 2 ; \
243 .section ".opd","aw"; \
244name: \
245 .quad GLUE(.,name); \
246 .quad .TOC.@tocbase; \
247 .quad 0; \
248 .previous; \
249 .type GLUE(.,name),@function; \
250GLUE(.,name):
251
Stephen Rothwellc40b91b2007-07-25 09:27:35 +1000252#define _INIT_STATIC(name) \
Tim Abbott9203fc92009-04-27 14:02:24 -0400253 __REF; \
Stephen Rothwellc40b91b2007-07-25 09:27:35 +1000254 .align 2 ; \
255 .section ".opd","aw"; \
256name: \
257 .quad GLUE(.,name); \
258 .quad .TOC.@tocbase; \
259 .quad 0; \
260 .previous; \
261 .type GLUE(.,name),@function; \
262GLUE(.,name):
263
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000264#else /* 32-bit */
265
Kumar Gala748a7682007-09-13 15:42:35 -0500266#define _ENTRY(n) \
267 .globl n; \
268n:
269
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000270#define _GLOBAL(n) \
271 .text; \
272 .stabs __stringify(n:F-1),N_FUN,0,0,n;\
273 .globl n; \
274n:
275
276#define _KPROBE(n) \
277 .section ".kprobes.text","a"; \
278 .globl n; \
279n:
280
281#endif
282
Kumar Gala5f7c6902005-09-09 15:02:25 -0500283/*
David Gibsone58c3492006-01-13 14:56:25 +1100284 * LOAD_REG_IMMEDIATE(rn, expr)
285 * Loads the value of the constant expression 'expr' into register 'rn'
286 * using immediate instructions only. Use this when it's important not
287 * to reference other data (i.e. on ppc64 when the TOC pointer is not
Paul Mackerrase31aa452008-08-30 11:41:12 +1000288 * valid) and when 'expr' is a constant or absolute address.
Kumar Gala5f7c6902005-09-09 15:02:25 -0500289 *
David Gibsone58c3492006-01-13 14:56:25 +1100290 * LOAD_REG_ADDR(rn, name)
291 * Loads the address of label 'name' into register 'rn'. Use this when
292 * you don't particularly need immediate instructions only, but you need
293 * the whole address in one register (e.g. it's a structure address and
294 * you want to access various offsets within it). On ppc32 this is
295 * identical to LOAD_REG_IMMEDIATE.
296 *
Kevin Hao1c49abe2013-12-24 15:12:05 +0800297 * LOAD_REG_ADDR_PIC(rn, name)
298 * Loads the address of label 'name' into register 'run'. Use this when
299 * the kernel doesn't run at the linked or relocated address. Please
300 * note that this macro will clobber the lr register.
301 *
David Gibsone58c3492006-01-13 14:56:25 +1100302 * LOAD_REG_ADDRBASE(rn, name)
303 * ADDROFF(name)
304 * LOAD_REG_ADDRBASE loads part of the address of label 'name' into
305 * register 'rn'. ADDROFF(name) returns the remainder of the address as
306 * a constant expression. ADDROFF(name) is a signed expression < 16 bits
307 * in size, so is suitable for use directly as an offset in load and store
308 * instructions. Use this when loading/storing a single word or less as:
309 * LOAD_REG_ADDRBASE(rX, name)
310 * ld rY,ADDROFF(name)(rX)
Kumar Gala5f7c6902005-09-09 15:02:25 -0500311 */
Kevin Hao1c49abe2013-12-24 15:12:05 +0800312
313/* Be careful, this will clobber the lr register. */
314#define LOAD_REG_ADDR_PIC(reg, name) \
315 bl 0f; \
3160: mflr reg; \
317 addis reg,reg,(name - 0b)@ha; \
318 addi reg,reg,(name - 0b)@l;
319
Kumar Gala5f7c6902005-09-09 15:02:25 -0500320#ifdef __powerpc64__
Guenter Roeck7998eb32014-05-15 09:33:42 -0700321#ifdef HAVE_AS_ATHIGH
322#define __AS_ATHIGH high
323#else
324#define __AS_ATHIGH h
325#endif
David Gibsone58c3492006-01-13 14:56:25 +1100326#define LOAD_REG_IMMEDIATE(reg,expr) \
Michael Neuling564aa5c2012-06-25 13:33:09 +0000327 lis reg,(expr)@highest; \
328 ori reg,reg,(expr)@higher; \
329 rldicr reg,reg,32,31; \
Guenter Roeck7998eb32014-05-15 09:33:42 -0700330 oris reg,reg,(expr)@__AS_ATHIGH; \
Michael Neuling564aa5c2012-06-25 13:33:09 +0000331 ori reg,reg,(expr)@l;
Kumar Gala5f7c6902005-09-09 15:02:25 -0500332
David Gibsone58c3492006-01-13 14:56:25 +1100333#define LOAD_REG_ADDR(reg,name) \
Michael Neuling564aa5c2012-06-25 13:33:09 +0000334 ld reg,name@got(r2)
Kumar Gala5f7c6902005-09-09 15:02:25 -0500335
David Gibsone58c3492006-01-13 14:56:25 +1100336#define LOAD_REG_ADDRBASE(reg,name) LOAD_REG_ADDR(reg,name)
337#define ADDROFF(name) 0
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000338
Paul Mackerrasf78541d2005-10-28 22:53:37 +1000339/* offsets for stack frame layout */
340#define LRSAVE 16
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000341
342#else /* 32-bit */
Stephen Rothwell70620182005-10-12 17:44:55 +1000343
David Gibsone58c3492006-01-13 14:56:25 +1100344#define LOAD_REG_IMMEDIATE(reg,expr) \
Michael Neuling564aa5c2012-06-25 13:33:09 +0000345 lis reg,(expr)@ha; \
346 addi reg,reg,(expr)@l;
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000347
David Gibsone58c3492006-01-13 14:56:25 +1100348#define LOAD_REG_ADDR(reg,name) LOAD_REG_IMMEDIATE(reg, name)
349
Michael Neuling564aa5c2012-06-25 13:33:09 +0000350#define LOAD_REG_ADDRBASE(reg, name) lis reg,name@ha
David Gibsone58c3492006-01-13 14:56:25 +1100351#define ADDROFF(name) name@l
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000352
Paul Mackerrasf78541d2005-10-28 22:53:37 +1000353/* offsets for stack frame layout */
354#define LRSAVE 4
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000355
Kumar Gala5f7c6902005-09-09 15:02:25 -0500356#endif
357
358/* various errata or part fixups */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359#ifdef CONFIG_PPC601_SYNC_FIX
360#define SYNC \
361BEGIN_FTR_SECTION \
362 sync; \
363 isync; \
364END_FTR_SECTION_IFSET(CPU_FTR_601)
365#define SYNC_601 \
366BEGIN_FTR_SECTION \
367 sync; \
368END_FTR_SECTION_IFSET(CPU_FTR_601)
369#define ISYNC_601 \
370BEGIN_FTR_SECTION \
371 isync; \
372END_FTR_SECTION_IFSET(CPU_FTR_601)
373#else
374#define SYNC
375#define SYNC_601
376#define ISYNC_601
377#endif
378
Scott Woodd52459c2013-07-23 20:21:11 -0500379#if defined(CONFIG_PPC_CELL) || defined(CONFIG_PPC_FSL_BOOK3E)
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +1000380#define MFTB(dest) \
Scott Woodbeb2dc02013-08-20 19:33:12 -050038190: mfspr dest, SPRN_TBRL; \
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +1000382BEGIN_FTR_SECTION_NESTED(96); \
383 cmpwi dest,0; \
384 beq- 90b; \
385END_FTR_SECTION_NESTED(CPU_FTR_CELL_TB_BUG, CPU_FTR_CELL_TB_BUG, 96)
LEROY Christopheae2163b2013-11-22 17:57:31 +0100386#elif defined(CONFIG_8xx)
387#define MFTB(dest) mftb dest
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +1000388#else
Scott Woodbeb2dc02013-08-20 19:33:12 -0500389#define MFTB(dest) mfspr dest, SPRN_TBRL
Benjamin Herrenschmidt859deea2006-10-20 14:37:05 +1000390#endif
Kumar Gala5f7c6902005-09-09 15:02:25 -0500391
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392#ifndef CONFIG_SMP
393#define TLBSYNC
394#else /* CONFIG_SMP */
395/* tlbsync is not implemented on 601 */
396#define TLBSYNC \
397BEGIN_FTR_SECTION \
398 tlbsync; \
399 sync; \
400END_FTR_SECTION_IFCLR(CPU_FTR_601)
401#endif
402
Anton Blanchard694caf02012-04-18 02:21:52 +0000403#ifdef CONFIG_PPC64
404#define MTOCRF(FXM, RS) \
405 BEGIN_FTR_SECTION_NESTED(848); \
Michael Neuling86e32fd2012-06-25 13:33:16 +0000406 mtcrf (FXM), RS; \
Anton Blanchard694caf02012-04-18 02:21:52 +0000407 FTR_SECTION_ELSE_NESTED(848); \
Michael Neuling86e32fd2012-06-25 13:33:16 +0000408 mtocrf (FXM), RS; \
Anton Blanchard694caf02012-04-18 02:21:52 +0000409 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_NOEXECUTE, 848)
Haren Myneni13e7a8e2012-12-06 21:50:32 +0000410
411/*
412 * PPR restore macros used in entry_64.S
413 * Used for P7 or later processors
414 */
415#define HMT_MEDIUM_LOW_HAS_PPR \
416BEGIN_FTR_SECTION_NESTED(944) \
417 HMT_MEDIUM_LOW; \
418END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,944)
419
420#define SET_DEFAULT_THREAD_PPR(ra, rb) \
421BEGIN_FTR_SECTION_NESTED(945) \
422 lis ra,INIT_PPR@highest; /* default ppr=3 */ \
423 ld rb,PACACURRENT(r13); \
424 sldi ra,ra,32; /* 11- 13 bits are used for ppr */ \
425 std ra,TASKTHREADPPR(rb); \
426END_FTR_SECTION_NESTED(CPU_FTR_HAS_PPR,CPU_FTR_HAS_PPR,945)
427
Anton Blanchard694caf02012-04-18 02:21:52 +0000428#endif
429
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430/*
431 * This instruction is not implemented on the PPC 603 or 601; however, on
432 * the 403GCX and 405GP tlbia IS defined and tlbie is not.
433 * All of these instructions exist in the 8xx, they have magical powers,
434 * and they must be used.
435 */
436
437#if !defined(CONFIG_4xx) && !defined(CONFIG_8xx)
438#define tlbia \
439 li r4,1024; \
440 mtctr r4; \
441 lis r4,KERNELBASE@h; \
4420: tlbie r4; \
443 addi r4,r4,0x1000; \
444 bdnz 0b
445#endif
446
Kumar Gala5f7c6902005-09-09 15:02:25 -0500447
Kumar Gala5f7c6902005-09-09 15:02:25 -0500448#ifdef CONFIG_IBM440EP_ERR42
449#define PPC440EP_ERR42 isync
450#else
451#define PPC440EP_ERR42
452#endif
453
Michael Neulinga5153482013-05-29 19:34:27 +0000454/* The following stops all load and store data streams associated with stream
455 * ID (ie. streams created explicitly). The embedded and server mnemonics for
456 * dcbt are different so we use machine "power4" here explicitly.
457 */
458#define DCBT_STOP_ALL_STREAM_IDS(scratch) \
459.machine push ; \
460.machine "power4" ; \
461 lis scratch,0x60000000@h; \
462 dcbt r0,scratch,0b01010; \
463.machine pop
464
Benjamin Herrenschmidt44c58cc2009-07-23 23:15:20 +0000465/*
466 * toreal/fromreal/tophys/tovirt macros. 32-bit BookE makes them
467 * keep the address intact to be compatible with code shared with
468 * 32-bit classic.
469 *
470 * On the other hand, I find it useful to have them behave as expected
471 * by their name (ie always do the addition) on 64-bit BookE
472 */
473#if defined(CONFIG_BOOKE) && !defined(CONFIG_PPC64)
Paul Mackerras63162222005-10-27 22:44:39 +1000474#define toreal(rd)
475#define fromreal(rd)
476
Roland McGrath2ca76332008-05-11 10:40:47 +1000477/*
478 * We use addis to ensure compatibility with the "classic" ppc versions of
479 * these macros, which use rs = 0 to get the tophys offset in rd, rather than
480 * converting the address in r0, and so this version has to do that too
481 * (i.e. set register rd to 0 when rs == 0).
482 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483#define tophys(rd,rs) \
484 addis rd,rs,0
485
486#define tovirt(rd,rs) \
487 addis rd,rs,0
488
Kumar Gala5f7c6902005-09-09 15:02:25 -0500489#elif defined(CONFIG_PPC64)
Paul Mackerras63162222005-10-27 22:44:39 +1000490#define toreal(rd) /* we can access c000... in real mode */
491#define fromreal(rd)
492
Kumar Gala5f7c6902005-09-09 15:02:25 -0500493#define tophys(rd,rs) \
Paul Mackerras63162222005-10-27 22:44:39 +1000494 clrldi rd,rs,2
Kumar Gala5f7c6902005-09-09 15:02:25 -0500495
496#define tovirt(rd,rs) \
Paul Mackerras63162222005-10-27 22:44:39 +1000497 rotldi rd,rs,16; \
498 ori rd,rd,((KERNELBASE>>48)&0xFFFF);\
499 rotldi rd,rd,48
Kumar Gala5f7c6902005-09-09 15:02:25 -0500500#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501/*
502 * On APUS (Amiga PowerPC cpu upgrade board), we don't know the
503 * physical base address of RAM at compile time.
504 */
Paul Mackerras63162222005-10-27 22:44:39 +1000505#define toreal(rd) tophys(rd,rd)
506#define fromreal(rd) tovirt(rd,rd)
507
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508#define tophys(rd,rs) \
Dale Farnsworthccdcef72008-12-17 10:09:13 +00005090: addis rd,rs,-PAGE_OFFSET@h; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 .section ".vtop_fixup","aw"; \
511 .align 1; \
512 .long 0b; \
513 .previous
514
515#define tovirt(rd,rs) \
Dale Farnsworthccdcef72008-12-17 10:09:13 +00005160: addis rd,rs,PAGE_OFFSET@h; \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517 .section ".ptov_fixup","aw"; \
518 .align 1; \
519 .long 0b; \
520 .previous
Kumar Gala5f7c6902005-09-09 15:02:25 -0500521#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
Benjamin Herrenschmidt44c58cc2009-07-23 23:15:20 +0000523#ifdef CONFIG_PPC_BOOK3S_64
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000524#define RFI rfid
525#define MTMSRD(r) mtmsrd r
Benjamin Herrenschmidtb38c77d2012-07-04 14:49:12 +1000526#define MTMSR_EERI(reg) mtmsrd reg,1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527#else
528#define FIX_SRR1(ra, rb)
529#ifndef CONFIG_40x
530#define RFI rfi
531#else
532#define RFI rfi; b . /* Prevent prefetch past rfi */
533#endif
534#define MTMSRD(r) mtmsr r
Benjamin Herrenschmidtb38c77d2012-07-04 14:49:12 +1000535#define MTMSR_EERI(reg) mtmsr reg
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536#define CLR_TOP32(r)
Matt Porterc9cf73a2005-07-31 22:34:52 -0700537#endif
538
Arnd Bergmann88ced032005-12-16 22:43:46 +0100539#endif /* __KERNEL__ */
540
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541/* The boring bits... */
542
543/* Condition Register Bit Fields */
544
545#define cr0 0
546#define cr1 1
547#define cr2 2
548#define cr3 3
549#define cr4 4
550#define cr5 5
551#define cr6 6
552#define cr7 7
553
554
Michael Neuling9a13a522012-06-25 13:33:12 +0000555/*
556 * General Purpose Registers (GPRs)
557 *
558 * The lower case r0-r31 should be used in preference to the upper
559 * case R0-R31 as they provide more error checking in the assembler.
560 * Use R0-31 only when really nessesary.
561 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562
Michael Neuling9a13a522012-06-25 13:33:12 +0000563#define r0 %r0
564#define r1 %r1
565#define r2 %r2
566#define r3 %r3
567#define r4 %r4
568#define r5 %r5
569#define r6 %r6
570#define r7 %r7
571#define r8 %r8
572#define r9 %r9
573#define r10 %r10
574#define r11 %r11
575#define r12 %r12
576#define r13 %r13
577#define r14 %r14
578#define r15 %r15
579#define r16 %r16
580#define r17 %r17
581#define r18 %r18
582#define r19 %r19
583#define r20 %r20
584#define r21 %r21
585#define r22 %r22
586#define r23 %r23
587#define r24 %r24
588#define r25 %r25
589#define r26 %r26
590#define r27 %r27
591#define r28 %r28
592#define r29 %r29
593#define r30 %r30
594#define r31 %r31
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595
596
597/* Floating Point Registers (FPRs) */
598
599#define fr0 0
600#define fr1 1
601#define fr2 2
602#define fr3 3
603#define fr4 4
604#define fr5 5
605#define fr6 6
606#define fr7 7
607#define fr8 8
608#define fr9 9
609#define fr10 10
610#define fr11 11
611#define fr12 12
612#define fr13 13
613#define fr14 14
614#define fr15 15
615#define fr16 16
616#define fr17 17
617#define fr18 18
618#define fr19 19
619#define fr20 20
620#define fr21 21
621#define fr22 22
622#define fr23 23
623#define fr24 24
624#define fr25 25
625#define fr26 26
626#define fr27 27
627#define fr28 28
628#define fr29 29
629#define fr30 30
630#define fr31 31
631
Kumar Gala5f7c6902005-09-09 15:02:25 -0500632/* AltiVec Registers (VPRs) */
633
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634#define vr0 0
635#define vr1 1
636#define vr2 2
637#define vr3 3
638#define vr4 4
639#define vr5 5
640#define vr6 6
641#define vr7 7
642#define vr8 8
643#define vr9 9
644#define vr10 10
645#define vr11 11
646#define vr12 12
647#define vr13 13
648#define vr14 14
649#define vr15 15
650#define vr16 16
651#define vr17 17
652#define vr18 18
653#define vr19 19
654#define vr20 20
655#define vr21 21
656#define vr22 22
657#define vr23 23
658#define vr24 24
659#define vr25 25
660#define vr26 26
661#define vr27 27
662#define vr28 28
663#define vr29 29
664#define vr30 30
665#define vr31 31
666
Michael Neuling72ffff52008-06-25 14:07:18 +1000667/* VSX Registers (VSRs) */
668
669#define vsr0 0
670#define vsr1 1
671#define vsr2 2
672#define vsr3 3
673#define vsr4 4
674#define vsr5 5
675#define vsr6 6
676#define vsr7 7
677#define vsr8 8
678#define vsr9 9
679#define vsr10 10
680#define vsr11 11
681#define vsr12 12
682#define vsr13 13
683#define vsr14 14
684#define vsr15 15
685#define vsr16 16
686#define vsr17 17
687#define vsr18 18
688#define vsr19 19
689#define vsr20 20
690#define vsr21 21
691#define vsr22 22
692#define vsr23 23
693#define vsr24 24
694#define vsr25 25
695#define vsr26 26
696#define vsr27 27
697#define vsr28 28
698#define vsr29 29
699#define vsr30 30
700#define vsr31 31
701#define vsr32 32
702#define vsr33 33
703#define vsr34 34
704#define vsr35 35
705#define vsr36 36
706#define vsr37 37
707#define vsr38 38
708#define vsr39 39
709#define vsr40 40
710#define vsr41 41
711#define vsr42 42
712#define vsr43 43
713#define vsr44 44
714#define vsr45 45
715#define vsr46 46
716#define vsr47 47
717#define vsr48 48
718#define vsr49 49
719#define vsr50 50
720#define vsr51 51
721#define vsr52 52
722#define vsr53 53
723#define vsr54 54
724#define vsr55 55
725#define vsr56 56
726#define vsr57 57
727#define vsr58 58
728#define vsr59 59
729#define vsr60 60
730#define vsr61 61
731#define vsr62 62
732#define vsr63 63
733
Kumar Gala5f7c6902005-09-09 15:02:25 -0500734/* SPE Registers (EVPRs) */
735
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736#define evr0 0
737#define evr1 1
738#define evr2 2
739#define evr3 3
740#define evr4 4
741#define evr5 5
742#define evr6 6
743#define evr7 7
744#define evr8 8
745#define evr9 9
746#define evr10 10
747#define evr11 11
748#define evr12 12
749#define evr13 13
750#define evr14 14
751#define evr15 15
752#define evr16 16
753#define evr17 17
754#define evr18 18
755#define evr19 19
756#define evr20 20
757#define evr21 21
758#define evr22 22
759#define evr23 23
760#define evr24 24
761#define evr25 25
762#define evr26 26
763#define evr27 27
764#define evr28 28
765#define evr29 29
766#define evr30 30
767#define evr31 31
768
769/* some stab codes */
770#define N_FUN 36
771#define N_RSYM 64
772#define N_SLINE 68
773#define N_SO 100
Kumar Gala5f7c6902005-09-09 15:02:25 -0500774
Benjamin Herrenschmidt5c0484e2013-09-23 12:04:45 +1000775/*
776 * Create an endian fixup trampoline
777 *
778 * This starts with a "tdi 0,0,0x48" instruction which is
779 * essentially a "trap never", and thus akin to a nop.
780 *
781 * The opcode for this instruction read with the wrong endian
782 * however results in a b . + 8
783 *
784 * So essentially we use that trick to execute the following
785 * trampoline in "reverse endian" if we are running with the
786 * MSR_LE bit set the "wrong" way for whatever endianness the
787 * kernel is built for.
788 */
Kumar Gala5f7c6902005-09-09 15:02:25 -0500789
Benjamin Herrenschmidt5c0484e2013-09-23 12:04:45 +1000790#ifdef CONFIG_PPC_BOOK3E
791#define FIXUP_ENDIAN
792#else
793#define FIXUP_ENDIAN \
794 tdi 0,0,0x48; /* Reverse endian of b . + 8 */ \
795 b $+36; /* Skip trampoline if endian is good */ \
796 .long 0x05009f42; /* bcl 20,31,$+4 */ \
797 .long 0xa602487d; /* mflr r10 */ \
798 .long 0x1c004a39; /* addi r10,r10,28 */ \
799 .long 0xa600607d; /* mfmsr r11 */ \
800 .long 0x01006b69; /* xori r11,r11,1 */ \
801 .long 0xa6035a7d; /* mtsrr0 r10 */ \
802 .long 0xa6037b7d; /* mtsrr1 r11 */ \
803 .long 0x2400004c /* rfid */
804#endif /* !CONFIG_PPC_BOOK3E */
805#endif /* __ASSEMBLY__ */
Kumar Gala5f7c6902005-09-09 15:02:25 -0500806#endif /* _ASM_POWERPC_PPC_ASM_H */