Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2012 ARM Ltd. |
| 3 | * |
| 4 | * This program is free software; you can redistribute it and/or modify |
| 5 | * it under the terms of the GNU General Public License version 2 as |
| 6 | * published by the Free Software Foundation. |
| 7 | * |
| 8 | * This program is distributed in the hope that it will be useful, |
| 9 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 10 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 11 | * GNU General Public License for more details. |
| 12 | * |
| 13 | * You should have received a copy of the GNU General Public License |
| 14 | * along with this program. If not, see <http://www.gnu.org/licenses/>. |
| 15 | */ |
| 16 | |
| 17 | #ifndef __ASM_PERF_EVENT_H |
| 18 | #define __ASM_PERF_EVENT_H |
| 19 | |
Mark Rutland | a9ea001 | 2016-11-03 20:23:05 +0000 | [diff] [blame] | 20 | #include <asm/stack_pointer.h> |
| 21 | |
Shannon Zhao | b8cfadf | 2016-03-24 16:01:16 +0000 | [diff] [blame] | 22 | #define ARMV8_PMU_MAX_COUNTERS 32 |
| 23 | #define ARMV8_PMU_COUNTER_MASK (ARMV8_PMU_MAX_COUNTERS - 1) |
| 24 | |
| 25 | /* |
| 26 | * Per-CPU PMCR: config reg |
| 27 | */ |
| 28 | #define ARMV8_PMU_PMCR_E (1 << 0) /* Enable all counters */ |
| 29 | #define ARMV8_PMU_PMCR_P (1 << 1) /* Reset all counters */ |
| 30 | #define ARMV8_PMU_PMCR_C (1 << 2) /* Cycle counter reset */ |
| 31 | #define ARMV8_PMU_PMCR_D (1 << 3) /* CCNT counts every 64th cpu cycle */ |
| 32 | #define ARMV8_PMU_PMCR_X (1 << 4) /* Export to ETM */ |
| 33 | #define ARMV8_PMU_PMCR_DP (1 << 5) /* Disable CCNT if non-invasive debug*/ |
| 34 | #define ARMV8_PMU_PMCR_LC (1 << 6) /* Overflow on 64 bit cycle counter */ |
| 35 | #define ARMV8_PMU_PMCR_N_SHIFT 11 /* Number of counters supported */ |
| 36 | #define ARMV8_PMU_PMCR_N_MASK 0x1f |
| 37 | #define ARMV8_PMU_PMCR_MASK 0x7f /* Mask for writable bits */ |
| 38 | |
| 39 | /* |
| 40 | * PMOVSR: counters overflow flag status reg |
| 41 | */ |
| 42 | #define ARMV8_PMU_OVSR_MASK 0xffffffff /* Mask for writable bits */ |
| 43 | #define ARMV8_PMU_OVERFLOWED_MASK ARMV8_PMU_OVSR_MASK |
| 44 | |
| 45 | /* |
| 46 | * PMXEVTYPER: Event selection reg |
| 47 | */ |
| 48 | #define ARMV8_PMU_EVTYPE_MASK 0xc800ffff /* Mask for writable bits */ |
| 49 | #define ARMV8_PMU_EVTYPE_EVENT 0xffff /* Mask for EVENT bits */ |
| 50 | |
Wei Huang | b112c84 | 2016-11-16 11:09:20 -0600 | [diff] [blame] | 51 | /* |
| 52 | * PMUv3 event types: required events |
| 53 | */ |
| 54 | #define ARMV8_PMUV3_PERFCTR_SW_INCR 0x00 |
| 55 | #define ARMV8_PMUV3_PERFCTR_L1D_CACHE_REFILL 0x03 |
| 56 | #define ARMV8_PMUV3_PERFCTR_L1D_CACHE 0x04 |
| 57 | #define ARMV8_PMUV3_PERFCTR_BR_MIS_PRED 0x10 |
| 58 | #define ARMV8_PMUV3_PERFCTR_CPU_CYCLES 0x11 |
| 59 | #define ARMV8_PMUV3_PERFCTR_BR_PRED 0x12 |
Shannon Zhao | b8cfadf | 2016-03-24 16:01:16 +0000 | [diff] [blame] | 60 | |
| 61 | /* |
| 62 | * Event filters for PMUv3 |
| 63 | */ |
| 64 | #define ARMV8_PMU_EXCLUDE_EL1 (1 << 31) |
| 65 | #define ARMV8_PMU_EXCLUDE_EL0 (1 << 30) |
| 66 | #define ARMV8_PMU_INCLUDE_EL2 (1 << 27) |
| 67 | |
| 68 | /* |
| 69 | * PMUSERENR: user enable reg |
| 70 | */ |
| 71 | #define ARMV8_PMU_USERENR_MASK 0xf /* Mask for writable bits */ |
| 72 | #define ARMV8_PMU_USERENR_EN (1 << 0) /* PMU regs can be accessed at EL0 */ |
| 73 | #define ARMV8_PMU_USERENR_SW (1 << 1) /* PMSWINC can be written at EL0 */ |
| 74 | #define ARMV8_PMU_USERENR_CR (1 << 2) /* Cycle counter can be read at EL0 */ |
| 75 | #define ARMV8_PMU_USERENR_ER (1 << 3) /* Event counter can be read at EL0 */ |
| 76 | |
Mark Rutland | 52da443e | 2015-07-06 12:23:54 +0100 | [diff] [blame] | 77 | #ifdef CONFIG_PERF_EVENTS |
Marc Zyngier | 75e4246 | 2013-01-23 16:52:18 +0000 | [diff] [blame] | 78 | struct pt_regs; |
| 79 | extern unsigned long perf_instruction_pointer(struct pt_regs *regs); |
| 80 | extern unsigned long perf_misc_flags(struct pt_regs *regs); |
| 81 | #define perf_misc_flags(regs) perf_misc_flags(regs) |
| 82 | #endif |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 83 | |
Hou Pengyang | 5b09a09 | 2015-05-10 11:07:40 +0000 | [diff] [blame] | 84 | #define perf_arch_fetch_caller_regs(regs, __ip) { \ |
| 85 | (regs)->pc = (__ip); \ |
| 86 | (regs)->regs[29] = (unsigned long) __builtin_frame_address(0); \ |
| 87 | (regs)->sp = current_stack_pointer; \ |
| 88 | (regs)->pstate = PSR_MODE_EL1h; \ |
| 89 | } |
| 90 | |
Will Deacon | 0308968 | 2012-03-05 11:49:32 +0000 | [diff] [blame] | 91 | #endif |