| /* |
| * Universal Flash Storage Host controller driver |
| * |
| * This code is based on drivers/scsi/ufs/ufshcd.h |
| * Copyright (C) 2011-2013 Samsung India Software Operations |
| * Copyright (c) 2013-2016, The Linux Foundation. All rights reserved. |
| * |
| * Authors: |
| * Santosh Yaraganavi <santosh.sy@samsung.com> |
| * Vinayak Holikatti <h.vinayak@samsung.com> |
| * |
| * This program is free software; you can redistribute it and/or |
| * modify it under the terms of the GNU General Public License |
| * as published by the Free Software Foundation; either version 2 |
| * of the License, or (at your option) any later version. |
| * See the COPYING file in the top-level directory or visit |
| * <http://www.gnu.org/licenses/gpl-2.0.html> |
| * |
| * This program is distributed in the hope that it will be useful, |
| * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| * GNU General Public License for more details. |
| * |
| * This program is provided "AS IS" and "WITH ALL FAULTS" and |
| * without warranty of any kind. You are solely responsible for |
| * determining the appropriateness of using and distributing |
| * the program and assume all risks associated with your exercise |
| * of rights with respect to the program, including but not limited |
| * to infringement of third party rights, the risks and costs of |
| * program errors, damage to or loss of data, programs or equipment, |
| * and unavailability or interruption of operations. Under no |
| * circumstances will the contributor of this Program be liable for |
| * any damages of any kind arising from your use or distribution of |
| * this program. |
| */ |
| |
| #ifndef _UFSHCD_H |
| #define _UFSHCD_H |
| |
| #include <linux/module.h> |
| #include <linux/kernel.h> |
| #include <linux/init.h> |
| #include <linux/interrupt.h> |
| #include <linux/io.h> |
| #include <linux/delay.h> |
| #include <linux/slab.h> |
| #include <linux/spinlock.h> |
| #include <linux/rwsem.h> |
| #include <linux/workqueue.h> |
| #include <linux/errno.h> |
| #include <linux/types.h> |
| #include <linux/wait.h> |
| #include <linux/bitops.h> |
| #include <linux/pm_runtime.h> |
| #include <linux/clk.h> |
| #include <linux/completion.h> |
| #include <linux/regulator/consumer.h> |
| #include <linux/pm_qos.h> |
| #include "unipro.h" |
| |
| #include <asm/irq.h> |
| #include <asm/byteorder.h> |
| #include <scsi/scsi.h> |
| #include <scsi/scsi_cmnd.h> |
| #include <scsi/scsi_host.h> |
| #include <scsi/scsi_tcq.h> |
| #include <scsi/scsi_dbg.h> |
| #include <scsi/scsi_eh.h> |
| #include <scsi/scsi_ioctl.h> |
| |
| #define CUSTOMIZE_UPIU_FLAGS |
| |
| #include "ufs.h" |
| #include "ufshci.h" |
| #include "ufs_quirks.h" |
| |
| #define UFSHCD "ufshcd" |
| #define UFSHCD_DRIVER_VERSION "0.2" |
| |
| struct ufs_hba; |
| |
| enum dev_cmd_type { |
| DEV_CMD_TYPE_NOP = 0x0, |
| DEV_CMD_TYPE_QUERY = 0x1, |
| }; |
| |
| /** |
| * struct uic_command - UIC command structure |
| * @command: UIC command |
| * @argument1: UIC command argument 1 |
| * @argument2: UIC command argument 2 |
| * @argument3: UIC command argument 3 |
| * @cmd_active: Indicate if UIC command is outstanding |
| * @result: UIC command result |
| * @done: UIC command completion |
| */ |
| struct uic_command { |
| u32 command; |
| u32 argument1; |
| u32 argument2; |
| u32 argument3; |
| int cmd_active; |
| int result; |
| struct completion done; |
| }; |
| |
| enum ufs_dev_reset{ |
| UFS_DEVICE_RESET_LOW, |
| UFS_DEVICE_RESET_HIGH, |
| }; |
| |
| /* Used to differentiate the power management options */ |
| enum ufs_pm_op { |
| UFS_RUNTIME_PM, |
| UFS_SYSTEM_PM, |
| UFS_SHUTDOWN_PM, |
| }; |
| |
| #define ufshcd_is_runtime_pm(op) ((op) == UFS_RUNTIME_PM) |
| #define ufshcd_is_system_pm(op) ((op) == UFS_SYSTEM_PM) |
| #define ufshcd_is_shutdown_pm(op) ((op) == UFS_SHUTDOWN_PM) |
| |
| /* Host <-> Device UniPro Link state */ |
| enum uic_link_state { |
| UIC_LINK_OFF_STATE = 0, /* Link powered down or disabled */ |
| UIC_LINK_ACTIVE_STATE = 1, /* Link is in Fast/Slow/Sleep state */ |
| UIC_LINK_HIBERN8_STATE = 2, /* Link is in Hibernate state */ |
| UIC_LINK_TRANS_ACTIVE_STATE = 3, |
| UIC_LINK_TRANS_HIBERN8_STATE = 4, |
| }; |
| |
| #define ufshcd_is_link_off(hba) ((hba)->uic_link_state == UIC_LINK_OFF_STATE) |
| #define ufshcd_is_link_active(hba) ((hba)->uic_link_state == \ |
| UIC_LINK_ACTIVE_STATE) |
| #define ufshcd_is_link_hibern8(hba) ((hba)->uic_link_state == \ |
| UIC_LINK_HIBERN8_STATE) |
| #define ufshcd_set_link_off(hba) ((hba)->uic_link_state = UIC_LINK_OFF_STATE) |
| #define ufshcd_set_link_active(hba) ((hba)->uic_link_state = \ |
| UIC_LINK_ACTIVE_STATE) |
| #define ufshcd_set_link_hibern8(hba) ((hba)->uic_link_state = \ |
| UIC_LINK_HIBERN8_STATE) |
| #define ufshcd_set_link_trans_active(hba) ((hba)->uic_link_state = \ |
| UIC_LINK_TRANS_ACTIVE_STATE) |
| #define ufshcd_set_link_trans_hibern8(hba) ((hba)->uic_link_state = \ |
| UIC_LINK_TRANS_HIBERN8_STATE) |
| |
| enum ufs_tw_state { |
| UFS_TW_OFF_STATE = 0, /* turbo write disabled state */ |
| UFS_TW_ON_STATE = 1, /* turbo write enabled state */ |
| UFS_TW_ERR_STATE = 2, /* turbo write error state */ |
| }; |
| |
| #define ufshcd_is_tw_off(hba) ((hba)->ufs_tw_state == UFS_TW_OFF_STATE) |
| #define ufshcd_is_tw_on(hba) ((hba)->ufs_tw_state == UFS_TW_ON_STATE) |
| #define ufshcd_is_tw_err(hba) ((hba)->ufs_tw_state == UFS_TW_ERR_STATE) |
| #define ufshcd_set_tw_off(hba) ((hba)->ufs_tw_state = UFS_TW_OFF_STATE) |
| #define ufshcd_set_tw_on(hba) ((hba)->ufs_tw_state = UFS_TW_ON_STATE) |
| #define ufshcd_set_tw_err(hba) ((hba)->ufs_tw_state = UFS_TW_ERR_STATE) |
| |
| /* |
| * UFS Power management levels. |
| * Each level is in increasing order of power savings. |
| */ |
| enum ufs_pm_level { |
| UFS_PM_LVL_0, /* UFS_ACTIVE_PWR_MODE, UIC_LINK_ACTIVE_STATE */ |
| UFS_PM_LVL_1, /* UFS_ACTIVE_PWR_MODE, UIC_LINK_HIBERN8_STATE */ |
| UFS_PM_LVL_2, /* UFS_SLEEP_PWR_MODE, UIC_LINK_ACTIVE_STATE */ |
| UFS_PM_LVL_3, /* UFS_SLEEP_PWR_MODE, UIC_LINK_HIBERN8_STATE */ |
| UFS_PM_LVL_4, /* UFS_POWERDOWN_PWR_MODE, UIC_LINK_HIBERN8_STATE */ |
| UFS_PM_LVL_5, /* UFS_POWERDOWN_PWR_MODE, UIC_LINK_OFF_STATE */ |
| UFS_PM_LVL_MAX |
| }; |
| |
| struct ufs_pm_lvl_states { |
| enum ufs_dev_pwr_mode dev_state; |
| enum uic_link_state link_state; |
| }; |
| |
| /** |
| * struct ufshcd_lrb - local reference block |
| * @utr_descriptor_ptr: UTRD address of the command |
| * @ucd_req_ptr: UCD address of the command |
| * @ucd_rsp_ptr: Response UPIU address for this command |
| * @ucd_prdt_ptr: PRDT address of the command |
| * @utrd_dma_addr: UTRD dma address for debug |
| * @ucd_prdt_dma_addr: PRDT dma address for debug |
| * @ucd_rsp_dma_addr: UPIU response dma address for debug |
| * @ucd_req_dma_addr: UPIU request dma address for debug |
| * @cmd: pointer to SCSI command |
| * @sense_buffer: pointer to sense buffer address of the SCSI command |
| * @sense_bufflen: Length of the sense buffer |
| * @scsi_status: SCSI status of the command |
| * @command_type: SCSI, UFS, Query. |
| * @task_tag: Task tag of the command |
| * @lun: LUN of the command |
| * @intr_cmd: Interrupt command (doesn't participate in interrupt aggregation) |
| * @issue_time_stamp: time stamp for debug purposes |
| * @crypto_enable: whether or not the request needs inline crypto operations |
| * @crypto_key_slot: the key slot to use for inline crypto |
| * @data_unit_num: the data unit number for the first block for inline crypto |
| * @req_abort_skip: skip request abort task flag |
| */ |
| struct ufshcd_lrb { |
| struct utp_transfer_req_desc *utr_descriptor_ptr; |
| struct utp_upiu_req *ucd_req_ptr; |
| struct utp_upiu_rsp *ucd_rsp_ptr; |
| struct ufshcd_sg_entry *ucd_prdt_ptr; |
| |
| dma_addr_t utrd_dma_addr; |
| dma_addr_t ucd_req_dma_addr; |
| dma_addr_t ucd_rsp_dma_addr; |
| dma_addr_t ucd_prdt_dma_addr; |
| |
| struct scsi_cmnd *cmd; |
| u8 *sense_buffer; |
| unsigned int sense_bufflen; |
| int scsi_status; |
| |
| int command_type; |
| int task_tag; |
| u8 lun; /* UPIU LUN id field is only 8-bit wide */ |
| bool intr_cmd; |
| ktime_t issue_time_stamp; |
| #if IS_ENABLED(CONFIG_SCSI_UFS_CRYPTO) |
| bool crypto_enable; |
| u8 crypto_key_slot; |
| u64 data_unit_num; |
| #endif /* CONFIG_SCSI_UFS_CRYPTO */ |
| |
| bool req_abort_skip; |
| }; |
| |
| /** |
| * struct ufs_query - holds relevant data structures for query request |
| * @request: request upiu and function |
| * @descriptor: buffer for sending/receiving descriptor |
| * @response: response upiu and response |
| */ |
| struct ufs_query { |
| struct ufs_query_req request; |
| u8 *descriptor; |
| struct ufs_query_res response; |
| }; |
| |
| /** |
| * struct ufs_dev_cmd - all assosiated fields with device management commands |
| * @type: device management command type - Query, NOP OUT |
| * @lock: lock to allow one command at a time |
| * @complete: internal commands completion |
| * @tag_wq: wait queue until free command slot is available |
| */ |
| struct ufs_dev_cmd { |
| enum dev_cmd_type type; |
| struct mutex lock; |
| struct completion *complete; |
| wait_queue_head_t tag_wq; |
| struct ufs_query query; |
| }; |
| |
| /** |
| * ufs_hba_variant: host specific data |
| */ |
| struct ufs_hba_variant { |
| const struct ufs_hba_variant_ops *ops; |
| u32 quirks; |
| void *vs_data; |
| }; |
| struct ufs_desc_size { |
| int dev_desc; |
| int pwr_desc; |
| int geom_desc; |
| int interc_desc; |
| int unit_desc; |
| int conf_desc; |
| int str_desc; |
| int hlth_desc; |
| }; |
| |
| /** |
| * struct ufs_clk_info - UFS clock related info |
| * @list: list headed by hba->clk_list_head |
| * @clk: clock node |
| * @name: clock name |
| * @max_freq: maximum frequency supported by the clock |
| * @min_freq: min frequency that can be used for clock scaling |
| * @curr_freq: indicates the current frequency that it is set to |
| * @enabled: variable to check against multiple enable/disable |
| */ |
| struct ufs_clk_info { |
| struct list_head list; |
| struct clk *clk; |
| const char *name; |
| u32 max_freq; |
| u32 min_freq; |
| u32 curr_freq; |
| bool enabled; |
| }; |
| |
| enum ufs_notify_change_status { |
| PRE_CHANGE, |
| POST_CHANGE, |
| }; |
| |
| struct ufs_pa_layer_attr { |
| u32 gear_rx; |
| u32 gear_tx; |
| u32 lane_rx; |
| u32 lane_tx; |
| u32 pwr_rx; |
| u32 pwr_tx; |
| u32 hs_rate; |
| u32 peer_available_lane_rx; |
| u32 peer_available_lane_tx; |
| }; |
| |
| struct ufs_pwr_mode_info { |
| bool is_valid; |
| struct ufs_pa_layer_attr info; |
| }; |
| |
| union ufs_crypto_cfg_entry; |
| |
| /** |
| * struct ufs_hba_variant_ops - variant specific callbacks |
| * @name: variant name |
| * @init: called when the driver is initialized |
| * @exit: called to cleanup everything done in init |
| * @get_ufs_hci_version: called to get UFS HCI version |
| * @clk_scale_notify: notifies that clks are scaled up/down |
| * @setup_clocks: called before touching any of the controller registers |
| * @setup_regulators: called before accessing the host controller |
| * @hce_enable_notify: called before and after HCE enable bit is set to allow |
| * variant specific Uni-Pro initialization. |
| * @link_startup_notify: called before and after Link startup is carried out |
| * to allow variant specific Uni-Pro initialization. |
| * @pwr_change_notify: called before and after a power mode change |
| * is carried out to allow vendor spesific capabilities |
| * to be set. |
| |
| * @hibern8_notify: called around hibern8 enter/exit |
| |
| * @suspend: called during host controller PM callback |
| * @resume: called during host controller PM callback |
| * @dbg_register_dump: used to dump controller debug information |
| * @phy_initialization: used to initialize phys |
| * @program_key: program an inline encryption key into a keyslot |
| */ |
| struct ufs_hba_variant_ops { |
| const char *name; |
| int (*init)(struct ufs_hba *); |
| void (*exit)(struct ufs_hba *); |
| u32 (*get_ufs_hci_version)(struct ufs_hba *); |
| int (*clk_scale_notify)(struct ufs_hba *, bool, |
| enum ufs_notify_change_status); |
| int (*pre_setup_clocks)(struct ufs_hba *, bool); |
| int (*setup_clocks)(struct ufs_hba *, bool); |
| int (*setup_regulators)(struct ufs_hba *, bool); |
| void (*host_reset)(struct ufs_hba *); |
| int (*hce_enable_notify)(struct ufs_hba *, |
| enum ufs_notify_change_status); |
| int (*link_startup_notify)(struct ufs_hba *, |
| enum ufs_notify_change_status); |
| int (*pwr_change_notify)(struct ufs_hba *, |
| enum ufs_notify_change_status status, |
| struct ufs_pa_layer_attr *, |
| struct ufs_pa_layer_attr *); |
| void (*set_nexus_t_xfer_req)(struct ufs_hba *, |
| int, struct scsi_cmnd *); |
| void (*set_nexus_t_task_mgmt)(struct ufs_hba *, int, u8); |
| void (*hibern8_notify)(struct ufs_hba *, u8, bool); |
| int (*hibern8_prepare)(struct ufs_hba *, u8, bool); |
| int (*reset_ctrl)(struct ufs_hba *, enum ufs_dev_reset); |
| int (*suspend)(struct ufs_hba *, enum ufs_pm_op); |
| int (*resume)(struct ufs_hba *, enum ufs_pm_op); |
| void (*dbg_register_dump)(struct ufs_hba *hba); |
| u8 (*get_unipro_result)(struct ufs_hba *hba, u32 num); |
| int (*phy_initialization)(struct ufs_hba *); |
| int (*program_key)(struct ufs_hba *hba, |
| const union ufs_crypto_cfg_entry *cfg, int slot); |
| }; |
| |
| struct keyslot_mgmt_ll_ops; |
| struct ufs_hba_crypto_variant_ops { |
| void (*setup_rq_keyslot_manager)(struct ufs_hba *hba, |
| struct request_queue *q); |
| void (*destroy_rq_keyslot_manager)(struct ufs_hba *hba, |
| struct request_queue *q); |
| int (*hba_init_crypto)(struct ufs_hba *hba, |
| const struct keyslot_mgmt_ll_ops *ksm_ops); |
| void (*enable)(struct ufs_hba *hba); |
| void (*disable)(struct ufs_hba *hba); |
| int (*suspend)(struct ufs_hba *hba, enum ufs_pm_op pm_op); |
| int (*resume)(struct ufs_hba *hba, enum ufs_pm_op pm_op); |
| int (*debug)(struct ufs_hba *hba); |
| int (*prepare_lrbp_crypto)(struct ufs_hba *hba, |
| struct scsi_cmnd *cmd, |
| struct ufshcd_lrb *lrbp); |
| int (*map_sg_crypto)(struct ufs_hba *hba, struct ufshcd_lrb *lrbp); |
| int (*complete_lrbp_crypto)(struct ufs_hba *hba, |
| struct scsi_cmnd *cmd, |
| struct ufshcd_lrb *lrbp); |
| void *priv; |
| void *crypto_DO_NOT_USE[8]; |
| }; |
| |
| /* clock gating state */ |
| enum clk_gating_state { |
| CLKS_OFF, |
| CLKS_ON, |
| REQ_CLKS_OFF, |
| REQ_CLKS_ON, |
| __CLKS_ON, |
| CLKS_DISABLE = 0x99, |
| }; |
| |
| /** |
| * struct ufs_clk_gating - UFS clock gating related info |
| * @gate_work: worker to turn off clocks after some delay as specified in |
| * delay_ms |
| * @ungate_work: worker to turn on clocks that will be used in case of |
| * interrupt context |
| * @state: the current clocks state |
| * @delay_ms: gating delay in ms |
| * @is_suspended: clk gating is suspended when set to 1 which can be used |
| * during suspend/resume |
| * @delay_attr: sysfs attribute to control delay_attr |
| * @enable_attr: sysfs attribute to enable/disable clock gating |
| * @is_enabled: Indicates the current status of clock gating |
| * @active_reqs: number of requests that are pending and should be waited for |
| * completion before gating clocks. |
| */ |
| struct ufs_clk_gating { |
| struct delayed_work gate_work; |
| struct work_struct ungate_work; |
| enum clk_gating_state state; |
| unsigned long delay_ms; |
| bool is_suspended; |
| struct device_attribute delay_attr; |
| struct device_attribute enable_attr; |
| bool is_enabled; |
| int active_reqs; |
| }; |
| |
| struct ufs_saved_pwr_info { |
| struct ufs_pa_layer_attr info; |
| bool is_valid; |
| }; |
| |
| /** |
| * struct ufs_clk_scaling - UFS clock scaling related data |
| * @active_reqs: number of requests that are pending. If this is zero when |
| * devfreq ->target() function is called then schedule "suspend_work" to |
| * suspend devfreq. |
| * @tot_busy_t: Total busy time in current polling window |
| * @window_start_t: Start time (in jiffies) of the current polling window |
| * @busy_start_t: Start time of current busy period |
| * @enable_attr: sysfs attribute to enable/disable clock scaling |
| * @saved_pwr_info: UFS power mode may also be changed during scaling and this |
| * one keeps track of previous power mode. |
| * @workq: workqueue to schedule devfreq suspend/resume work |
| * @suspend_work: worker to suspend devfreq |
| * @resume_work: worker to resume devfreq |
| * @is_allowed: tracks if scaling is currently allowed or not |
| * @is_busy_started: tracks if busy period has started or not |
| * @is_suspended: tracks if devfreq is suspended or not |
| */ |
| struct ufs_clk_scaling { |
| int active_reqs; |
| unsigned long tot_busy_t; |
| unsigned long window_start_t; |
| ktime_t busy_start_t; |
| struct device_attribute enable_attr; |
| struct ufs_saved_pwr_info saved_pwr_info; |
| struct workqueue_struct *workq; |
| struct work_struct suspend_work; |
| struct work_struct resume_work; |
| bool is_allowed; |
| bool is_busy_started; |
| bool is_suspended; |
| }; |
| |
| /** |
| * struct ufs_init_prefetch - contains data that is pre-fetched once during |
| * initialization |
| * @icc_level: icc level which was read during initialization |
| */ |
| struct ufs_init_prefetch { |
| u32 icc_level; |
| }; |
| |
| /** |
| * struct ufs_monitor - monitors ufs driver's behaviors |
| */ |
| struct ufs_monitor { |
| struct device_attribute attrs; |
| unsigned long flag; |
| #define UFSHCD_MONITOR_LEVEL1 (1 << 0) |
| #define UFSHCD_MONITOR_LEVEL2 (1 << 1) |
| }; |
| |
| struct ufs_secure_log { |
| unsigned long paddr; |
| u32 *vaddr; |
| }; |
| |
| #define UIC_ERR_REG_HIST_LENGTH 8 |
| /** |
| * struct ufs_uic_err_reg_hist - keeps history of uic errors |
| * @pos: index to indicate cyclic buffer position |
| * @reg: cyclic buffer for registers value |
| * @tstamp: cyclic buffer for time stamp |
| */ |
| struct ufs_uic_err_reg_hist { |
| int pos; |
| u32 reg[UIC_ERR_REG_HIST_LENGTH]; |
| ktime_t tstamp[UIC_ERR_REG_HIST_LENGTH]; |
| }; |
| |
| /** |
| * struct ufs_stats - keeps usage/err statistics |
| * @hibern8_exit_cnt: Counter to keep track of number of exits, |
| * reset this after link-startup. |
| * @last_hibern8_exit_tstamp: Set time after the hibern8 exit. |
| * Clear after the first successful command completion. |
| * @pa_err: tracks pa-uic errors |
| * @dl_err: tracks dl-uic errors |
| * @nl_err: tracks nl-uic errors |
| * @tl_err: tracks tl-uic errors |
| * @dme_err: tracks dme errors |
| */ |
| struct ufs_stats { |
| u32 hibern8_exit_cnt; |
| ktime_t last_hibern8_exit_tstamp; |
| struct ufs_uic_err_reg_hist pa_err; |
| struct ufs_uic_err_reg_hist dl_err; |
| struct ufs_uic_err_reg_hist nl_err; |
| struct ufs_uic_err_reg_hist tl_err; |
| struct ufs_uic_err_reg_hist dme_err; |
| }; |
| |
| #define SEC_UFS_ERROR_COUNT |
| |
| #if defined(SEC_UFS_ERROR_COUNT) |
| struct SEC_UFS_op_count { |
| unsigned int HW_RESET_count; |
| #define SEC_UFS_HW_RESET 0xff00 |
| unsigned int link_startup_count; |
| unsigned int Hibern8_enter_count; |
| unsigned int Hibern8_exit_count; |
| unsigned int op_err; |
| }; |
| |
| struct SEC_UFS_UIC_cmd_count { |
| u8 DME_GET_err; |
| u8 DME_SET_err; |
| u8 DME_PEER_GET_err; |
| u8 DME_PEER_SET_err; |
| u8 DME_POWERON_err; |
| u8 DME_POWEROFF_err; |
| u8 DME_ENABLE_err; |
| u8 DME_RESET_err; |
| u8 DME_END_PT_RST_err; |
| u8 DME_LINK_STARTUP_err; |
| u8 DME_HIBER_ENTER_err; |
| u8 DME_HIBER_EXIT_err; |
| u8 DME_TEST_MODE_err; |
| unsigned int UIC_cmd_err; |
| }; |
| |
| struct SEC_UFS_UIC_err_count { |
| u8 PA_ERR_cnt; |
| u8 DL_PA_INIT_ERROR_cnt; |
| u8 DL_NAC_RECEIVED_ERROR_cnt; |
| u8 DL_TC_REPLAY_ERROR_cnt; |
| u8 NL_ERROR_cnt; |
| u8 TL_ERROR_cnt; |
| u8 DME_ERROR_cnt; |
| unsigned int UIC_err; |
| }; |
| |
| struct SEC_UFS_Fatal_err_count { |
| u8 DFE; // Device_Fatal |
| u8 CFE; // Controller_Fatal |
| u8 SBFE; // System_Bus_Fatal |
| u8 CEFE; // Crypto_Engine_Fatal |
| u8 LLE; // Link Lost |
| unsigned int Fatal_err; |
| }; |
| |
| struct SEC_UFS_UTP_count { |
| u8 UTMR_query_task_count; |
| u8 UTMR_abort_task_count; |
| u8 UTR_read_err; |
| u8 UTR_write_err; |
| u8 UTR_sync_cache_err; |
| u8 UTR_unmap_err; |
| u8 UTR_etc_err; |
| unsigned int UTP_err; |
| }; |
| |
| struct SEC_UFS_QUERY_count { |
| u8 NOP_err; |
| u8 R_Desc_err; |
| u8 W_Desc_err; |
| u8 R_Attr_err; |
| u8 W_Attr_err; |
| u8 R_Flag_err; |
| u8 Set_Flag_err; |
| u8 Clear_Flag_err; |
| u8 Toggle_Flag_err; |
| unsigned int Query_err; |
| }; |
| |
| struct SEC_UFS_counting { |
| struct SEC_UFS_op_count op_count; |
| struct SEC_UFS_UIC_cmd_count UIC_cmd_count; |
| struct SEC_UFS_UIC_err_count UIC_err_count; |
| struct SEC_UFS_Fatal_err_count Fatal_err_count; |
| struct SEC_UFS_UTP_count UTP_count; |
| struct SEC_UFS_QUERY_count query_count; |
| }; |
| #endif |
| |
| struct SEC_UFS_TW_info { |
| u64 tw_state_ts; |
| u64 tw_enable_ms; |
| u64 tw_disable_ms; |
| u64 tw_amount_W_kb; |
| u64 tw_enable_count; |
| u64 tw_disable_count; |
| u64 tw_setflag_error_count; |
| u64 hibern8_amount_ms; |
| u64 hibern8_enter_count; |
| u64 hibern8_amount_ms_100ms; |
| u64 hibern8_enter_count_100ms; |
| u64 hibern8_max_ms; |
| ktime_t hibern8_enter_ts; |
| struct timespec timestamp; |
| bool tw_info_disable; |
| }; |
| |
| /** |
| * struct ufs_hba - per adapter private structure |
| * @mmio_base: UFSHCI base register address |
| * @ucdl_base_addr: UFS Command Descriptor base address |
| * @utrdl_base_addr: UTP Transfer Request Descriptor base address |
| * @utmrdl_base_addr: UTP Task Management Descriptor base address |
| * @ucdl_dma_addr: UFS Command Descriptor DMA address |
| * @utrdl_dma_addr: UTRDL DMA address |
| * @utmrdl_dma_addr: UTMRDL DMA address |
| * @host: Scsi_Host instance of the driver |
| * @dev: device handle |
| * @lrb: local reference block |
| * @lrb_in_use: lrb in use |
| * @outstanding_tasks: Bits representing outstanding task requests |
| * @outstanding_reqs: Bits representing outstanding transfer requests |
| * @capabilities: UFS Controller Capabilities |
| * @nutrs: Transfer Request Queue depth supported by controller |
| * @nutmrs: Task Management Queue depth supported by controller |
| * @ufs_version: UFS Version to which controller complies |
| * @vops: pointer to variant specific operations |
| * @priv: pointer to variant specific private data |
| * @sg_entry_size: size of struct ufshcd_sg_entry (may include variant fields) |
| * @irq: Irq number of the controller |
| * @active_uic_cmd: handle of active UIC command |
| * @uic_cmd_mutex: mutex for uic command |
| * @tm_wq: wait queue for task management |
| * @tm_tag_wq: wait queue for free task management slots |
| * @tm_slots_in_use: bit map of task management request slots in use |
| * @pwr_done: completion for power mode change |
| * @tm_condition: condition variable for task management |
| * @ufshcd_state: UFSHCD states |
| * @eh_flags: Error handling flags |
| * @intr_mask: Interrupt Mask Bits |
| * @ee_ctrl_mask: Exception event control mask |
| * @is_powered: flag to check if HBA is powered |
| * @is_init_prefetch: flag to check if data was pre-fetched in initialization |
| * @init_prefetch_data: data pre-fetched during initialization |
| * @eh_work: Worker to handle UFS errors that require s/w attention |
| * @eeh_work: Worker to handle exception events |
| * @errors: HBA errors |
| * @uic_error: UFS interconnect layer error status |
| * @saved_err: sticky error mask |
| * @saved_uic_err: sticky UIC error mask |
| * @silence_err_logs: flag to silence error logs |
| * @dev_cmd: ufs device management command information |
| * @last_dme_cmd_tstamp: time stamp of the last completed DME command |
| * @auto_bkops_enabled: to track whether bkops is enabled in device |
| * @vreg_info: UFS device voltage regulator information |
| * @clk_list_head: UFS host controller clocks list node head |
| * @pwr_info: holds current power mode |
| * @max_pwr_info: keeps the device max valid pwm |
| * @desc_size: descriptor sizes reported by device |
| * @urgent_bkops_lvl: keeps track of urgent bkops level for device |
| * @is_urgent_bkops_lvl_checked: keeps track if the urgent bkops level for |
| * device is known or not. |
| * @crypto_capabilities: Content of crypto capabilities register (0x100) |
| * @crypto_cap_array: Array of crypto capabilities |
| * @crypto_cfg_register: Start of the crypto cfg array |
| * @ksm: the keyslot manager tied to this hba |
| */ |
| struct ufs_hba { |
| void __iomem *mmio_base; |
| |
| /* Virtual memory reference */ |
| struct utp_transfer_cmd_desc *ucdl_base_addr; |
| struct utp_transfer_req_desc *utrdl_base_addr; |
| struct utp_task_req_desc *utmrdl_base_addr; |
| |
| /* DMA memory reference */ |
| dma_addr_t ucdl_dma_addr; |
| dma_addr_t utrdl_dma_addr; |
| dma_addr_t utmrdl_dma_addr; |
| |
| struct Scsi_Host *host; |
| struct device *dev; |
| /* |
| * This field is to keep a reference to "scsi_device" corresponding to |
| * "UFS device" W-LU. |
| */ |
| struct scsi_device *sdev_ufs_device; |
| struct scsi_device *sdev_rpmb; |
| |
| enum ufs_dev_pwr_mode curr_dev_pwr_mode; |
| enum uic_link_state uic_link_state; |
| enum ufs_tw_state ufs_tw_state; |
| /* Desired UFS power management level during runtime PM */ |
| enum ufs_pm_level rpm_lvl; |
| /* Desired UFS power management level during system PM */ |
| enum ufs_pm_level spm_lvl; |
| struct device_attribute rpm_lvl_attr; |
| struct device_attribute spm_lvl_attr; |
| int pm_op_in_progress; |
| bool async_resume; |
| |
| struct ufshcd_lrb *lrb; |
| volatile unsigned long lrb_in_use; |
| |
| unsigned long outstanding_tasks; |
| unsigned long outstanding_reqs; |
| |
| u32 capabilities; |
| int nutrs; |
| int nutmrs; |
| u32 ufs_version; |
| const struct ufs_hba_variant_ops *vops; |
| void *priv; |
| const struct ufs_hba_crypto_variant_ops *crypto_vops; |
| size_t sg_entry_size; |
| unsigned int irq; |
| bool is_irq_enabled; |
| |
| /* Interrupt aggregation support is broken */ |
| #define UFSHCD_QUIRK_BROKEN_INTR_AGGR UFS_BIT(0) |
| |
| /* |
| * delay before each dme command is required as the unipro |
| * layer has shown instabilities |
| */ |
| #define UFSHCD_QUIRK_DELAY_BEFORE_DME_CMDS UFS_BIT(1) |
| |
| /* |
| * If UFS host controller is having issue in processing LCC (Line |
| * Control Command) coming from device then enable this quirk. |
| * When this quirk is enabled, host controller driver should disable |
| * the LCC transmission on UFS device (by clearing TX_LCC_ENABLE |
| * attribute of device to 0). |
| */ |
| #define UFSHCD_QUIRK_BROKEN_LCC UFS_BIT(2) |
| |
| /* |
| * The attribute PA_RXHSUNTERMCAP specifies whether or not the |
| * inbound Link supports unterminated line in HS mode. Setting this |
| * attribute to 1 fixes moving to HS gear. |
| */ |
| #define UFSHCD_QUIRK_BROKEN_PA_RXHSUNTERMCAP UFS_BIT(3) |
| |
| /* |
| * This quirk needs to be enabled if the host contoller only allows |
| * accessing the peer dme attributes in AUTO mode (FAST AUTO or |
| * SLOW AUTO). |
| */ |
| #define UFSHCD_QUIRK_DME_PEER_ACCESS_AUTO_MODE UFS_BIT(4) |
| |
| /* |
| * This quirk needs to be enabled if the host contoller doesn't |
| * advertise the correct version in UFS_VER register. If this quirk |
| * is enabled, standard UFS host driver will call the vendor specific |
| * ops (get_ufs_hci_version) to get the correct version. |
| */ |
| #define UFSHCD_QUIRK_BROKEN_UFS_HCI_VERSION UFS_BIT(5) |
| |
| #define UFSHCD_QUIRK_BROKEN_REQ_LIST_CLR UFS_BIT(6) |
| /* |
| * This quirk needs to be enabled if the host contoller regards |
| * resolution of the values of PRDTO and PRDTL in UTRD as byte. |
| */ |
| #define UFSHCD_QUIRK_PRDT_BYTE_GRAN UFS_BIT(7) |
| |
| /* |
| * This quirk needs to be enabled if the host controller advertises |
| * inline encryption support but it doesn't work correctly. |
| */ |
| #define UFSHCD_QUIRK_BROKEN_CRYPTO UFS_BIT(11) |
| |
| #define UFSHCD_QUIRK_USE_OF_HCE UFS_BIT(12) |
| #define UFSHCD_QUIRK_GET_UPMCRS_DIRECT UFS_BIT(13) |
| #define UFSHCI_QUIRK_SKIP_INTR_AGGR UFS_BIT(14) |
| #define UFSHCD_QUIRK_GET_GENERRCODE_DIRECT UFS_BIT(15) |
| #define UFSHCD_QUIRK_UNRESET_INTR_AGGR UFS_BIT(16) |
| |
| #define UFSHCD_QUIRK_DUMP_DEBUG_INFO UFS_BIT(17) |
| |
| unsigned int quirks; /* Deviations from standard UFSHCI spec. */ |
| |
| /* Device deviations from standard UFS device spec. */ |
| unsigned int dev_quirks; |
| |
| wait_queue_head_t tm_wq; |
| wait_queue_head_t tm_tag_wq; |
| unsigned long tm_condition; |
| unsigned long tm_slots_in_use; |
| |
| struct uic_command *active_uic_cmd; |
| struct mutex uic_cmd_mutex; |
| struct completion *uic_async_done; |
| |
| u32 ufshcd_state; |
| u32 eh_flags; |
| u32 intr_mask; |
| u32 transferred_sector; |
| u16 ee_ctrl_mask; |
| bool is_powered; |
| bool is_init_prefetch; |
| struct ufs_init_prefetch init_prefetch_data; |
| |
| /* Work Queues */ |
| struct workqueue_struct *ufshcd_workq; |
| struct work_struct eh_work; |
| struct work_struct eeh_work; |
| |
| /* HBA Errors */ |
| u32 errors; |
| u32 uic_error; |
| u32 saved_err; |
| u32 saved_uic_err; |
| struct ufs_stats ufs_stats; |
| bool silence_err_logs; |
| |
| u32 tcx_replay_timer_expired_cnt; |
| u32 fcx_protection_timer_expired_cnt; |
| |
| /* Device management request data */ |
| struct ufs_dev_cmd dev_cmd; |
| ktime_t last_dme_cmd_tstamp; |
| |
| /* Keeps information of the UFS device connected to this host */ |
| struct ufs_dev_info dev_info; |
| bool auto_bkops_enabled; |
| struct ufs_vreg_info vreg_info; |
| struct list_head clk_list_head; |
| |
| bool wlun_dev_clr_ua; |
| |
| /* Number of requests aborts */ |
| int req_abort_count; |
| |
| /* Number of lanes available (1 or 2) for Rx/Tx */ |
| u32 lanes_per_direction; |
| struct ufs_pa_layer_attr pwr_info; |
| struct ufs_pwr_mode_info max_pwr_info; |
| |
| struct ufs_clk_gating clk_gating; |
| /* Control to enable/disable host capabilities */ |
| u32 caps; |
| /* Allow dynamic clk gating */ |
| #define UFSHCD_CAP_CLK_GATING (1 << 0) |
| /* Allow hiberb8 with clk gating */ |
| #define UFSHCD_CAP_HIBERN8_WITH_CLK_GATING (1 << 1) |
| /* Allow dynamic clk scaling */ |
| #define UFSHCD_CAP_CLK_SCALING (1 << 2) |
| /* Allow auto bkops to enabled during runtime suspend */ |
| #define UFSHCD_CAP_AUTO_BKOPS_SUSPEND (1 << 3) |
| /* |
| * This capability allows host controller driver to use the UFS HCI's |
| * interrupt aggregation capability. |
| * CAUTION: Enabling this might reduce overall UFS throughput. |
| */ |
| #define UFSHCD_CAP_INTR_AGGR (1 << 4) |
| /* |
| * This capability allows the device auto-bkops to be always enabled |
| * except during suspend (both runtime and suspend). |
| * Enabling this capability means that device will always be allowed |
| * to do background operation when it's active but it might degrade |
| * the performance of ongoing read/write operations. |
| */ |
| #define UFSHCD_CAP_KEEP_AUTO_BKOPS_ENABLED_EXCEPT_SUSPEND (1 << 5) |
| /* |
| * This capability allows the host controller driver to use the |
| * inline crypto engine, if it is present |
| */ |
| #define UFSHCD_CAP_CRYPTO (1 << 7) |
| |
| /* Allow only hibern8 without clk gating */ |
| #define UFSHCD_CAP_FAKE_CLK_GATING (1 << 6) |
| |
| struct devfreq *devfreq; |
| struct ufs_clk_scaling clk_scaling; |
| bool is_sys_suspended; |
| |
| u32 *cport_addr; |
| |
| struct device_attribute unique_number_attr; |
| struct device_attribute manufacturer_id_attr; |
| char unique_number[UFS_UN_MAX_DIGITS]; |
| u16 manufacturer_id; |
| u8 lifetime; |
| unsigned int lc_info; |
| bool support_tw; |
| bool tw_state_is_changing; |
| bool tw_state_not_allowed; |
| struct SEC_UFS_TW_info SEC_tw_info; |
| struct SEC_UFS_TW_info SEC_tw_info_old; |
| |
| struct ufs_monitor monitor; |
| |
| enum bkops_status urgent_bkops_lvl; |
| bool is_urgent_bkops_lvl_checked; |
| |
| struct rw_semaphore clk_scaling_lock; |
| struct ufs_desc_size desc_size; |
| |
| #if defined(SEC_UFS_ERROR_COUNT) |
| struct SEC_UFS_counting SEC_err_info; |
| #endif |
| bool UFS_fatal_mode_done; |
| struct work_struct fatal_mode_work; |
| #if defined(CONFIG_UFS_DATA_LOG) |
| atomic_t log_count; |
| #endif |
| |
| #ifdef CONFIG_SCSI_UFS_CRYPTO |
| /* crypto */ |
| union ufs_crypto_capabilities crypto_capabilities; |
| union ufs_crypto_cap_entry *crypto_cap_array; |
| u32 crypto_cfg_register; |
| struct keyslot_manager *ksm; |
| void *crypto_DO_NOT_USE[8]; |
| #endif /* CONFIG_SCSI_UFS_CRYPTO */ |
| }; |
| |
| /* Returns true if clocks can be gated. Otherwise false */ |
| static inline bool ufshcd_is_clkgating_allowed(struct ufs_hba *hba) |
| { |
| return hba->caps & UFSHCD_CAP_CLK_GATING; |
| } |
| static inline bool ufshcd_can_hibern8_during_gating(struct ufs_hba *hba) |
| { |
| return hba->caps & UFSHCD_CAP_HIBERN8_WITH_CLK_GATING; |
| } |
| static inline int ufshcd_is_clkscaling_supported(struct ufs_hba *hba) |
| { |
| return hba->caps & UFSHCD_CAP_CLK_SCALING; |
| } |
| static inline bool ufshcd_can_autobkops_during_suspend(struct ufs_hba *hba) |
| { |
| return hba->caps & UFSHCD_CAP_AUTO_BKOPS_SUSPEND; |
| } |
| |
| static inline bool ufshcd_is_intr_aggr_allowed(struct ufs_hba *hba) |
| { |
| /* DWC UFS Core has the Interrupt aggregation feature but is not detectable*/ |
| #ifndef CONFIG_SCSI_UFS_DWC |
| if ((hba->caps & UFSHCD_CAP_INTR_AGGR) && |
| !(hba->quirks & UFSHCD_QUIRK_BROKEN_INTR_AGGR)) |
| return true; |
| else |
| return false; |
| #else |
| return true; |
| #endif |
| } |
| |
| static inline bool ufshcd_can_reset_intr_aggr(struct ufs_hba *hba) |
| { |
| return hba->quirks & UFSHCD_QUIRK_UNRESET_INTR_AGGR; |
| } |
| |
| static inline bool ufshcd_can_fake_clkgating(struct ufs_hba *hba) |
| { |
| return hba->caps & UFSHCD_CAP_FAKE_CLK_GATING; |
| } |
| |
| #define ufshcd_writel(hba, val, reg) \ |
| writel((val), (hba)->mmio_base + (reg)) |
| #define ufshcd_readl(hba, reg) \ |
| readl((hba)->mmio_base + (reg)) |
| |
| /** |
| * ufshcd_rmwl - read modify write into a register |
| * @hba - per adapter instance |
| * @mask - mask to apply on read value |
| * @val - actual value to write |
| * @reg - register address |
| */ |
| static inline void ufshcd_rmwl(struct ufs_hba *hba, u32 mask, u32 val, u32 reg) |
| { |
| u32 tmp; |
| |
| tmp = ufshcd_readl(hba, reg); |
| tmp &= ~mask; |
| tmp |= (val & mask); |
| ufshcd_writel(hba, tmp, reg); |
| } |
| |
| int ufshcd_alloc_host(struct device *, struct ufs_hba **); |
| void ufshcd_dealloc_host(struct ufs_hba *); |
| int ufshcd_init(struct ufs_hba * , void __iomem * , unsigned int); |
| void ufshcd_remove(struct ufs_hba *); |
| int ufshcd_wait_for_register(struct ufs_hba *hba, u32 reg, u32 mask, |
| u32 val, unsigned long interval_us, |
| unsigned long timeout_ms, bool can_sleep); |
| |
| static inline void check_upiu_size(void) |
| { |
| BUILD_BUG_ON(ALIGNED_UPIU_SIZE < |
| GENERAL_UPIU_REQUEST_SIZE + QUERY_DESC_MAX_SIZE); |
| } |
| |
| /** |
| * ufshcd_set_variant - set variant specific data to the hba |
| * @hba - per adapter instance |
| * @variant - pointer to variant specific data |
| */ |
| static inline void ufshcd_set_variant(struct ufs_hba *hba, void *variant) |
| { |
| BUG_ON(!hba); |
| hba->priv = variant; |
| } |
| |
| /** |
| * ufshcd_get_variant - get variant specific data from the hba |
| * @hba - per adapter instance |
| */ |
| static inline void *ufshcd_get_variant(struct ufs_hba *hba) |
| { |
| BUG_ON(!hba); |
| return hba->priv; |
| } |
| static inline bool ufshcd_keep_autobkops_enabled_except_suspend( |
| struct ufs_hba *hba) |
| { |
| return hba->caps & UFSHCD_CAP_KEEP_AUTO_BKOPS_ENABLED_EXCEPT_SUSPEND; |
| } |
| |
| extern int ufshcd_runtime_suspend(struct ufs_hba *hba); |
| extern int ufshcd_runtime_resume(struct ufs_hba *hba); |
| extern int ufshcd_runtime_idle(struct ufs_hba *hba); |
| extern int ufshcd_system_suspend(struct ufs_hba *hba); |
| extern int ufshcd_system_resume(struct ufs_hba *hba); |
| extern int ufshcd_shutdown(struct ufs_hba *hba); |
| extern int ufshcd_dme_set_attr(struct ufs_hba *hba, u32 attr_sel, |
| u8 attr_set, u32 mib_val, u8 peer); |
| extern int ufshcd_dme_get_attr(struct ufs_hba *hba, u32 attr_sel, |
| u32 *mib_val, u8 peer); |
| extern int ufshcd_config_pwr_mode(struct ufs_hba *hba, |
| struct ufs_pa_layer_attr *desired_pwr_mode); |
| extern void scsi_softirq_done(struct request *rq); |
| |
| /* UIC command interfaces for DME primitives */ |
| #define DME_LOCAL 0 |
| #define DME_PEER 1 |
| #define ATTR_SET_NOR 0 /* NORMAL */ |
| #define ATTR_SET_ST 1 /* STATIC */ |
| |
| static inline int ufshcd_dme_set(struct ufs_hba *hba, u32 attr_sel, |
| u32 mib_val) |
| { |
| return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_NOR, |
| mib_val, DME_LOCAL); |
| } |
| |
| static inline int ufshcd_dme_st_set(struct ufs_hba *hba, u32 attr_sel, |
| u32 mib_val) |
| { |
| return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_ST, |
| mib_val, DME_LOCAL); |
| } |
| |
| static inline int ufshcd_dme_peer_set(struct ufs_hba *hba, u32 attr_sel, |
| u32 mib_val) |
| { |
| return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_NOR, |
| mib_val, DME_PEER); |
| } |
| |
| static inline int ufshcd_dme_peer_st_set(struct ufs_hba *hba, u32 attr_sel, |
| u32 mib_val) |
| { |
| return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_ST, |
| mib_val, DME_PEER); |
| } |
| |
| static inline int ufshcd_dme_get(struct ufs_hba *hba, |
| u32 attr_sel, u32 *mib_val) |
| { |
| return ufshcd_dme_get_attr(hba, attr_sel, mib_val, DME_LOCAL); |
| } |
| |
| static inline int ufshcd_dme_peer_get(struct ufs_hba *hba, |
| u32 attr_sel, u32 *mib_val) |
| { |
| return ufshcd_dme_get_attr(hba, attr_sel, mib_val, DME_PEER); |
| } |
| |
| static inline bool ufshcd_is_hs_mode(struct ufs_pa_layer_attr *pwr_info) |
| { |
| return (pwr_info->pwr_rx == FAST_MODE || |
| pwr_info->pwr_rx == FASTAUTO_MODE) && |
| (pwr_info->pwr_tx == FAST_MODE || |
| pwr_info->pwr_tx == FASTAUTO_MODE); |
| } |
| |
| /* Expose Query-Request API */ |
| int ufshcd_query_flag(struct ufs_hba *hba, enum query_opcode opcode, |
| enum flag_idn idn, bool *flag_res); |
| int ufshcd_hold(struct ufs_hba *hba, bool async); |
| void ufshcd_release(struct ufs_hba *hba); |
| |
| int ufshcd_map_desc_id_to_length(struct ufs_hba *hba, enum desc_idn desc_id, |
| int *desc_length); |
| |
| u32 ufshcd_get_local_unipro_ver(struct ufs_hba *hba); |
| |
| /* Wrapper functions for safely calling variant operations */ |
| static inline const char *ufshcd_get_var_name(struct ufs_hba *hba) |
| { |
| if (hba->vops) |
| return hba->vops->name; |
| return ""; |
| } |
| |
| static inline int ufshcd_vops_init(struct ufs_hba *hba) |
| { |
| if (hba->vops && hba->vops->init) |
| return hba->vops->init(hba); |
| |
| return 0; |
| } |
| |
| static inline void ufshcd_vops_exit(struct ufs_hba *hba) |
| { |
| if (hba->vops && hba->vops->exit) |
| return hba->vops->exit(hba); |
| } |
| |
| static inline u32 ufshcd_vops_get_ufs_hci_version(struct ufs_hba *hba) |
| { |
| if (hba->vops && hba->vops->get_ufs_hci_version) |
| return hba->vops->get_ufs_hci_version(hba); |
| |
| return ufshcd_readl(hba, REG_UFS_VERSION); |
| } |
| |
| static inline int ufshcd_vops_clk_scale_notify(struct ufs_hba *hba, |
| bool up, enum ufs_notify_change_status status) |
| { |
| if (hba->vops && hba->vops->clk_scale_notify) |
| return hba->vops->clk_scale_notify(hba, up, status); |
| return 0; |
| } |
| |
| static inline int ufshcd_vops_pre_setup_clocks(struct ufs_hba *hba, bool on) |
| { |
| if (hba->vops && hba->vops->pre_setup_clocks) |
| return hba->vops->pre_setup_clocks(hba, on); |
| return 0; |
| } |
| |
| static inline int ufshcd_vops_setup_clocks(struct ufs_hba *hba, bool on) |
| { |
| if (hba->vops && hba->vops->setup_clocks) |
| return hba->vops->setup_clocks(hba, on); |
| return 0; |
| } |
| |
| static inline int ufshcd_vops_setup_regulators(struct ufs_hba *hba, bool status) |
| { |
| if (hba->vops && hba->vops->setup_regulators) |
| return hba->vops->setup_regulators(hba, status); |
| |
| return 0; |
| } |
| |
| static inline int ufshcd_vops_hce_enable_notify(struct ufs_hba *hba, |
| bool status) |
| { |
| if (hba->vops && hba->vops->hce_enable_notify) |
| return hba->vops->hce_enable_notify(hba, status); |
| |
| return 0; |
| } |
| static inline int ufshcd_vops_link_startup_notify(struct ufs_hba *hba, |
| bool status) |
| { |
| if (hba->vops && hba->vops->link_startup_notify) |
| return hba->vops->link_startup_notify(hba, status); |
| |
| return 0; |
| } |
| |
| static inline int ufshcd_vops_pwr_change_notify(struct ufs_hba *hba, |
| bool status, |
| struct ufs_pa_layer_attr *dev_max_params, |
| struct ufs_pa_layer_attr *dev_req_params) |
| { |
| if (hba->vops && hba->vops->pwr_change_notify) |
| return hba->vops->pwr_change_notify(hba, status, |
| dev_max_params, dev_req_params); |
| |
| return -ENOTSUPP; |
| } |
| |
| static inline int ufshcd_vops_reset_ctrl(struct ufs_hba *hba, enum ufs_dev_reset rst) |
| { |
| if (hba->vops && hba->vops->reset_ctrl) |
| return hba->vops->reset_ctrl(hba, rst); |
| |
| return 0; |
| } |
| |
| static inline int ufshcd_vops_suspend(struct ufs_hba *hba, enum ufs_pm_op op) |
| { |
| if (hba->vops && hba->vops->suspend) |
| return hba->vops->suspend(hba, op); |
| |
| return 0; |
| } |
| |
| static inline int ufshcd_vops_resume(struct ufs_hba *hba, enum ufs_pm_op op) |
| { |
| if (hba->vops && hba->vops->resume) |
| return hba->vops->resume(hba, op); |
| |
| return 0; |
| } |
| |
| static inline void ufshcd_vops_dbg_register_dump(struct ufs_hba *hba) |
| { |
| if (hba->vops && hba->vops->dbg_register_dump) |
| hba->vops->dbg_register_dump(hba); |
| #if defined(CONFIG_SCSI_UFS_TEST_MODE) |
| /* do not recover system if test mode is enabled */ |
| BUG(); |
| #endif |
| } |
| |
| static inline u8 ufshcd_vops_get_unipro(struct ufs_hba *hba, int num) |
| { |
| if (hba->vops && hba->vops->get_unipro_result) |
| return hba->vops->get_unipro_result(hba, num); |
| return 0; |
| } |
| int ufshcd_read_health_desc(struct ufs_hba *hba, u8 *buf, u32 size); |
| |
| #define UFS_DEV_ATTR(name, fmt, args...) \ |
| static ssize_t ufs_##name##_show (struct device *dev, struct device_attribute *attr, char *buf) \ |
| { \ |
| struct Scsi_Host *host = container_of(dev, struct Scsi_Host, shost_dev);\ |
| struct ufs_hba *hba = shost_priv(host); \ |
| return sprintf(buf, fmt, args); \ |
| } \ |
| static DEVICE_ATTR(name, S_IRUGO, ufs_##name##_show, NULL) |
| |
| #endif /* End of Header */ |