| /* |
| * cs40l2x-tables.c -- CS40L20/CS40L25/CS40L25A/CS40L25B Haptics Driver |
| * |
| * Copyright 2018 Cirrus Logic, Inc. |
| * |
| * Author: Jeff LaBundy <jeff.labundy@cirrus.com> |
| * |
| * This program is free software; you can redistribute it and/or modify |
| * it under the terms of the GNU General Public License version 2 as |
| * published by the Free Software Foundation. |
| * |
| */ |
| |
| #include "cs40l2x.h" |
| |
| const unsigned char cs40l2x_bst_k1_table[4][5] = { |
| {0x24, 0x32, 0x32, 0x4F, 0x57}, |
| {0x24, 0x32, 0x32, 0x4F, 0x57}, |
| {0x40, 0x32, 0x32, 0x4F, 0x57}, |
| {0x40, 0x32, 0x32, 0x4F, 0x57} |
| }; |
| |
| const unsigned char cs40l2x_bst_k2_table[4][5] = { |
| {0x24, 0x49, 0x66, 0xA3, 0xEA}, |
| {0x24, 0x49, 0x66, 0xA3, 0xEA}, |
| {0x48, 0x49, 0x66, 0xA3, 0xEA}, |
| {0x48, 0x49, 0x66, 0xA3, 0xEA} |
| }; |
| |
| const unsigned char cs40l2x_bst_slope_table[4] = {0x75, 0x6B, 0x3B, 0x28}; |
| |
| bool cs40l2x_readable_reg(struct device *dev, unsigned int reg) |
| { |
| switch (reg) { |
| case CS40L2X_DEVID: |
| case CS40L2X_REVID: |
| case CS40L2X_FABID: |
| case CS40L2X_RELID: |
| case CS40L2X_OTPID: |
| case CS40L2X_TEST_KEY_CTL: |
| case CS40L2X_CTRL_ASYNC1: |
| case CS40L2X_OTP_CTRL0: |
| case CS40L2X_OTP_CTRL3: |
| case CS40L2X_OTP_CTRL4: |
| case CS40L2X_OTP_CTRL5: |
| case CS40L2X_OTP_CTRL6: |
| case CS40L2X_OTP_CTRL7: |
| case CS40L2X_OTP_CTRL8: |
| case CS40L2X_PWR_CTRL1: |
| case CS40L2X_PWR_CTRL2: |
| case CS40L2X_PWR_CTRL3: |
| case CS40L2X_CTRL_OVRRIDE: |
| case CS40L2X_AMP_OUT_MUTE: |
| case CS40L2X_PROTECT_REL_ERR_IGN: |
| case CS40L2X_LRCK_PAD_CONTROL: |
| case CS40L2X_SDIN_PAD_CONTROL: |
| case CS40L2X_GPIO_PAD_CONTROL: |
| case CS40L2X_JTAG_CONTROL: |
| case CS40L2X_PWRMGT_CTL: |
| case CS40L2X_WAKESRC_CTL: |
| case CS40L2X_PWRMGT_STS: |
| case CS40L2X_PWRMGT_TEST: |
| case CS40L2X_PLL_CLK_CTRL: |
| case CS40L2X_DSP_CLK_CTRL: |
| case CS40L2X_GLOBAL_CLK_CTRL: |
| case CS40L2X_DATA_FS_SEL: |
| case CS40L2X_FS_MON_0: |
| case CS40L2X_PLL_LOOP_PARAM: |
| case CS40L2X_PLL_MISC_CTRL: |
| case CS40L2X_MDSYNC_EN: |
| case CS40L2X_MDSYNC_TX_ID: |
| case CS40L2X_MDSYNC_PWR_CTRL: |
| case CS40L2X_MDSYNC_DATA_TX: |
| case CS40L2X_MDSYNC_TX_STATUS: |
| case CS40L2X_MDSYNC_DATA_RX: |
| case CS40L2X_MDSYNC_RX_STATUS: |
| case CS40L2X_MDSYNC_ERR_STATUS: |
| case CS40L2X_MDSYNC_SYNC_PTE2: |
| case CS40L2X_MDSYNC_SYNC_PTE3: |
| case CS40L2X_MDSYNC_SYNC_MSM_STATUS: |
| case CS40L2X_BSTCVRT_VCTRL1: |
| case CS40L2X_BSTCVRT_VCTRL2: |
| case CS40L2X_BSTCVRT_PEAK_CUR: |
| case CS40L2X_BSTCVRT_SFT_RAMP: |
| case CS40L2X_BSTCVRT_COEFF: |
| case CS40L2X_BSTCVRT_SLOPE_LBST: |
| case CS40L2X_BSTCVRT_SW_FREQ: |
| case CS40L2X_BSTCVRT_DCM_CTRL: |
| case CS40L2X_BSTCVRT_DCM_MODE_FORCE: |
| case CS40L2X_BSTCVRT_OVERVOLT_CTRL: |
| case CS40L2X_VI_VOL_POL: |
| case CS40L2X_SPKMON_RESYNC: |
| case CS40L2X_DTEMP_WARN_THLD: |
| case CS40L2X_DTEMP_CFG: |
| case CS40L2X_DTEMP_EN: |
| case CS40L2X_TEMP_RESYNC: |
| case CS40L2X_VPVBST_FS_SEL: |
| case CS40L2X_SP_ENABLES: |
| case CS40L2X_SP_RATE_CTRL: |
| case CS40L2X_SP_FORMAT: |
| case CS40L2X_SP_HIZ_CTRL: |
| case CS40L2X_SP_FRAME_TX_SLOT: |
| case CS40L2X_SP_FRAME_RX_SLOT: |
| case CS40L2X_SP_TX_WL: |
| case CS40L2X_SP_RX_WL: |
| case CS40L2X_DAC_PCM1_SRC: |
| case CS40L2X_ASP_TX1_SRC: |
| case CS40L2X_ASP_TX2_SRC: |
| case CS40L2X_ASP_TX3_SRC: |
| case CS40L2X_ASP_TX4_SRC: |
| case CS40L2X_DSP1_RX1_SRC: |
| case CS40L2X_DSP1_RX2_SRC: |
| case CS40L2X_DSP1_RX3_SRC: |
| case CS40L2X_DSP1_RX4_SRC: |
| case CS40L2X_DSP1_RX5_SRC: |
| case CS40L2X_DSP1_RX6_SRC: |
| case CS40L2X_DSP1_RX7_SRC: |
| case CS40L2X_DSP1_RX8_SRC: |
| case CS40L2X_NGATE1_SRC: |
| case CS40L2X_NGATE2_SRC: |
| case CS40L2X_AMP_DIG_VOL_CTRL: |
| case CS40L2X_VPBR_CFG: |
| case CS40L2X_VBBR_CFG: |
| case CS40L2X_VPBR_STATUS: |
| case CS40L2X_VBBR_STATUS: |
| case CS40L2X_OVERTEMP_CFG: |
| case CS40L2X_AMP_ERR_VOL: |
| case CS40L2X_VOL_STATUS_TO_DSP: |
| case CS40L2X_CLASSH_CFG: |
| case CS40L2X_WKFET_CFG: |
| case CS40L2X_NG_CFG: |
| case CS40L2X_AMP_GAIN_CTRL: |
| case CS40L2X_DAC_MSM_CFG: |
| case CS40L2X_SPK_FORCE_TST_1: |
| case CS40L2X_IRQ1_CFG: |
| case CS40L2X_IRQ1_STATUS: |
| case CS40L2X_IRQ1_STATUS1: |
| case CS40L2X_IRQ1_STATUS2: |
| case CS40L2X_IRQ1_STATUS3: |
| case CS40L2X_IRQ1_STATUS4: |
| case CS40L2X_IRQ1_RAW_STATUS1: |
| case CS40L2X_IRQ1_RAW_STATUS2: |
| case CS40L2X_IRQ1_RAW_STATUS3: |
| case CS40L2X_IRQ1_RAW_STATUS4: |
| case CS40L2X_IRQ1_MASK1: |
| case CS40L2X_IRQ1_MASK2: |
| case CS40L2X_IRQ1_MASK3: |
| case CS40L2X_IRQ1_MASK4: |
| case CS40L2X_IRQ1_FRC1: |
| case CS40L2X_IRQ1_FRC2: |
| case CS40L2X_IRQ1_FRC3: |
| case CS40L2X_IRQ1_FRC4: |
| case CS40L2X_IRQ1_EDGE1: |
| case CS40L2X_IRQ1_EDGE4: |
| case CS40L2X_IRQ1_POL1: |
| case CS40L2X_IRQ1_POL2: |
| case CS40L2X_IRQ1_POL3: |
| case CS40L2X_IRQ1_POL4: |
| case CS40L2X_IRQ1_DB3: |
| case CS40L2X_IRQ2_CFG: |
| case CS40L2X_IRQ2_STATUS: |
| case CS40L2X_IRQ2_STATUS1: |
| case CS40L2X_IRQ2_STATUS2: |
| case CS40L2X_IRQ2_STATUS3: |
| case CS40L2X_IRQ2_STATUS4: |
| case CS40L2X_IRQ2_RAW_STATUS1: |
| case CS40L2X_IRQ2_RAW_STATUS2: |
| case CS40L2X_IRQ2_RAW_STATUS3: |
| case CS40L2X_IRQ2_RAW_STATUS4: |
| case CS40L2X_IRQ2_MASK1: |
| case CS40L2X_IRQ2_MASK2: |
| case CS40L2X_IRQ2_MASK3: |
| case CS40L2X_IRQ2_MASK4: |
| case CS40L2X_IRQ2_FRC1: |
| case CS40L2X_IRQ2_FRC2: |
| case CS40L2X_IRQ2_FRC3: |
| case CS40L2X_IRQ2_FRC4: |
| case CS40L2X_IRQ2_EDGE1: |
| case CS40L2X_IRQ2_EDGE4: |
| case CS40L2X_IRQ2_POL1: |
| case CS40L2X_IRQ2_POL2: |
| case CS40L2X_IRQ2_POL3: |
| case CS40L2X_IRQ2_POL4: |
| case CS40L2X_IRQ2_DB3: |
| case CS40L2X_GPIO_STATUS1: |
| case CS40L2X_GPIO1_CTRL1: |
| case CS40L2X_GPIO2_CTRL1: |
| case CS40L2X_GPIO3_CTRL1: |
| case CS40L2X_GPIO4_CTRL1: |
| case CS40L2X_MIXER_NGATE_CFG: |
| case CS40L2X_MIXER_NGATE_CH1_CFG: |
| case CS40L2X_MIXER_NGATE_CH2_CFG: |
| case CS40L2X_CLOCK_DETECT_1: |
| case CS40L2X_TIMER1_CONTROL: |
| case CS40L2X_TIMER1_COUNT_PRESET: |
| case CS40L2X_TIMER1_STATUS: |
| case CS40L2X_TIMER1_COUNT_READBACK: |
| case CS40L2X_TIMER1_DSP_CLK_CFG: |
| case CS40L2X_TIMER1_DSP_CLK_STATUS: |
| case CS40L2X_TIMER2_CONTROL: |
| case CS40L2X_TIMER2_COUNT_PRESET: |
| case CS40L2X_TIMER2_STATUS: |
| case CS40L2X_TIMER2_COUNT_READBACK: |
| case CS40L2X_TIMER2_DSP_CLK_CFG: |
| case CS40L2X_TIMER2_DSP_CLK_STATUS: |
| case CS40L2X_DFT_JTAG_CONTROL: |
| case CS40L2X_DIE_STS1: |
| case CS40L2X_DIE_STS2: |
| case CS40L2X_TEMP_CAL1: |
| case CS40L2X_TEMP_CAL2: |
| case CS40L2X_DSP1_TIMESTAMP_COUNT: |
| case CS40L2X_DSP1_SYS_ID: |
| case CS40L2X_DSP1_SYS_VERSION: |
| case CS40L2X_DSP1_SYS_CORE_ID: |
| case CS40L2X_DSP1_SYS_AHB_ADDR: |
| case CS40L2X_DSP1_SYS_XSRAM_SIZE: |
| case CS40L2X_DSP1_SYS_YSRAM_SIZE: |
| case CS40L2X_DSP1_SYS_PSRAM_SIZE: |
| case CS40L2X_DSP1_SYS_PM_BOOT_SIZE: |
| case CS40L2X_DSP1_SYS_FEATURES: |
| case CS40L2X_DSP1_SYS_FIR_FILTERS: |
| case CS40L2X_DSP1_SYS_LMS_FILTERS: |
| case CS40L2X_DSP1_SYS_XM_BANK_SIZE: |
| case CS40L2X_DSP1_SYS_YM_BANK_SIZE: |
| case CS40L2X_DSP1_SYS_PM_BANK_SIZE: |
| case CS40L2X_DSP1_AHBM_WIN0_CTRL0: |
| case CS40L2X_DSP1_AHBM_WIN0_CTRL1: |
| case CS40L2X_DSP1_AHBM_WIN1_CTRL0: |
| case CS40L2X_DSP1_AHBM_WIN1_CTRL1: |
| case CS40L2X_DSP1_AHBM_WIN2_CTRL0: |
| case CS40L2X_DSP1_AHBM_WIN2_CTRL1: |
| case CS40L2X_DSP1_AHBM_WIN3_CTRL0: |
| case CS40L2X_DSP1_AHBM_WIN3_CTRL1: |
| case CS40L2X_DSP1_AHBM_WIN4_CTRL0: |
| case CS40L2X_DSP1_AHBM_WIN4_CTRL1: |
| case CS40L2X_DSP1_AHBM_WIN5_CTRL0: |
| case CS40L2X_DSP1_AHBM_WIN5_CTRL1: |
| case CS40L2X_DSP1_AHBM_WIN6_CTRL0: |
| case CS40L2X_DSP1_AHBM_WIN6_CTRL1: |
| case CS40L2X_DSP1_AHBM_WIN7_CTRL0: |
| case CS40L2X_DSP1_AHBM_WIN7_CTRL1: |
| case CS40L2X_DSP1_AHBM_WIN_DBG_CTRL0: |
| case CS40L2X_DSP1_AHBM_WIN_DBG_CTRL1: |
| case CS40L2X_DSP1_DEBUG: |
| case CS40L2X_DSP1_TIMER_CTRL: |
| case CS40L2X_DSP1_RX1_RATE: |
| case CS40L2X_DSP1_RX2_RATE: |
| case CS40L2X_DSP1_RX3_RATE: |
| case CS40L2X_DSP1_RX4_RATE: |
| case CS40L2X_DSP1_RX5_RATE: |
| case CS40L2X_DSP1_RX6_RATE: |
| case CS40L2X_DSP1_RX7_RATE: |
| case CS40L2X_DSP1_RX8_RATE: |
| case CS40L2X_DSP1_TX1_RATE: |
| case CS40L2X_DSP1_TX2_RATE: |
| case CS40L2X_DSP1_TX3_RATE: |
| case CS40L2X_DSP1_TX4_RATE: |
| case CS40L2X_DSP1_TX5_RATE: |
| case CS40L2X_DSP1_TX6_RATE: |
| case CS40L2X_DSP1_TX7_RATE: |
| case CS40L2X_DSP1_TX8_RATE: |
| case CS40L2X_DSP1_NMI_CTRL1: |
| case CS40L2X_DSP1_NMI_CTRL2: |
| case CS40L2X_DSP1_NMI_CTRL3: |
| case CS40L2X_DSP1_NMI_CTRL4: |
| case CS40L2X_DSP1_NMI_CTRL5: |
| case CS40L2X_DSP1_NMI_CTRL6: |
| case CS40L2X_DSP1_NMI_CTRL7: |
| case CS40L2X_DSP1_NMI_CTRL8: |
| case CS40L2X_DSP1_RESUME_CTRL: |
| case CS40L2X_DSP1_IRQ1_CTRL: |
| case CS40L2X_DSP1_IRQ2_CTRL: |
| case CS40L2X_DSP1_IRQ3_CTRL: |
| case CS40L2X_DSP1_IRQ4_CTRL: |
| case CS40L2X_DSP1_IRQ5_CTRL: |
| case CS40L2X_DSP1_IRQ6_CTRL: |
| case CS40L2X_DSP1_IRQ7_CTRL: |
| case CS40L2X_DSP1_IRQ8_CTRL: |
| case CS40L2X_DSP1_IRQ9_CTRL: |
| case CS40L2X_DSP1_IRQ10_CTRL: |
| case CS40L2X_DSP1_IRQ11_CTRL: |
| case CS40L2X_DSP1_IRQ12_CTRL: |
| case CS40L2X_DSP1_IRQ13_CTRL: |
| case CS40L2X_DSP1_IRQ14_CTRL: |
| case CS40L2X_DSP1_IRQ15_CTRL: |
| case CS40L2X_DSP1_IRQ16_CTRL: |
| case CS40L2X_DSP1_IRQ17_CTRL: |
| case CS40L2X_DSP1_IRQ18_CTRL: |
| case CS40L2X_DSP1_IRQ19_CTRL: |
| case CS40L2X_DSP1_IRQ20_CTRL: |
| case CS40L2X_DSP1_IRQ21_CTRL: |
| case CS40L2X_DSP1_IRQ22_CTRL: |
| case CS40L2X_DSP1_IRQ23_CTRL: |
| case CS40L2X_DSP1_SCRATCH1: |
| case CS40L2X_DSP1_SCRATCH2: |
| case CS40L2X_DSP1_SCRATCH3: |
| case CS40L2X_DSP1_SCRATCH4: |
| case CS40L2X_DSP1_CCM_CORE_CTRL: |
| case CS40L2X_DSP1_CCM_CLK_OVERRIDE: |
| case CS40L2X_DSP1_XM_MSTR_EN: |
| case CS40L2X_DSP1_XM_CORE_PRI: |
| case CS40L2X_DSP1_XM_AHB_PACK_PL_PRI: |
| case CS40L2X_DSP1_XM_AHB_UP_PL_PRI: |
| case CS40L2X_DSP1_XM_ACCEL_PL0_PRI: |
| case CS40L2X_DSP1_XM_NPL0_PRI: |
| case CS40L2X_DSP1_YM_MSTR_EN: |
| case CS40L2X_DSP1_YM_CORE_PRI: |
| case CS40L2X_DSP1_YM_AHB_PACK_PL_PRI: |
| case CS40L2X_DSP1_YM_AHB_UP_PL_PRI: |
| case CS40L2X_DSP1_YM_ACCEL_PL0_PRI: |
| case CS40L2X_DSP1_YM_NPL0_PRI: |
| case CS40L2X_DSP1_PM_MSTR_EN: |
| case CS40L2X_DSP1_PM_PATCH0_ADDR: |
| case CS40L2X_DSP1_PM_PATCH0_EN: |
| case CS40L2X_DSP1_PM_PATCH0_DATA_LO: |
| case CS40L2X_DSP1_PM_PATCH0_DATA_HI: |
| case CS40L2X_DSP1_PM_PATCH1_ADDR: |
| case CS40L2X_DSP1_PM_PATCH1_EN: |
| case CS40L2X_DSP1_PM_PATCH1_DATA_LO: |
| case CS40L2X_DSP1_PM_PATCH1_DATA_HI: |
| case CS40L2X_DSP1_PM_PATCH2_ADDR: |
| case CS40L2X_DSP1_PM_PATCH2_EN: |
| case CS40L2X_DSP1_PM_PATCH2_DATA_LO: |
| case CS40L2X_DSP1_PM_PATCH2_DATA_HI: |
| case CS40L2X_DSP1_PM_PATCH3_ADDR: |
| case CS40L2X_DSP1_PM_PATCH3_EN: |
| case CS40L2X_DSP1_PM_PATCH3_DATA_LO: |
| case CS40L2X_DSP1_PM_PATCH3_DATA_HI: |
| case CS40L2X_DSP1_PM_PATCH4_ADDR: |
| case CS40L2X_DSP1_PM_PATCH4_EN: |
| case CS40L2X_DSP1_PM_PATCH4_DATA_LO: |
| case CS40L2X_DSP1_PM_PATCH4_DATA_HI: |
| case CS40L2X_DSP1_PM_PATCH5_ADDR: |
| case CS40L2X_DSP1_PM_PATCH5_EN: |
| case CS40L2X_DSP1_PM_PATCH5_DATA_LO: |
| case CS40L2X_DSP1_PM_PATCH5_DATA_HI: |
| case CS40L2X_DSP1_PM_PATCH6_ADDR: |
| case CS40L2X_DSP1_PM_PATCH6_EN: |
| case CS40L2X_DSP1_PM_PATCH6_DATA_LO: |
| case CS40L2X_DSP1_PM_PATCH6_DATA_HI: |
| case CS40L2X_DSP1_PM_PATCH7_ADDR: |
| case CS40L2X_DSP1_PM_PATCH7_EN: |
| case CS40L2X_DSP1_PM_PATCH7_DATA_LO: |
| case CS40L2X_DSP1_PM_PATCH7_DATA_HI: |
| case CS40L2X_DSP1_MPU_XM_ACCESS0: |
| case CS40L2X_DSP1_MPU_YM_ACCESS0: |
| case CS40L2X_DSP1_MPU_WNDW_ACCESS0: |
| case CS40L2X_DSP1_MPU_XREG_ACCESS0: |
| case CS40L2X_DSP1_MPU_YREG_ACCESS0: |
| case CS40L2X_DSP1_MPU_XM_ACCESS1: |
| case CS40L2X_DSP1_MPU_YM_ACCESS1: |
| case CS40L2X_DSP1_MPU_WNDW_ACCESS1: |
| case CS40L2X_DSP1_MPU_XREG_ACCESS1: |
| case CS40L2X_DSP1_MPU_YREG_ACCESS1: |
| case CS40L2X_DSP1_MPU_XM_ACCESS2: |
| case CS40L2X_DSP1_MPU_YM_ACCESS2: |
| case CS40L2X_DSP1_MPU_WNDW_ACCESS2: |
| case CS40L2X_DSP1_MPU_XREG_ACCESS2: |
| case CS40L2X_DSP1_MPU_YREG_ACCESS2: |
| case CS40L2X_DSP1_MPU_XM_ACCESS3: |
| case CS40L2X_DSP1_MPU_YM_ACCESS3: |
| case CS40L2X_DSP1_MPU_WNDW_ACCESS3: |
| case CS40L2X_DSP1_MPU_XREG_ACCESS3: |
| case CS40L2X_DSP1_MPU_YREG_ACCESS3: |
| case CS40L2X_DSP1_MPU_XM_VIO_ADDR: |
| case CS40L2X_DSP1_MPU_XM_VIO_STATUS: |
| case CS40L2X_DSP1_MPU_YM_VIO_ADDR: |
| case CS40L2X_DSP1_MPU_YM_VIO_STATUS: |
| case CS40L2X_DSP1_MPU_PM_VIO_ADDR: |
| case CS40L2X_DSP1_MPU_PM_VIO_STATUS: |
| case CS40L2X_DSP1_MPU_LOCK_CONFIG: |
| case CS40L2X_DSP1_MPU_WDT_RST_CTRL: |
| case CS40L2X_DSP1_STRMARB_MSTR0_CFG0: |
| case CS40L2X_DSP1_STRMARB_MSTR0_CFG1: |
| case CS40L2X_DSP1_STRMARB_MSTR0_CFG2: |
| case CS40L2X_DSP1_STRMARB_MSTR1_CFG0: |
| case CS40L2X_DSP1_STRMARB_MSTR1_CFG1: |
| case CS40L2X_DSP1_STRMARB_MSTR1_CFG2: |
| case CS40L2X_DSP1_STRMARB_MSTR2_CFG0: |
| case CS40L2X_DSP1_STRMARB_MSTR2_CFG1: |
| case CS40L2X_DSP1_STRMARB_MSTR2_CFG2: |
| case CS40L2X_DSP1_STRMARB_MSTR3_CFG0: |
| case CS40L2X_DSP1_STRMARB_MSTR3_CFG1: |
| case CS40L2X_DSP1_STRMARB_MSTR3_CFG2: |
| case CS40L2X_DSP1_STRMARB_MSTR4_CFG0: |
| case CS40L2X_DSP1_STRMARB_MSTR4_CFG1: |
| case CS40L2X_DSP1_STRMARB_MSTR4_CFG2: |
| case CS40L2X_DSP1_STRMARB_MSTR5_CFG0: |
| case CS40L2X_DSP1_STRMARB_MSTR5_CFG1: |
| case CS40L2X_DSP1_STRMARB_MSTR5_CFG2: |
| case CS40L2X_DSP1_STRMARB_MSTR6_CFG0: |
| case CS40L2X_DSP1_STRMARB_MSTR6_CFG1: |
| case CS40L2X_DSP1_STRMARB_MSTR6_CFG2: |
| case CS40L2X_DSP1_STRMARB_MSTR7_CFG0: |
| case CS40L2X_DSP1_STRMARB_MSTR7_CFG1: |
| case CS40L2X_DSP1_STRMARB_MSTR7_CFG2: |
| case CS40L2X_DSP1_STRMARB_TX0_CFG0: |
| case CS40L2X_DSP1_STRMARB_TX0_CFG1: |
| case CS40L2X_DSP1_STRMARB_TX1_CFG0: |
| case CS40L2X_DSP1_STRMARB_TX1_CFG1: |
| case CS40L2X_DSP1_STRMARB_TX2_CFG0: |
| case CS40L2X_DSP1_STRMARB_TX2_CFG1: |
| case CS40L2X_DSP1_STRMARB_TX3_CFG0: |
| case CS40L2X_DSP1_STRMARB_TX3_CFG1: |
| case CS40L2X_DSP1_STRMARB_TX4_CFG0: |
| case CS40L2X_DSP1_STRMARB_TX4_CFG1: |
| case CS40L2X_DSP1_STRMARB_TX5_CFG0: |
| case CS40L2X_DSP1_STRMARB_TX5_CFG1: |
| case CS40L2X_DSP1_STRMARB_TX6_CFG0: |
| case CS40L2X_DSP1_STRMARB_TX6_CFG1: |
| case CS40L2X_DSP1_STRMARB_TX7_CFG0: |
| case CS40L2X_DSP1_STRMARB_TX7_CFG1: |
| case CS40L2X_DSP1_STRMARB_RX0_CFG0: |
| case CS40L2X_DSP1_STRMARB_RX0_CFG1: |
| case CS40L2X_DSP1_STRMARB_RX1_CFG0: |
| case CS40L2X_DSP1_STRMARB_RX1_CFG1: |
| case CS40L2X_DSP1_STRMARB_RX2_CFG0: |
| case CS40L2X_DSP1_STRMARB_RX2_CFG1: |
| case CS40L2X_DSP1_STRMARB_RX3_CFG0: |
| case CS40L2X_DSP1_STRMARB_RX3_CFG1: |
| case CS40L2X_DSP1_STRMARB_RX4_CFG0: |
| case CS40L2X_DSP1_STRMARB_RX4_CFG1: |
| case CS40L2X_DSP1_STRMARB_RX5_CFG0: |
| case CS40L2X_DSP1_STRMARB_RX5_CFG1: |
| case CS40L2X_DSP1_STRMARB_RX6_CFG0: |
| case CS40L2X_DSP1_STRMARB_RX6_CFG1: |
| case CS40L2X_DSP1_STRMARB_RX7_CFG0: |
| case CS40L2X_DSP1_STRMARB_RX7_CFG1: |
| case CS40L2X_DSP1_STRMARB_IRQ0_CFG0: |
| case CS40L2X_DSP1_STRMARB_IRQ0_CFG1: |
| case CS40L2X_DSP1_STRMARB_IRQ0_CFG2: |
| case CS40L2X_DSP1_STRMARB_IRQ1_CFG0: |
| case CS40L2X_DSP1_STRMARB_IRQ1_CFG1: |
| case CS40L2X_DSP1_STRMARB_IRQ1_CFG2: |
| case CS40L2X_DSP1_STRMARB_IRQ2_CFG0: |
| case CS40L2X_DSP1_STRMARB_IRQ2_CFG1: |
| case CS40L2X_DSP1_STRMARB_IRQ2_CFG2: |
| case CS40L2X_DSP1_STRMARB_IRQ3_CFG0: |
| case CS40L2X_DSP1_STRMARB_IRQ3_CFG1: |
| case CS40L2X_DSP1_STRMARB_IRQ3_CFG2: |
| case CS40L2X_DSP1_STRMARB_IRQ4_CFG0: |
| case CS40L2X_DSP1_STRMARB_IRQ4_CFG1: |
| case CS40L2X_DSP1_STRMARB_IRQ4_CFG2: |
| case CS40L2X_DSP1_STRMARB_IRQ5_CFG0: |
| case CS40L2X_DSP1_STRMARB_IRQ5_CFG1: |
| case CS40L2X_DSP1_STRMARB_IRQ5_CFG2: |
| case CS40L2X_DSP1_STRMARB_IRQ6_CFG0: |
| case CS40L2X_DSP1_STRMARB_IRQ6_CFG1: |
| case CS40L2X_DSP1_STRMARB_IRQ6_CFG2: |
| case CS40L2X_DSP1_STRMARB_IRQ7_CFG0: |
| case CS40L2X_DSP1_STRMARB_IRQ7_CFG1: |
| case CS40L2X_DSP1_STRMARB_IRQ7_CFG2: |
| case CS40L2X_DSP1_STRMARB_RESYNC_MSK: |
| case CS40L2X_DSP1_STRMARB_ERR_STATUS: |
| case CS40L2X_DSP1_INTPCTL_RES_STATIC: |
| case CS40L2X_DSP1_INTPCTL_RES_DYN: |
| case CS40L2X_DSP1_INTPCTL_NMI_CTRL: |
| case CS40L2X_DSP1_INTPCTL_IRQ_INV: |
| case CS40L2X_DSP1_INTPCTL_IRQ_MODE: |
| case CS40L2X_DSP1_INTPCTL_IRQ_EN: |
| case CS40L2X_DSP1_INTPCTL_IRQ_MSK: |
| case CS40L2X_DSP1_INTPCTL_IRQ_ERR: |
| case CS40L2X_DSP1_INTPCTL_IRQ_PEND: |
| case CS40L2X_DSP1_INTPCTL_TESTBITS: |
| case CS40L2X_DSP1_WDT_CONTROL: |
| case CS40L2X_DSP1_WDT_STATUS: |
| case CS40L2X_OTP_TRIM_1: |
| case CS40L2X_OTP_TRIM_2: |
| case CS40L2X_OTP_TRIM_3: |
| case CS40L2X_OTP_TRIM_4: |
| case CS40L2X_OTP_TRIM_5: |
| case CS40L2X_OTP_TRIM_6: |
| case CS40L2X_OTP_TRIM_7: |
| case CS40L2X_OTP_TRIM_8: |
| case CS40L2X_OTP_TRIM_9: |
| case CS40L2X_OTP_TRIM_10: |
| case CS40L2X_OTP_TRIM_11: |
| case CS40L2X_OTP_TRIM_12: |
| case CS40L2X_OTP_TRIM_13: |
| case CS40L2X_OTP_TRIM_14: |
| case CS40L2X_OTP_TRIM_15: |
| case CS40L2X_OTP_TRIM_16: |
| case CS40L2X_OTP_TRIM_17: |
| case CS40L2X_OTP_TRIM_18: |
| case CS40L2X_OTP_TRIM_19: |
| case CS40L2X_OTP_TRIM_20: |
| case CS40L2X_OTP_TRIM_21: |
| case CS40L2X_OTP_TRIM_22: |
| case CS40L2X_OTP_TRIM_23: |
| case CS40L2X_OTP_TRIM_24: |
| case CS40L2X_OTP_TRIM_25: |
| case CS40L2X_OTP_TRIM_26: |
| case CS40L2X_OTP_TRIM_27: |
| case CS40L2X_OTP_TRIM_28: |
| case CS40L2X_OTP_TRIM_29: |
| case CS40L2X_OTP_TRIM_30: |
| case CS40L2X_OTP_TRIM_31: |
| case CS40L2X_OTP_TRIM_32: |
| case CS40L2X_OTP_TRIM_33: |
| case CS40L2X_OTP_TRIM_34: |
| case CS40L2X_OTP_TRIM_35: |
| case CS40L2X_OTP_TRIM_36: |
| case CS40L2X_OTP_MEM0 ... CS40L2X_OTP_MEM31: |
| case CS40L2X_DSP_VIRT1_MBOX_1 ... CS40L2X_DSP_VIRT1_MBOX_8: |
| case CS40L2X_DSP1_XMEM_PACK_0 ... CS40L2X_DSP1_XMEM_PACK_3068: |
| case CS40L2X_DSP1_XMEM_UNPACK32_0 ... CS40L2X_DSP1_XMEM_UNPACK32_2046: |
| case CS40L2X_DSP1_XMEM_UNPACK24_0 ... CS40L2X_DSP1_XMEM_UNPACK24_4093: |
| case CS40L2X_DSP1_YMEM_PACK_0 ... CS40L2X_DSP1_YMEM_PACK_1532: |
| case CS40L2X_DSP1_YMEM_UNPACK32_0 ... CS40L2X_DSP1_YMEM_UNPACK32_1022: |
| case CS40L2X_DSP1_YMEM_UNPACK24_0 ... CS40L2X_DSP1_YMEM_UNPACK24_2045: |
| case CS40L2X_DSP1_PMEM_0 ... CS40L2X_DSP1_PMEM_5114: |
| return true; |
| default: |
| return false; |
| } |
| } |
| |
| bool cs40l2x_precious_reg(struct device *dev, unsigned int reg) |
| { |
| switch (reg) { |
| case CS40L2X_OTP_MEM0 ... CS40L2X_OTP_MEM31: |
| return true; |
| default: |
| return false; |
| } |
| } |
| |
| static const struct cs40l2x_trim cs40l2x_trim_table_c[] = { |
| /* addr shift size */ |
| {0x00002030, 0, 4}, /*TRIM_OSC_FREQ_TRIM*/ |
| {0x00002030, 7, 1}, /*TRIM_OSC_TRIM_DONE*/ |
| {0x0000208C, 24, 6}, /*TST_DIGREG_VREF_TRIM*/ |
| {0x00002090, 14, 4}, /*TST_REF_TRIM*/ |
| {0x00002090, 10, 4}, /*TST_REF_TEMPCO_TRIM*/ |
| {0x0000300C, 11, 4}, /*PLL_LDOA_TST_VREF_TRIM*/ |
| {0x0000394C, 23, 2}, /*BST_ATEST_CM_VOFF*/ |
| {0x00003950, 0, 7}, /*BST_ATRIM_IADC_OFFSET*/ |
| {0x00003950, 8, 7}, /*BST_ATRIM_IADC_GAIN1*/ |
| {0x00003950, 16, 8}, /*BST_ATRIM_IPKCOMP_OFFSET1*/ |
| {0x00003950, 24, 8}, /*BST_ATRIM_IPKCOMP_GAIN1*/ |
| {0x00003954, 0, 7}, /*BST_ATRIM_IADC_OFFSET2*/ |
| {0x00003954, 8, 7}, /*BST_ATRIM_IADC_GAIN2*/ |
| {0x00003954, 16, 8}, /*BST_ATRIM_IPKCOMP_OFFSET2*/ |
| {0x00003954, 24, 8}, /*BST_ATRIM_IPKCOMP_GAIN2*/ |
| {0x00003958, 0, 7}, /*BST_ATRIM_IADC_OFFSET3*/ |
| {0x00003958, 8, 7}, /*BST_ATRIM_IADC_GAIN3*/ |
| {0x00003958, 16, 8}, /*BST_ATRIM_IPKCOMP_OFFSET3*/ |
| {0x00003958, 24, 8}, /*BST_ATRIM_IPKCOMP_GAIN3*/ |
| {0x0000395C, 0, 7}, /*BST_ATRIM_IADC_OFFSET4*/ |
| {0x0000395C, 8, 7}, /*BST_ATRIM_IADC_GAIN4*/ |
| {0x0000395C, 16, 8}, /*BST_ATRIM_IPKCOMP_OFFSET4*/ |
| {0x0000395C, 24, 8}, /*BST_ATRIM_IPKCOMP_GAIN4*/ |
| {0x0000416C, 0, 8}, /*VMON_GAIN_OTP_VAL*/ |
| {0x00004160, 0, 7}, /*VMON_OFFSET_OTP_VAL*/ |
| {0x0000416C, 8, 8}, /*IMON_GAIN_OTP_VAL*/ |
| {0x00004160, 16, 10}, /*IMON_OFFSET_OTP_VAL*/ |
| {0x0000416C, 16, 12}, /*VMON_CM_GAIN_OTP_VAL*/ |
| {0x0000416C, 28, 1}, /*VMON_CM_GAIN_SIGN_OTP_VAL*/ |
| {0x00004170, 0, 6}, /*IMON_CAL_TEMPCO_OTP_VAL*/ |
| {0x00004170, 6, 1}, /*IMON_CAL_TEMPCO_SIGN_OTP*/ |
| {0x00004170, 8, 6}, /*IMON_CAL_TEMPCO2_OTP_VAL*/ |
| {0x00004170, 14, 1}, /*IMON_CAL_TEMPCO2_DN_UPB_OTP_VAL*/ |
| {0x00004170, 16, 9}, /*IMON_CAL_TEMPCO_TBASE_OTP_VAL*/ |
| {0x00004360, 0, 5}, /*TEMP_GAIN_OTP_VAL*/ |
| {0x00004360, 6, 9}, /*TEMP_OFFSET_OTP_VAL*/ |
| {0x00004448, 0, 8}, /*VP_SARADC_OFFSET*/ |
| {0x00004448, 8, 8}, /*VP_GAIN_INDEX*/ |
| {0x00004448, 16, 8}, /*VBST_SARADC_OFFSET*/ |
| {0x00004448, 24, 8}, /*VBST_GAIN_INDEX*/ |
| {0x0000444C, 0, 3}, /*ANA_SELINVREF*/ |
| {0x00006E30, 0, 5}, /*GAIN_ERR_COEFF_0*/ |
| {0x00006E30, 8, 5}, /*GAIN_ERR_COEFF_1*/ |
| {0x00006E30, 16, 5}, /*GAIN_ERR_COEFF_2*/ |
| {0x00006E30, 24, 5}, /*GAIN_ERR_COEFF_3*/ |
| {0x00006E34, 0, 5}, /*GAIN_ERR_COEFF_4*/ |
| {0x00006E34, 8, 5}, /*GAIN_ERR_COEFF_5*/ |
| {0x00006E34, 16, 5}, /*GAIN_ERR_COEFF_6*/ |
| {0x00006E34, 24, 5}, /*GAIN_ERR_COEFF_7*/ |
| {0x00006E38, 0, 5}, /*GAIN_ERR_COEFF_8*/ |
| {0x00006E38, 8, 5}, /*GAIN_ERR_COEFF_9*/ |
| {0x00006E38, 16, 5}, /*GAIN_ERR_COEFF_10*/ |
| {0x00006E38, 24, 5}, /*GAIN_ERR_COEFF_11*/ |
| {0x00006E3C, 0, 5}, /*GAIN_ERR_COEFF_12*/ |
| {0x00006E3C, 8, 5}, /*GAIN_ERR_COEFF_13*/ |
| {0x00006E3C, 16, 5}, /*GAIN_ERR_COEFF_14*/ |
| {0x00006E3C, 24, 5}, /*GAIN_ERR_COEFF_15*/ |
| {0x00006E40, 0, 5}, /*GAIN_ERR_COEFF_16*/ |
| {0x00006E40, 8, 5}, /*GAIN_ERR_COEFF_17*/ |
| {0x00006E40, 16, 5}, /*GAIN_ERR_COEFF_18*/ |
| {0x00006E40, 24, 5}, /*GAIN_ERR_COEFF_19*/ |
| {0x00006E44, 0, 5}, /*GAIN_ERR_COEFF_20*/ |
| {0x00006E48, 0, 10}, /*VOFF_GAIN_0*/ |
| {0x00006E48, 10, 10}, /*VOFF_GAIN_1*/ |
| {0x00006E48, 20, 10}, /*VOFF_GAIN_2*/ |
| {0x00006E4C, 0, 10}, /*VOFF_GAIN_3*/ |
| {0x00006E4C, 10, 10}, /*VOFF_GAIN_4*/ |
| {0x00006E4C, 20, 10}, /*VOFF_GAIN_5*/ |
| {0x00006E50, 0, 10}, /*VOFF_GAIN_6*/ |
| {0x00006E50, 10, 10}, /*VOFF_GAIN_7*/ |
| {0x00006E50, 20, 10}, /*VOFF_GAIN_8*/ |
| {0x00006E54, 0, 10}, /*VOFF_GAIN_9*/ |
| {0x00006E54, 10, 10}, /*VOFF_GAIN_10*/ |
| {0x00006E54, 20, 10}, /*VOFF_GAIN_11*/ |
| {0x00006E58, 0, 10}, /*VOFF_GAIN_12*/ |
| {0x00006E58, 10, 10}, /*VOFF_GAIN_13*/ |
| {0x00006E58, 20, 10}, /*VOFF_GAIN_14*/ |
| {0x00006E5C, 0, 10}, /*VOFF_GAIN_15*/ |
| {0x00006E5C, 10, 10}, /*VOFF_GAIN_16*/ |
| {0x00006E5C, 20, 10}, /*VOFF_GAIN_17*/ |
| {0x00006E60, 0, 10}, /*VOFF_GAIN_18*/ |
| {0x00006E60, 10, 10}, /*VOFF_GAIN_19*/ |
| {0x00006E60, 20, 10}, /*VOFF_GAIN_20*/ |
| {0x00006E64, 0, 10}, /*VOFF_INT1*/ |
| {0x00007418, 7, 5}, /*DS_SPK_INT1_CAP_TRIM*/ |
| {0x0000741C, 0, 5}, /*DS_SPK_INT2_CAP_TRIM*/ |
| {0x0000741C, 11, 4}, /*DS_SPK_LPF_CAP_TRIM*/ |
| {0x0000741C, 19, 4}, /*DS_SPK_QUAN_CAP_TRIM*/ |
| {0x00007434, 17, 1}, /*FORCE_CAL*/ |
| {0x00007434, 18, 7}, /*CAL_OVERRIDE*/ |
| {0x00007068, 0, 9}, /*MODIX*/ |
| {0x0000410C, 7, 1}, /*VIMON_DLY_NOT_COMB*/ |
| {0x0000400C, 0, 7}, /*VIMON_DLY*/ |
| {0x00000000, 0, 1}, /*extra bit*/ |
| {0x00017040, 0, 8}, /*X_COORDINATE*/ |
| {0x00017040, 8, 8}, /*Y_COORDINATE*/ |
| {0x00017040, 16, 8}, /*WAFER_ID*/ |
| {0x00017040, 24, 8}, /*DVS*/ |
| {0x00017044, 0, 24}, /*LOT_NUMBER*/ |
| }; |
| |
| static const struct cs40l2x_trim cs40l2x_trim_table_d[] = { |
| /* addr shift size */ |
| {0x00002030, 0, 4}, /*TRIM_OSC_FREQ_TRIM*/ |
| {0x00002030, 7, 1}, /*TRIM_OSC_TRIM_DONE*/ |
| {0x0000208C, 24, 6}, /*TST_DIGREG_VREF_TRIM*/ |
| {0x00002090, 14, 4}, /*TST_REF_TRIM*/ |
| {0x00002090, 10, 4}, /*TST_REF_TEMPCO_TRIM*/ |
| {0x0000300C, 11, 4}, /*PLL_LDOA_TST_VREF_TRIM*/ |
| {0x0000394C, 23, 2}, /*BST_ATEST_CM_VOFF*/ |
| {0x00003950, 0, 7}, /*BST_ATRIM_IADC_OFFSET*/ |
| {0x00003950, 8, 7}, /*BST_ATRIM_IADC_GAIN1*/ |
| {0x00003950, 16, 8}, /*BST_ATRIM_IPKCOMP_OFFSET1*/ |
| {0x00003950, 24, 8}, /*BST_ATRIM_IPKCOMP_GAIN1*/ |
| {0x00003954, 0, 7}, /*BST_ATRIM_IADC_OFFSET2*/ |
| {0x00003954, 8, 7}, /*BST_ATRIM_IADC_GAIN2*/ |
| {0x00003954, 16, 8}, /*BST_ATRIM_IPKCOMP_OFFSET2*/ |
| {0x00003954, 24, 8}, /*BST_ATRIM_IPKCOMP_GAIN2*/ |
| {0x00003958, 0, 7}, /*BST_ATRIM_IADC_OFFSET3*/ |
| {0x00003958, 8, 7}, /*BST_ATRIM_IADC_GAIN3*/ |
| {0x00003958, 16, 8}, /*BST_ATRIM_IPKCOMP_OFFSET3*/ |
| {0x00003958, 24, 8}, /*BST_ATRIM_IPKCOMP_GAIN3*/ |
| {0x0000395C, 0, 7}, /*BST_ATRIM_IADC_OFFSET4*/ |
| {0x0000395C, 8, 7}, /*BST_ATRIM_IADC_GAIN4*/ |
| {0x0000395C, 16, 8}, /*BST_ATRIM_IPKCOMP_OFFSET4*/ |
| {0x0000395C, 24, 8}, /*BST_ATRIM_IPKCOMP_GAIN4*/ |
| {0x0000416C, 0, 8}, /*VMON_GAIN_OTP_VAL*/ |
| {0x00004160, 0, 7}, /*VMON_OFFSET_OTP_VAL*/ |
| {0x0000416C, 8, 8}, /*IMON_GAIN_OTP_VAL*/ |
| {0x00004160, 16, 10}, /*IMON_OFFSET_OTP_VAL*/ |
| {0x0000416C, 16, 12}, /*VMON_CM_GAIN_OTP_VAL*/ |
| {0x0000416C, 28, 1}, /*VMON_CM_GAIN_SIGN_OTP_VAL*/ |
| {0x00004170, 0, 6}, /*IMON_CAL_TEMPCO_OTP_VAL*/ |
| {0x00004170, 6, 1}, /*IMON_CAL_TEMPCO_SIGN_OTP*/ |
| {0x00004170, 8, 6}, /*IMON_CAL_TEMPCO2_OTP_VAL*/ |
| {0x00004170, 14, 1}, /*IMON_CAL_TEMPCO2_DN_UPB_OTP_VAL*/ |
| {0x00004170, 16, 9}, /*IMON_CAL_TEMPCO_TBASE_OTP_VAL*/ |
| {0x00004360, 0, 5}, /*TEMP_GAIN_OTP_VAL*/ |
| {0x00004360, 6, 9}, /*TEMP_OFFSET_OTP_VAL*/ |
| {0x00004448, 0, 8}, /*VP_SARADC_OFFSET*/ |
| {0x00004448, 8, 8}, /*VP_GAIN_INDEX*/ |
| {0x00004448, 16, 8}, /*VBST_SARADC_OFFSET*/ |
| {0x00004448, 24, 8}, /*VBST_GAIN_INDEX*/ |
| {0x0000444C, 0, 3}, /*ANA_SELINVREF*/ |
| {0x00006E30, 0, 5}, /*GAIN_ERR_COEFF_0*/ |
| {0x00006E30, 8, 5}, /*GAIN_ERR_COEFF_1*/ |
| {0x00006E30, 16, 5}, /*GAIN_ERR_COEFF_2*/ |
| {0x00006E30, 24, 5}, /*GAIN_ERR_COEFF_3*/ |
| {0x00006E34, 0, 5}, /*GAIN_ERR_COEFF_4*/ |
| {0x00006E34, 8, 5}, /*GAIN_ERR_COEFF_5*/ |
| {0x00006E34, 16, 5}, /*GAIN_ERR_COEFF_6*/ |
| {0x00006E34, 24, 5}, /*GAIN_ERR_COEFF_7*/ |
| {0x00006E38, 0, 5}, /*GAIN_ERR_COEFF_8*/ |
| {0x00006E38, 8, 5}, /*GAIN_ERR_COEFF_9*/ |
| {0x00006E38, 16, 5}, /*GAIN_ERR_COEFF_10*/ |
| {0x00006E38, 24, 5}, /*GAIN_ERR_COEFF_11*/ |
| {0x00006E3C, 0, 5}, /*GAIN_ERR_COEFF_12*/ |
| {0x00006E3C, 8, 5}, /*GAIN_ERR_COEFF_13*/ |
| {0x00006E3C, 16, 5}, /*GAIN_ERR_COEFF_14*/ |
| {0x00006E3C, 24, 5}, /*GAIN_ERR_COEFF_15*/ |
| {0x00006E40, 0, 5}, /*GAIN_ERR_COEFF_16*/ |
| {0x00006E40, 8, 5}, /*GAIN_ERR_COEFF_17*/ |
| {0x00006E40, 16, 5}, /*GAIN_ERR_COEFF_18*/ |
| {0x00006E40, 24, 5}, /*GAIN_ERR_COEFF_19*/ |
| {0x00006E44, 0, 5}, /*GAIN_ERR_COEFF_20*/ |
| {0x00006E48, 0, 10}, /*VOFF_GAIN_0*/ |
| {0x00006E48, 10, 10}, /*VOFF_GAIN_1*/ |
| {0x00006E48, 20, 10}, /*VOFF_GAIN_2*/ |
| {0x00006E4C, 0, 10}, /*VOFF_GAIN_3*/ |
| {0x00006E4C, 10, 10}, /*VOFF_GAIN_4*/ |
| {0x00006E4C, 20, 10}, /*VOFF_GAIN_5*/ |
| {0x00006E50, 0, 10}, /*VOFF_GAIN_6*/ |
| {0x00006E50, 10, 10}, /*VOFF_GAIN_7*/ |
| {0x00006E50, 20, 10}, /*VOFF_GAIN_8*/ |
| {0x00006E54, 0, 10}, /*VOFF_GAIN_9*/ |
| {0x00006E54, 10, 10}, /*VOFF_GAIN_10*/ |
| {0x00006E54, 20, 10}, /*VOFF_GAIN_11*/ |
| {0x00006E58, 0, 10}, /*VOFF_GAIN_12*/ |
| {0x00006E58, 10, 10}, /*VOFF_GAIN_13*/ |
| {0x00006E58, 20, 10}, /*VOFF_GAIN_14*/ |
| {0x00006E5C, 0, 10}, /*VOFF_GAIN_15*/ |
| {0x00006E5C, 10, 10}, /*VOFF_GAIN_16*/ |
| {0x00006E5C, 20, 10}, /*VOFF_GAIN_17*/ |
| {0x00006E60, 0, 10}, /*VOFF_GAIN_18*/ |
| {0x00006E60, 10, 10}, /*VOFF_GAIN_19*/ |
| {0x00006E60, 20, 10}, /*VOFF_GAIN_20*/ |
| {0x00006E64, 0, 10}, /*VOFF_INT1*/ |
| {0x00007418, 7, 5}, /*DS_SPK_INT1_CAP_TRIM*/ |
| {0x0000741C, 0, 5}, /*DS_SPK_INT2_CAP_TRIM*/ |
| {0x0000741C, 11, 4}, /*DS_SPK_LPF_CAP_TRIM*/ |
| {0x0000741C, 19, 4}, /*DS_SPK_QUAN_CAP_TRIM*/ |
| {0x00007434, 17, 1}, /*FORCE_CAL*/ |
| {0x00007434, 18, 7}, /*CAL_OVERRIDE*/ |
| {0x00007068, 0, 9}, /*MODIX*/ |
| {0x0000410C, 7, 1}, /*VIMON_DLY_NOT_COMB*/ |
| {0x0000400C, 0, 7}, /*VIMON_DLY*/ |
| {0x00004000, 11, 1}, /*VMON_POL*/ |
| {0x00017040, 0, 8}, /*X_COORDINATE*/ |
| {0x00017040, 8, 8}, /*Y_COORDINATE*/ |
| {0x00017040, 16, 8}, /*WAFER_ID*/ |
| {0x00017040, 24, 8}, /*DVS*/ |
| {0x00017044, 0, 24}, /*LOT_NUMBER*/ |
| }; |
| |
| static const struct cs40l2x_trim cs40l2x_trim_table_e[] = { |
| /* addr shift size */ |
| {0x00002030, 0, 4}, /*TRIM_OSC_FREQ_TRIM*/ |
| {0x00002030, 7, 1}, /*TRIM_OSC_TRIM_DONE*/ |
| {0x0000208C, 24, 6}, /*TST_DIGREG_VREF_TRIM*/ |
| {0x00002090, 14, 4}, /*TST_REF_TRIM*/ |
| {0x00002090, 10, 4}, /*TST_REF_TEMPCO_TRIM*/ |
| {0x0000300C, 11, 4}, /*PLL_LDOA_TST_VREF_TRIM*/ |
| {0x0000394C, 23, 2}, /*BST_ATEST_CM_VOFF*/ |
| {0x00003950, 0, 7}, /*BST_ATRIM_IADC_OFFSET*/ |
| {0x00003950, 8, 7}, /*BST_ATRIM_IADC_GAIN1*/ |
| {0x00003950, 16, 8}, /*BST_ATRIM_IPKCOMP_OFFSET1*/ |
| {0x00003950, 24, 8}, /*BST_ATRIM_IPKCOMP_GAIN1*/ |
| {0x00003954, 0, 7}, /*BST_ATRIM_IADC_OFFSET2*/ |
| {0x00003954, 8, 7}, /*BST_ATRIM_IADC_GAIN2*/ |
| {0x00003954, 16, 8}, /*BST_ATRIM_IPKCOMP_OFFSET2*/ |
| {0x00003954, 24, 8}, /*BST_ATRIM_IPKCOMP_GAIN2*/ |
| {0x00003958, 0, 7}, /*BST_ATRIM_IADC_OFFSET3*/ |
| {0x00003958, 8, 7}, /*BST_ATRIM_IADC_GAIN3*/ |
| {0x00003958, 16, 8}, /*BST_ATRIM_IPKCOMP_OFFSET3*/ |
| {0x00003958, 24, 8}, /*BST_ATRIM_IPKCOMP_GAIN3*/ |
| {0x0000395C, 0, 7}, /*BST_ATRIM_IADC_OFFSET4*/ |
| {0x0000395C, 8, 7}, /*BST_ATRIM_IADC_GAIN4*/ |
| {0x0000395C, 16, 8}, /*BST_ATRIM_IPKCOMP_OFFSET4*/ |
| {0x0000395C, 24, 8}, /*BST_ATRIM_IPKCOMP_GAIN4*/ |
| {0x0000416C, 0, 8}, /*VMON_GAIN_OTP_VAL*/ |
| {0x00004160, 0, 7}, /*VMON_OFFSET_OTP_VAL*/ |
| {0x0000416C, 8, 8}, /*IMON_GAIN_OTP_VAL*/ |
| {0x00004160, 16, 10}, /*IMON_OFFSET_OTP_VAL*/ |
| {0x0000416C, 16, 12}, /*VMON_CM_GAIN_OTP_VAL*/ |
| {0x0000416C, 28, 1}, /*VMON_CM_GAIN_SIGN_OTP_VAL*/ |
| {0x00004170, 0, 6}, /*IMON_CAL_TEMPCO_OTP_VAL*/ |
| {0x00004170, 6, 1}, /*IMON_CAL_TEMPCO_SIGN_OTP*/ |
| {0x00004170, 8, 6}, /*IMON_CAL_TEMPCO2_OTP_VAL*/ |
| {0x00004170, 14, 1}, /*IMON_CAL_TEMPCO2_DN_UPB_OTP_VAL*/ |
| {0x00004170, 16, 9}, /*IMON_CAL_TEMPCO_TBASE_OTP_VAL*/ |
| {0x00004360, 0, 5}, /*TEMP_GAIN_OTP_VAL*/ |
| {0x00004360, 6, 9}, /*TEMP_OFFSET_OTP_VAL*/ |
| {0x00004448, 0, 8}, /*VP_SARADC_OFFSET*/ |
| {0x00004448, 8, 8}, /*VP_GAIN_INDEX*/ |
| {0x00004448, 16, 8}, /*VBST_SARADC_OFFSET*/ |
| {0x00004448, 24, 8}, /*VBST_GAIN_INDEX*/ |
| {0x0000444C, 0, 3}, /*ANA_SELINVREF*/ |
| {0x00006E30, 0, 5}, /*GAIN_ERR_COEFF_0*/ |
| {0x00006E30, 8, 5}, /*GAIN_ERR_COEFF_1*/ |
| {0x00006E30, 16, 5}, /*GAIN_ERR_COEFF_2*/ |
| {0x00006E30, 24, 5}, /*GAIN_ERR_COEFF_3*/ |
| {0x00006E34, 0, 5}, /*GAIN_ERR_COEFF_4*/ |
| {0x00006E34, 8, 5}, /*GAIN_ERR_COEFF_5*/ |
| {0x00006E34, 16, 5}, /*GAIN_ERR_COEFF_6*/ |
| {0x00006E34, 24, 5}, /*GAIN_ERR_COEFF_7*/ |
| {0x00006E38, 0, 5}, /*GAIN_ERR_COEFF_8*/ |
| {0x00006E38, 8, 5}, /*GAIN_ERR_COEFF_9*/ |
| {0x00006E38, 16, 5}, /*GAIN_ERR_COEFF_10*/ |
| {0x00006E38, 24, 5}, /*GAIN_ERR_COEFF_11*/ |
| {0x00006E3C, 0, 5}, /*GAIN_ERR_COEFF_12*/ |
| {0x00006E3C, 8, 5}, /*GAIN_ERR_COEFF_13*/ |
| {0x00006E3C, 16, 5}, /*GAIN_ERR_COEFF_14*/ |
| {0x00006E3C, 24, 5}, /*GAIN_ERR_COEFF_15*/ |
| {0x00006E40, 0, 5}, /*GAIN_ERR_COEFF_16*/ |
| {0x00006E40, 8, 5}, /*GAIN_ERR_COEFF_17*/ |
| {0x00006E40, 16, 5}, /*GAIN_ERR_COEFF_18*/ |
| {0x00006E40, 24, 5}, /*GAIN_ERR_COEFF_19*/ |
| {0x00006E44, 0, 5}, /*GAIN_ERR_COEFF_20*/ |
| {0x00006E48, 0, 10}, /*VOFF_GAIN_0*/ |
| {0x00006E48, 10, 10}, /*VOFF_GAIN_1*/ |
| {0x00006E48, 20, 10}, /*VOFF_GAIN_2*/ |
| {0x00006E4C, 0, 10}, /*VOFF_GAIN_3*/ |
| {0x00006E4C, 10, 10}, /*VOFF_GAIN_4*/ |
| {0x00006E4C, 20, 10}, /*VOFF_GAIN_5*/ |
| {0x00006E50, 0, 10}, /*VOFF_GAIN_6*/ |
| {0x00006E50, 10, 10}, /*VOFF_GAIN_7*/ |
| {0x00006E50, 20, 10}, /*VOFF_GAIN_8*/ |
| {0x00006E54, 0, 10}, /*VOFF_GAIN_9*/ |
| {0x00006E54, 10, 10}, /*VOFF_GAIN_10*/ |
| {0x00006E54, 20, 10}, /*VOFF_GAIN_11*/ |
| {0x00006E58, 0, 10}, /*VOFF_GAIN_12*/ |
| {0x00006E58, 10, 10}, /*VOFF_GAIN_13*/ |
| {0x00006E58, 20, 10}, /*VOFF_GAIN_14*/ |
| {0x00006E5C, 0, 10}, /*VOFF_GAIN_15*/ |
| {0x00006E5C, 10, 10}, /*VOFF_GAIN_16*/ |
| {0x00006E5C, 20, 10}, /*VOFF_GAIN_17*/ |
| {0x00006E60, 0, 10}, /*VOFF_GAIN_18*/ |
| {0x00006E60, 10, 10}, /*VOFF_GAIN_19*/ |
| {0x00006E60, 20, 10}, /*VOFF_GAIN_20*/ |
| {0x00006E64, 0, 10}, /*VOFF_INT1*/ |
| {0x00007418, 7, 5}, /*DS_SPK_INT1_CAP_TRIM*/ |
| {0x0000741C, 0, 5}, /*DS_SPK_INT2_CAP_TRIM*/ |
| {0x0000741C, 11, 4}, /*DS_SPK_LPF_CAP_TRIM*/ |
| {0x0000741C, 19, 4}, /*DS_SPK_QUAN_CAP_TRIM*/ |
| {0x00007434, 17, 1}, /*FORCE_CAL*/ |
| {0x00007434, 18, 7}, /*CAL_OVERRIDE*/ |
| {0x00007068, 0, 9}, /*MODIX*/ |
| {0x0000410C, 7, 1}, /*VIMON_DLY_NOT_COMB*/ |
| {0x0000400C, 0, 7}, /*VIMON_DLY*/ |
| {0x00004000, 11, 1}, /*VMON_POL*/ |
| {0x00017040, 0, 8}, /*X_COORDINATE*/ |
| {0x00017040, 8, 8}, /*Y_COORDINATE*/ |
| {0x00017040, 16, 8}, /*WAFER_ID*/ |
| {0x00017040, 24, 8}, /*DVS*/ |
| {0x00017044, 0, 24}, /*LOT_NUMBER*/ |
| {0x00003010, 2, 6}, /*PLL_DCO_CAL_TRIM*/ |
| }; |
| |
| const struct cs40l2x_otp_desc cs40l2x_otp_map[CS40L2X_NUM_OTP_MAPS] = { |
| { |
| .id = 0xC, |
| .row_start = 2, |
| .col_start = 16, |
| .num_trims = ARRAY_SIZE(cs40l2x_trim_table_c), |
| .trim_table = cs40l2x_trim_table_c, |
| }, |
| { |
| .id = 0xD, |
| .row_start = 2, |
| .col_start = 16, |
| .num_trims = ARRAY_SIZE(cs40l2x_trim_table_d), |
| .trim_table = cs40l2x_trim_table_d, |
| }, |
| { |
| .id = 0xE, |
| .row_start = 2, |
| .col_start = 16, |
| .num_trims = ARRAY_SIZE(cs40l2x_trim_table_e), |
| .trim_table = cs40l2x_trim_table_e, |
| }, |
| }; |
| |
| const unsigned int cs40l2x_pbq_dig_scale[CS40L2X_PBQ_SCALE_MAX + 1] = { |
| 0, |
| 320, /* 1% */ |
| 272, |
| 244, |
| 224, |
| 208, |
| 195, |
| 185, |
| 176, |
| 167, |
| 160, /* 10% */ |
| 153, |
| 147, |
| 142, |
| 137, |
| 132, |
| 127, |
| 123, |
| 119, |
| 115, |
| 112, /* 20% */ |
| 108, |
| 105, |
| 102, |
| 99, |
| 96, |
| 94, |
| 91, |
| 88, |
| 86, |
| 84, /* 30% */ |
| 81, |
| 79, |
| 77, |
| 75, |
| 73, |
| 71, |
| 69, |
| 67, |
| 65, |
| 64, /* 40% */ |
| 62, |
| 60, |
| 59, |
| 57, |
| 55, |
| 54, |
| 52, |
| 51, |
| 50, |
| 48, /* 50% */ |
| 47, |
| 45, |
| 44, |
| 43, |
| 42, |
| 40, |
| 39, |
| 38, |
| 37, |
| 35, /* 60% */ |
| 34, |
| 33, |
| 32, |
| 31, |
| 30, |
| 29, |
| 28, |
| 27, |
| 26, |
| 25, /* 70% */ |
| 24, |
| 23, |
| 22, |
| 21, |
| 20, |
| 19, |
| 18, |
| 17, |
| 16, |
| 16, /* 80% */ |
| 15, |
| 14, |
| 13, |
| 12, |
| 11, |
| 10, |
| 10, |
| 9, |
| 8, |
| 7, /* 90% */ |
| 7, |
| 6, |
| 5, |
| 4, |
| 4, |
| 3, |
| 2, |
| 1, |
| 1, |
| 0, /* 100% */ |
| }; |
| |
| static const char * const cs40l2x_coeff_files_orig[] = { |
| CS40L2X_WT_FILE_NAME_DEFAULT, |
| }; |
| |
| static const char * const cs40l2x_coeff_files_remap[] = { |
| CS40L2X_WT_FILE_NAME_DEFAULT, |
| "cs40l25a_exc.bin", |
| }; |
| |
| static const char * const cs40l2x_coeff_files_cal[] = { |
| "cs40l25a_cal.bin", |
| }; |
| |
| static const char * const cs40l2x_coeff_files_clab[] = { |
| CS40L2X_WT_FILE_NAME_DEFAULT, |
| "cs40l25a_clab.bin", |
| }; |
| |
| const struct cs40l2x_fw_desc cs40l2x_fw_fam[CS40L2X_NUM_FW_FAMS] = { |
| { |
| .id = CS40L2X_FW_ID_ORIG, |
| .min_rev = 0x050102, |
| .halo_state_run = 2, |
| .num_coeff_files = ARRAY_SIZE(cs40l2x_coeff_files_orig), |
| .coeff_files = cs40l2x_coeff_files_orig, |
| .fw_file = "cs40l20.wmfw", |
| }, |
| { |
| .id = CS40L2X_FW_ID_B1ROM, |
| .min_rev = 0x010002, |
| .halo_state_run = 2, |
| .num_coeff_files = 0, |
| .coeff_files = NULL, |
| .fw_file = NULL, |
| }, |
| { |
| .id = CS40L2X_FW_ID_REMAP, |
| .min_rev = 0x080100, |
| .halo_state_run = 203, |
| .num_coeff_files = ARRAY_SIZE(cs40l2x_coeff_files_remap), |
| .coeff_files = cs40l2x_coeff_files_remap, |
| .fw_file = "cs40l25a.wmfw", |
| }, |
| { |
| .id = CS40L2X_FW_ID_CAL, |
| .min_rev = 0x080100, |
| .halo_state_run = 203, |
| .num_coeff_files = ARRAY_SIZE(cs40l2x_coeff_files_cal), |
| .coeff_files = cs40l2x_coeff_files_cal, |
| .fw_file = "cs40l25a_cal.wmfw", |
| }, |
| { |
| .id = CS40L2X_FW_ID_CLAB, |
| .min_rev = 0x080100, |
| .halo_state_run = 203, |
| .num_coeff_files = ARRAY_SIZE(cs40l2x_coeff_files_clab), |
| .coeff_files = cs40l2x_coeff_files_clab, |
| .fw_file = "cs40l25a_clab.wmfw", |
| }, |
| }; |
| |
| const struct cs40l2x_hw_err_desc cs40l2x_hw_errs[CS40L2X_NUM_HW_ERRS] = { |
| { |
| .irq_mask = CS40L2X_AMP_ERR, |
| .rls_mask = CS40L2X_AMP_ERR_RLS, |
| .bst_cycle = false, |
| .err_name = "amplifier short", |
| }, |
| { |
| .irq_mask = CS40L2X_TEMP_ERR, |
| .rls_mask = CS40L2X_TEMP_ERR_RLS, |
| .bst_cycle = false, |
| .err_name = "overtemperature", |
| }, |
| { |
| .irq_mask = CS40L2X_TEMP_RISE_WARN, |
| .rls_mask = CS40L2X_TEMP_RISE_WARN_RLS, |
| .bst_cycle = false, |
| .err_name = "temperature rise", |
| }, |
| { |
| .irq_mask = CS40L2X_BST_SHORT_ERR, |
| .rls_mask = CS40L2X_BST_SHORT_ERR_RLS, |
| .bst_cycle = true, |
| .err_name = "boost converter short", |
| }, |
| { |
| .irq_mask = CS40L2X_BST_UVP_ERR, |
| .rls_mask = CS40L2X_BST_UVP_ERR_RLS, |
| .bst_cycle = true, |
| .err_name = "boost converter undervoltage", |
| }, |
| { |
| .irq_mask = CS40L2X_BST_OVP_ERR, |
| .rls_mask = CS40L2X_BST_OVP_ERR_RLS, |
| .bst_cycle = true, |
| .err_name = "boost converter overvoltage", |
| }, |
| }; |
| |
| const struct cs40l2x_refclk_pair cs40l2x_refclks[CS40L2X_NUM_REFCLKS] = { |
| {CS40L2X_PLL_REFCLK_FREQ_32K, 0}, |
| {0, 0}, /* 48-kHz frames only */ |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, /* 0x0F */ |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {1536000, 0x00054034}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, /* 0x1F */ |
| {0, 0}, |
| {3072000, 0x0002C01C}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {6144000, 0x00018010}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, /* 0x2F */ |
| {9600000, 0x00024010}, |
| {0, 0}, |
| {0, 0}, |
| {12288000, 0x00024010}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, |
| {0, 0}, /* 0x3F */ |
| }; |