Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 1 | /* |
| 2 | * hdmi.c |
| 3 | * |
| 4 | * HDMI interface DSS driver setting for TI's OMAP4 family of processor. |
| 5 | * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com/ |
| 6 | * Authors: Yong Zhi |
| 7 | * Mythri pk <mythripk@ti.com> |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify it |
| 10 | * under the terms of the GNU General Public License version 2 as published by |
| 11 | * the Free Software Foundation. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 14 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 15 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 16 | * more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License along with |
| 19 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 20 | */ |
| 21 | |
| 22 | #define DSS_SUBSYS_NAME "HDMI" |
| 23 | |
| 24 | #include <linux/kernel.h> |
| 25 | #include <linux/module.h> |
| 26 | #include <linux/err.h> |
| 27 | #include <linux/io.h> |
| 28 | #include <linux/interrupt.h> |
| 29 | #include <linux/mutex.h> |
| 30 | #include <linux/delay.h> |
| 31 | #include <linux/string.h> |
Tomi Valkeinen | 24e6289 | 2011-05-23 11:51:18 +0300 | [diff] [blame] | 32 | #include <linux/platform_device.h> |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 33 | #include <linux/pm_runtime.h> |
| 34 | #include <linux/clk.h> |
Tomi Valkeinen | a0b38cc | 2011-05-11 14:05:07 +0300 | [diff] [blame] | 35 | #include <video/omapdss.h> |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 36 | |
Mythri P K | 94c5298 | 2011-09-08 19:06:21 +0530 | [diff] [blame] | 37 | #include "ti_hdmi.h" |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 38 | #include "dss.h" |
Ricardo Neri | ad44cc3 | 2011-05-18 22:31:56 -0500 | [diff] [blame] | 39 | #include "dss_features.h" |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 40 | |
Mythri P K | 95a8aeb | 2011-09-08 19:06:18 +0530 | [diff] [blame] | 41 | #define HDMI_WP 0x0 |
| 42 | #define HDMI_CORE_SYS 0x400 |
| 43 | #define HDMI_CORE_AV 0x900 |
| 44 | #define HDMI_PLLCTRL 0x200 |
| 45 | #define HDMI_PHY 0x300 |
| 46 | |
Mythri P K | 7c1f1ec | 2011-09-08 19:06:22 +0530 | [diff] [blame] | 47 | /* HDMI EDID Length move this */ |
| 48 | #define HDMI_EDID_MAX_LENGTH 256 |
| 49 | #define EDID_TIMING_DESCRIPTOR_SIZE 0x12 |
| 50 | #define EDID_DESCRIPTOR_BLOCK0_ADDRESS 0x36 |
| 51 | #define EDID_DESCRIPTOR_BLOCK1_ADDRESS 0x80 |
| 52 | #define EDID_SIZE_BLOCK0_TIMING_DESCRIPTOR 4 |
| 53 | #define EDID_SIZE_BLOCK1_TIMING_DESCRIPTOR 4 |
| 54 | |
Tomi Valkeinen | b44e458 | 2011-08-22 13:16:24 +0300 | [diff] [blame] | 55 | #define HDMI_DEFAULT_REGN 16 |
Tomi Valkeinen | 8d88767a | 2011-08-22 13:02:52 +0300 | [diff] [blame] | 56 | #define HDMI_DEFAULT_REGM2 1 |
| 57 | |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 58 | static struct { |
| 59 | struct mutex lock; |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 60 | struct platform_device *pdev; |
Mythri P K | 95a8aeb | 2011-09-08 19:06:18 +0530 | [diff] [blame] | 61 | struct hdmi_ip_data ip_data; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 62 | |
| 63 | struct clk *sys_clk; |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 64 | } hdmi; |
| 65 | |
| 66 | /* |
| 67 | * Logic for the below structure : |
| 68 | * user enters the CEA or VESA timings by specifying the HDMI/DVI code. |
| 69 | * There is a correspondence between CEA/VESA timing and code, please |
| 70 | * refer to section 6.3 in HDMI 1.3 specification for timing code. |
| 71 | * |
| 72 | * In the below structure, cea_vesa_timings corresponds to all OMAP4 |
| 73 | * supported CEA and VESA timing values.code_cea corresponds to the CEA |
| 74 | * code, It is used to get the timing from cea_vesa_timing array.Similarly |
| 75 | * with code_vesa. Code_index is used for back mapping, that is once EDID |
| 76 | * is read from the TV, EDID is parsed to find the timing values and then |
| 77 | * map it to corresponding CEA or VESA index. |
| 78 | */ |
| 79 | |
Mythri P K | 46095b2 | 2012-01-06 17:52:09 +0530 | [diff] [blame] | 80 | static const struct hdmi_config cea_timings[] = { |
Mythri P K | a05ce78 | 2012-01-06 17:52:08 +0530 | [diff] [blame] | 81 | { {640, 480, 25200, 96, 16, 48, 2, 10, 33, 0, 0, 0}, {1, HDMI_HDMI} }, |
| 82 | { {720, 480, 27027, 62, 16, 60, 6, 9, 30, 0, 0, 0}, {2, HDMI_HDMI} }, |
| 83 | { {1280, 720, 74250, 40, 110, 220, 5, 5, 20, 1, 1, 0}, {4, HDMI_HDMI} }, |
| 84 | { {1920, 540, 74250, 44, 88, 148, 5, 2, 15, 1, 1, 1}, {5, HDMI_HDMI} }, |
| 85 | { {1440, 240, 27027, 124, 38, 114, 3, 4, 15, 0, 0, 1}, {6, HDMI_HDMI} }, |
| 86 | { {1920, 1080, 148500, 44, 88, 148, 5, 4, 36, 1, 1, 0}, {16, HDMI_HDMI} }, |
| 87 | { {720, 576, 27000, 64, 12, 68, 5, 5, 39, 0, 0, 0}, {17, HDMI_HDMI} }, |
| 88 | { {1280, 720, 74250, 40, 440, 220, 5, 5, 20, 1, 1, 0}, {19, HDMI_HDMI} }, |
| 89 | { {1920, 540, 74250, 44, 528, 148, 5, 2, 15, 1, 1, 1}, {20, HDMI_HDMI} }, |
| 90 | { {1440, 288, 27000, 126, 24, 138, 3, 2, 19, 0, 0, 1}, {21, HDMI_HDMI} }, |
| 91 | { {1440, 576, 54000, 128, 24, 136, 5, 5, 39, 0, 0, 0}, {29, HDMI_HDMI} }, |
| 92 | { {1920, 1080, 148500, 44, 528, 148, 5, 4, 36, 1, 1, 0}, {31, HDMI_HDMI} }, |
| 93 | { {1920, 1080, 74250, 44, 638, 148, 5, 4, 36, 1, 1, 0}, {32, HDMI_HDMI} }, |
| 94 | { {2880, 480, 108108, 248, 64, 240, 6, 9, 30, 0, 0, 0}, {35, HDMI_HDMI} }, |
| 95 | { {2880, 576, 108000, 256, 48, 272, 5, 5, 39, 0, 0, 0}, {37, HDMI_HDMI} }, |
Mythri P K | 46095b2 | 2012-01-06 17:52:09 +0530 | [diff] [blame] | 96 | }; |
| 97 | static const struct hdmi_config vesa_timings[] = { |
Mythri P K | a05ce78 | 2012-01-06 17:52:08 +0530 | [diff] [blame] | 98 | /* VESA From Here */ |
| 99 | { {640, 480, 25175, 96, 16, 48, 2 , 11, 31, 0, 0, 0}, {4, HDMI_DVI} }, |
| 100 | { {800, 600, 40000, 128, 40, 88, 4 , 1, 23, 1, 1, 0}, {9, HDMI_DVI} }, |
| 101 | { {848, 480, 33750, 112, 16, 112, 8 , 6, 23, 1, 1, 0}, {0xE, HDMI_DVI} }, |
| 102 | { {1280, 768, 79500, 128, 64, 192, 7 , 3, 20, 1, 0, 0}, {0x17, HDMI_DVI} }, |
| 103 | { {1280, 800, 83500, 128, 72, 200, 6 , 3, 22, 1, 0, 0}, {0x1C, HDMI_DVI} }, |
| 104 | { {1360, 768, 85500, 112, 64, 256, 6 , 3, 18, 1, 1, 0}, {0x27, HDMI_DVI} }, |
| 105 | { {1280, 960, 108000, 112, 96, 312, 3 , 1, 36, 1, 1, 0}, {0x20, HDMI_DVI} }, |
| 106 | { {1280, 1024, 108000, 112, 48, 248, 3 , 1, 38, 1, 1, 0}, {0x23, HDMI_DVI} }, |
| 107 | { {1024, 768, 65000, 136, 24, 160, 6, 3, 29, 0, 0, 0}, {0x10, HDMI_DVI} }, |
| 108 | { {1400, 1050, 121750, 144, 88, 232, 4, 3, 32, 1, 0, 0}, {0x2A, HDMI_DVI} }, |
| 109 | { {1440, 900, 106500, 152, 80, 232, 6, 3, 25, 1, 0, 0}, {0x2F, HDMI_DVI} }, |
| 110 | { {1680, 1050, 146250, 176 , 104, 280, 6, 3, 30, 1, 0, 0}, {0x3A, HDMI_DVI} }, |
| 111 | { {1366, 768, 85500, 143, 70, 213, 3, 3, 24, 1, 1, 0}, {0x51, HDMI_DVI} }, |
| 112 | { {1920, 1080, 148500, 44, 148, 80, 5, 4, 36, 1, 1, 0}, {0x52, HDMI_DVI} }, |
| 113 | { {1280, 768, 68250, 32, 48, 80, 7, 3, 12, 0, 1, 0}, {0x16, HDMI_DVI} }, |
| 114 | { {1400, 1050, 101000, 32, 48, 80, 4, 3, 23, 0, 1, 0}, {0x29, HDMI_DVI} }, |
| 115 | { {1680, 1050, 119000, 32, 48, 80, 6, 3, 21, 0, 1, 0}, {0x39, HDMI_DVI} }, |
| 116 | { {1280, 800, 79500, 32, 48, 80, 6, 3, 14, 0, 1, 0}, {0x1B, HDMI_DVI} }, |
| 117 | { {1280, 720, 74250, 40, 110, 220, 5, 5, 20, 1, 1, 0}, {0x55, HDMI_DVI} } |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 118 | }; |
| 119 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 120 | static int hdmi_runtime_get(void) |
| 121 | { |
| 122 | int r; |
| 123 | |
| 124 | DSSDBG("hdmi_runtime_get\n"); |
| 125 | |
| 126 | r = pm_runtime_get_sync(&hdmi.pdev->dev); |
| 127 | WARN_ON(r < 0); |
Archit Taneja | a247ce78 | 2012-02-10 11:45:52 +0530 | [diff] [blame] | 128 | if (r < 0) |
Tomi Valkeinen | 852f083 | 2012-02-17 17:58:04 +0200 | [diff] [blame] | 129 | return r; |
Archit Taneja | a247ce78 | 2012-02-10 11:45:52 +0530 | [diff] [blame] | 130 | |
| 131 | return 0; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 132 | } |
| 133 | |
| 134 | static void hdmi_runtime_put(void) |
| 135 | { |
| 136 | int r; |
| 137 | |
| 138 | DSSDBG("hdmi_runtime_put\n"); |
| 139 | |
Tomi Valkeinen | 0eaf9f5 | 2012-01-23 13:23:08 +0200 | [diff] [blame] | 140 | r = pm_runtime_put_sync(&hdmi.pdev->dev); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 141 | WARN_ON(r < 0); |
| 142 | } |
| 143 | |
Tomi Valkeinen | 9d8232a | 2012-03-01 16:58:39 +0200 | [diff] [blame] | 144 | static int __init hdmi_init_display(struct omap_dss_device *dssdev) |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 145 | { |
| 146 | DSSDBG("init_display\n"); |
| 147 | |
Mythri P K | 60634a2 | 2011-09-08 19:06:26 +0530 | [diff] [blame] | 148 | dss_init_hdmi_ip_ops(&hdmi.ip_data); |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 149 | return 0; |
| 150 | } |
| 151 | |
Mythri P K | 46095b2 | 2012-01-06 17:52:09 +0530 | [diff] [blame] | 152 | static const struct hdmi_config *hdmi_find_timing( |
| 153 | const struct hdmi_config *timings_arr, |
| 154 | int len) |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 155 | { |
Mythri P K | 46095b2 | 2012-01-06 17:52:09 +0530 | [diff] [blame] | 156 | int i; |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 157 | |
Mythri P K | 46095b2 | 2012-01-06 17:52:09 +0530 | [diff] [blame] | 158 | for (i = 0; i < len; i++) { |
Mythri P K | 9e4ed60 | 2012-01-06 17:52:10 +0530 | [diff] [blame] | 159 | if (timings_arr[i].cm.code == hdmi.ip_data.cfg.cm.code) |
Mythri P K | 46095b2 | 2012-01-06 17:52:09 +0530 | [diff] [blame] | 160 | return &timings_arr[i]; |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 161 | } |
Mythri P K | 46095b2 | 2012-01-06 17:52:09 +0530 | [diff] [blame] | 162 | return NULL; |
| 163 | } |
| 164 | |
| 165 | static const struct hdmi_config *hdmi_get_timings(void) |
| 166 | { |
| 167 | const struct hdmi_config *arr; |
| 168 | int len; |
| 169 | |
Mythri P K | 9e4ed60 | 2012-01-06 17:52:10 +0530 | [diff] [blame] | 170 | if (hdmi.ip_data.cfg.cm.mode == HDMI_DVI) { |
Mythri P K | 46095b2 | 2012-01-06 17:52:09 +0530 | [diff] [blame] | 171 | arr = vesa_timings; |
| 172 | len = ARRAY_SIZE(vesa_timings); |
| 173 | } else { |
| 174 | arr = cea_timings; |
| 175 | len = ARRAY_SIZE(cea_timings); |
| 176 | } |
| 177 | |
| 178 | return hdmi_find_timing(arr, len); |
| 179 | } |
| 180 | |
| 181 | static bool hdmi_timings_compare(struct omap_video_timings *timing1, |
| 182 | const struct hdmi_video_timings *timing2) |
| 183 | { |
| 184 | int timing1_vsync, timing1_hsync, timing2_vsync, timing2_hsync; |
| 185 | |
| 186 | if ((timing2->pixel_clock == timing1->pixel_clock) && |
| 187 | (timing2->x_res == timing1->x_res) && |
| 188 | (timing2->y_res == timing1->y_res)) { |
| 189 | |
| 190 | timing2_hsync = timing2->hfp + timing2->hsw + timing2->hbp; |
| 191 | timing1_hsync = timing1->hfp + timing1->hsw + timing1->hbp; |
| 192 | timing2_vsync = timing2->vfp + timing2->vsw + timing2->vbp; |
| 193 | timing1_vsync = timing2->vfp + timing2->vsw + timing2->vbp; |
| 194 | |
| 195 | DSSDBG("timing1_hsync = %d timing1_vsync = %d"\ |
| 196 | "timing2_hsync = %d timing2_vsync = %d\n", |
| 197 | timing1_hsync, timing1_vsync, |
| 198 | timing2_hsync, timing2_vsync); |
| 199 | |
| 200 | if ((timing1_hsync == timing2_hsync) && |
| 201 | (timing1_vsync == timing2_vsync)) { |
| 202 | return true; |
| 203 | } |
| 204 | } |
| 205 | return false; |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 206 | } |
| 207 | |
| 208 | static struct hdmi_cm hdmi_get_code(struct omap_video_timings *timing) |
| 209 | { |
Mythri P K | 46095b2 | 2012-01-06 17:52:09 +0530 | [diff] [blame] | 210 | int i; |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 211 | struct hdmi_cm cm = {-1}; |
| 212 | DSSDBG("hdmi_get_code\n"); |
| 213 | |
Mythri P K | 46095b2 | 2012-01-06 17:52:09 +0530 | [diff] [blame] | 214 | for (i = 0; i < ARRAY_SIZE(cea_timings); i++) { |
| 215 | if (hdmi_timings_compare(timing, &cea_timings[i].timings)) { |
| 216 | cm = cea_timings[i].cm; |
| 217 | goto end; |
| 218 | } |
| 219 | } |
| 220 | for (i = 0; i < ARRAY_SIZE(vesa_timings); i++) { |
| 221 | if (hdmi_timings_compare(timing, &vesa_timings[i].timings)) { |
| 222 | cm = vesa_timings[i].cm; |
| 223 | goto end; |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 224 | } |
| 225 | } |
| 226 | |
Mythri P K | 46095b2 | 2012-01-06 17:52:09 +0530 | [diff] [blame] | 227 | end: return cm; |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 228 | |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 229 | } |
| 230 | |
Archit Taneja | c3dc6a7 | 2011-09-13 18:28:41 +0530 | [diff] [blame] | 231 | unsigned long hdmi_get_pixel_clock(void) |
| 232 | { |
| 233 | /* HDMI Pixel Clock in Mhz */ |
Mythri P K | a05ce78 | 2012-01-06 17:52:08 +0530 | [diff] [blame] | 234 | return hdmi.ip_data.cfg.timings.pixel_clock * 1000; |
Archit Taneja | c3dc6a7 | 2011-09-13 18:28:41 +0530 | [diff] [blame] | 235 | } |
| 236 | |
Archit Taneja | 6cb07b2 | 2011-04-12 13:52:25 +0530 | [diff] [blame] | 237 | static void hdmi_compute_pll(struct omap_dss_device *dssdev, int phy, |
| 238 | struct hdmi_pll_info *pi) |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 239 | { |
Archit Taneja | 6cb07b2 | 2011-04-12 13:52:25 +0530 | [diff] [blame] | 240 | unsigned long clkin, refclk; |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 241 | u32 mf; |
| 242 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 243 | clkin = clk_get_rate(hdmi.sys_clk) / 10000; |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 244 | /* |
| 245 | * Input clock is predivided by N + 1 |
| 246 | * out put of which is reference clk |
| 247 | */ |
Tomi Valkeinen | 8d88767a | 2011-08-22 13:02:52 +0300 | [diff] [blame] | 248 | if (dssdev->clocks.hdmi.regn == 0) |
| 249 | pi->regn = HDMI_DEFAULT_REGN; |
| 250 | else |
| 251 | pi->regn = dssdev->clocks.hdmi.regn; |
| 252 | |
Tomi Valkeinen | b44e458 | 2011-08-22 13:16:24 +0300 | [diff] [blame] | 253 | refclk = clkin / pi->regn; |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 254 | |
Tomi Valkeinen | 8d88767a | 2011-08-22 13:02:52 +0300 | [diff] [blame] | 255 | if (dssdev->clocks.hdmi.regm2 == 0) |
| 256 | pi->regm2 = HDMI_DEFAULT_REGM2; |
| 257 | else |
| 258 | pi->regm2 = dssdev->clocks.hdmi.regm2; |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 259 | |
| 260 | /* |
Mythri P K | dd2116a | 2012-02-21 12:10:58 +0530 | [diff] [blame] | 261 | * multiplier is pixel_clk/ref_clk |
| 262 | * Multiplying by 100 to avoid fractional part removal |
| 263 | */ |
| 264 | pi->regm = phy * pi->regm2 / refclk; |
| 265 | |
| 266 | /* |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 267 | * fractional multiplier is remainder of the difference between |
| 268 | * multiplier and actual phy(required pixel clock thus should be |
| 269 | * multiplied by 2^18(262144) divided by the reference clock |
| 270 | */ |
Mythri P K | dd2116a | 2012-02-21 12:10:58 +0530 | [diff] [blame] | 271 | mf = (phy - pi->regm / pi->regm2 * refclk) * 262144; |
| 272 | pi->regmf = pi->regm2 * mf / refclk; |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 273 | |
| 274 | /* |
| 275 | * Dcofreq should be set to 1 if required pixel clock |
| 276 | * is greater than 1000MHz |
| 277 | */ |
| 278 | pi->dcofreq = phy > 1000 * 100; |
Tomi Valkeinen | b44e458 | 2011-08-22 13:16:24 +0300 | [diff] [blame] | 279 | pi->regsd = ((pi->regm * clkin / 10) / (pi->regn * 250) + 5) / 10; |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 280 | |
Mythri P K | 7b27da5 | 2011-09-08 19:06:19 +0530 | [diff] [blame] | 281 | /* Set the reference clock to sysclk reference */ |
| 282 | pi->refsel = HDMI_REFSEL_SYSCLK; |
| 283 | |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 284 | DSSDBG("M = %d Mf = %d\n", pi->regm, pi->regmf); |
| 285 | DSSDBG("range = %d sd = %d\n", pi->dcofreq, pi->regsd); |
| 286 | } |
| 287 | |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 288 | static int hdmi_power_on(struct omap_dss_device *dssdev) |
| 289 | { |
Mythri P K | 46095b2 | 2012-01-06 17:52:09 +0530 | [diff] [blame] | 290 | int r; |
| 291 | const struct hdmi_config *timing; |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 292 | struct omap_video_timings *p; |
Archit Taneja | 6cb07b2 | 2011-04-12 13:52:25 +0530 | [diff] [blame] | 293 | unsigned long phy; |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 294 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 295 | r = hdmi_runtime_get(); |
| 296 | if (r) |
| 297 | return r; |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 298 | |
Tomi Valkeinen | 7797c6d | 2011-11-04 10:22:46 +0200 | [diff] [blame] | 299 | dss_mgr_disable(dssdev->manager); |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 300 | |
| 301 | p = &dssdev->panel.timings; |
| 302 | |
| 303 | DSSDBG("hdmi_power_on x_res= %d y_res = %d\n", |
| 304 | dssdev->panel.timings.x_res, |
| 305 | dssdev->panel.timings.y_res); |
| 306 | |
Mythri P K | 46095b2 | 2012-01-06 17:52:09 +0530 | [diff] [blame] | 307 | timing = hdmi_get_timings(); |
| 308 | if (timing == NULL) { |
| 309 | /* HDMI code 4 corresponds to 640 * 480 VGA */ |
Mythri P K | 9e4ed60 | 2012-01-06 17:52:10 +0530 | [diff] [blame] | 310 | hdmi.ip_data.cfg.cm.code = 4; |
Mythri P K | 46095b2 | 2012-01-06 17:52:09 +0530 | [diff] [blame] | 311 | /* DVI mode 1 corresponds to HDMI 0 to DVI */ |
Mythri P K | 9e4ed60 | 2012-01-06 17:52:10 +0530 | [diff] [blame] | 312 | hdmi.ip_data.cfg.cm.mode = HDMI_DVI; |
Mythri P K | 46095b2 | 2012-01-06 17:52:09 +0530 | [diff] [blame] | 313 | hdmi.ip_data.cfg = vesa_timings[0]; |
| 314 | } else { |
| 315 | hdmi.ip_data.cfg = *timing; |
| 316 | } |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 317 | phy = p->pixel_clock; |
| 318 | |
Mythri P K | 7b27da5 | 2011-09-08 19:06:19 +0530 | [diff] [blame] | 319 | hdmi_compute_pll(dssdev, phy, &hdmi.ip_data.pll_data); |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 320 | |
Ricardo Neri | c0456be | 2012-04-27 13:48:45 -0500 | [diff] [blame] | 321 | hdmi.ip_data.ops->video_disable(&hdmi.ip_data); |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 322 | |
Mythri P K | 95a8aeb | 2011-09-08 19:06:18 +0530 | [diff] [blame] | 323 | /* config the PLL and PHY hdmi_set_pll_pwrfirst */ |
Mythri P K | 60634a2 | 2011-09-08 19:06:26 +0530 | [diff] [blame] | 324 | r = hdmi.ip_data.ops->pll_enable(&hdmi.ip_data); |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 325 | if (r) { |
| 326 | DSSDBG("Failed to lock PLL\n"); |
| 327 | goto err; |
| 328 | } |
| 329 | |
Mythri P K | 60634a2 | 2011-09-08 19:06:26 +0530 | [diff] [blame] | 330 | r = hdmi.ip_data.ops->phy_enable(&hdmi.ip_data); |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 331 | if (r) { |
| 332 | DSSDBG("Failed to start PHY\n"); |
| 333 | goto err; |
| 334 | } |
| 335 | |
Mythri P K | 60634a2 | 2011-09-08 19:06:26 +0530 | [diff] [blame] | 336 | hdmi.ip_data.ops->video_configure(&hdmi.ip_data); |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 337 | |
| 338 | /* Make selection of HDMI in DSS */ |
| 339 | dss_select_hdmi_venc_clk_source(DSS_HDMI_M_PCLK); |
| 340 | |
| 341 | /* Select the dispc clock source as PRCM clock, to ensure that it is not |
| 342 | * DSI PLL source as the clock selected by DSI PLL might not be |
| 343 | * sufficient for the resolution selected / that can be changed |
| 344 | * dynamically by user. This can be moved to single location , say |
| 345 | * Boardfile. |
| 346 | */ |
Archit Taneja | 6cb07b2 | 2011-04-12 13:52:25 +0530 | [diff] [blame] | 347 | dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src); |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 348 | |
| 349 | /* bypass TV gamma table */ |
| 350 | dispc_enable_gamma_table(0); |
| 351 | |
| 352 | /* tv size */ |
Archit Taneja | 4172116 | 2012-04-26 20:10:46 +0530 | [diff] [blame] | 353 | dss_mgr_set_timings(dssdev->manager, &dssdev->panel.timings); |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 354 | |
Ricardo Neri | c0456be | 2012-04-27 13:48:45 -0500 | [diff] [blame] | 355 | r = hdmi.ip_data.ops->video_enable(&hdmi.ip_data); |
| 356 | if (r) |
| 357 | goto err_vid_enable; |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 358 | |
Tomi Valkeinen | 33ca237 | 2011-11-21 13:42:58 +0200 | [diff] [blame] | 359 | r = dss_mgr_enable(dssdev->manager); |
| 360 | if (r) |
| 361 | goto err_mgr_enable; |
Tomi Valkeinen | 3870c90 | 2011-08-31 14:47:11 +0300 | [diff] [blame] | 362 | |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 363 | return 0; |
Tomi Valkeinen | 33ca237 | 2011-11-21 13:42:58 +0200 | [diff] [blame] | 364 | |
| 365 | err_mgr_enable: |
Ricardo Neri | c0456be | 2012-04-27 13:48:45 -0500 | [diff] [blame] | 366 | hdmi.ip_data.ops->video_disable(&hdmi.ip_data); |
| 367 | err_vid_enable: |
Tomi Valkeinen | 33ca237 | 2011-11-21 13:42:58 +0200 | [diff] [blame] | 368 | hdmi.ip_data.ops->phy_disable(&hdmi.ip_data); |
| 369 | hdmi.ip_data.ops->pll_disable(&hdmi.ip_data); |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 370 | err: |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 371 | hdmi_runtime_put(); |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 372 | return -EIO; |
| 373 | } |
| 374 | |
| 375 | static void hdmi_power_off(struct omap_dss_device *dssdev) |
| 376 | { |
Tomi Valkeinen | 7797c6d | 2011-11-04 10:22:46 +0200 | [diff] [blame] | 377 | dss_mgr_disable(dssdev->manager); |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 378 | |
Ricardo Neri | c0456be | 2012-04-27 13:48:45 -0500 | [diff] [blame] | 379 | hdmi.ip_data.ops->video_disable(&hdmi.ip_data); |
Mythri P K | 60634a2 | 2011-09-08 19:06:26 +0530 | [diff] [blame] | 380 | hdmi.ip_data.ops->phy_disable(&hdmi.ip_data); |
| 381 | hdmi.ip_data.ops->pll_disable(&hdmi.ip_data); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 382 | hdmi_runtime_put(); |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 383 | } |
| 384 | |
| 385 | int omapdss_hdmi_display_check_timing(struct omap_dss_device *dssdev, |
| 386 | struct omap_video_timings *timings) |
| 387 | { |
| 388 | struct hdmi_cm cm; |
| 389 | |
| 390 | cm = hdmi_get_code(timings); |
| 391 | if (cm.code == -1) { |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 392 | return -EINVAL; |
| 393 | } |
| 394 | |
| 395 | return 0; |
| 396 | |
| 397 | } |
| 398 | |
| 399 | void omapdss_hdmi_display_set_timing(struct omap_dss_device *dssdev) |
| 400 | { |
| 401 | struct hdmi_cm cm; |
| 402 | |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 403 | cm = hdmi_get_code(&dssdev->panel.timings); |
Mythri P K | 9e4ed60 | 2012-01-06 17:52:10 +0530 | [diff] [blame] | 404 | hdmi.ip_data.cfg.cm.code = cm.code; |
| 405 | hdmi.ip_data.cfg.cm.mode = cm.mode; |
Tomi Valkeinen | fa70dc5 | 2011-08-22 14:57:33 +0300 | [diff] [blame] | 406 | |
| 407 | if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE) { |
| 408 | int r; |
| 409 | |
| 410 | hdmi_power_off(dssdev); |
| 411 | |
| 412 | r = hdmi_power_on(dssdev); |
| 413 | if (r) |
| 414 | DSSERR("failed to power on device\n"); |
Archit Taneja | fcc3661 | 2012-05-03 20:03:11 +0530 | [diff] [blame] | 415 | } else { |
| 416 | dss_mgr_set_timings(dssdev->manager, &dssdev->panel.timings); |
Tomi Valkeinen | fa70dc5 | 2011-08-22 14:57:33 +0300 | [diff] [blame] | 417 | } |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 418 | } |
| 419 | |
Tomi Valkeinen | e40402c | 2012-03-02 18:01:07 +0200 | [diff] [blame] | 420 | static void hdmi_dump_regs(struct seq_file *s) |
Mythri P K | 162874d | 2011-09-22 13:37:45 +0530 | [diff] [blame] | 421 | { |
| 422 | mutex_lock(&hdmi.lock); |
| 423 | |
| 424 | if (hdmi_runtime_get()) |
| 425 | return; |
| 426 | |
| 427 | hdmi.ip_data.ops->dump_wrapper(&hdmi.ip_data, s); |
| 428 | hdmi.ip_data.ops->dump_pll(&hdmi.ip_data, s); |
| 429 | hdmi.ip_data.ops->dump_phy(&hdmi.ip_data, s); |
| 430 | hdmi.ip_data.ops->dump_core(&hdmi.ip_data, s); |
| 431 | |
| 432 | hdmi_runtime_put(); |
| 433 | mutex_unlock(&hdmi.lock); |
| 434 | } |
| 435 | |
Tomi Valkeinen | 4702456 | 2011-08-25 17:12:56 +0300 | [diff] [blame] | 436 | int omapdss_hdmi_read_edid(u8 *buf, int len) |
| 437 | { |
| 438 | int r; |
| 439 | |
| 440 | mutex_lock(&hdmi.lock); |
| 441 | |
| 442 | r = hdmi_runtime_get(); |
| 443 | BUG_ON(r); |
| 444 | |
| 445 | r = hdmi.ip_data.ops->read_edid(&hdmi.ip_data, buf, len); |
| 446 | |
| 447 | hdmi_runtime_put(); |
| 448 | mutex_unlock(&hdmi.lock); |
| 449 | |
| 450 | return r; |
| 451 | } |
| 452 | |
Tomi Valkeinen | 759593f | 2011-08-29 18:10:20 +0300 | [diff] [blame] | 453 | bool omapdss_hdmi_detect(void) |
| 454 | { |
| 455 | int r; |
| 456 | |
| 457 | mutex_lock(&hdmi.lock); |
| 458 | |
| 459 | r = hdmi_runtime_get(); |
| 460 | BUG_ON(r); |
| 461 | |
| 462 | r = hdmi.ip_data.ops->detect(&hdmi.ip_data); |
| 463 | |
| 464 | hdmi_runtime_put(); |
| 465 | mutex_unlock(&hdmi.lock); |
| 466 | |
| 467 | return r == 1; |
| 468 | } |
| 469 | |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 470 | int omapdss_hdmi_display_enable(struct omap_dss_device *dssdev) |
| 471 | { |
Tomi Valkeinen | c49d005 | 2012-01-17 11:09:57 +0200 | [diff] [blame] | 472 | struct omap_dss_hdmi_data *priv = dssdev->data; |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 473 | int r = 0; |
| 474 | |
| 475 | DSSDBG("ENTER hdmi_display_enable\n"); |
| 476 | |
| 477 | mutex_lock(&hdmi.lock); |
| 478 | |
Tomi Valkeinen | 05e1d60 | 2011-06-23 16:38:21 +0300 | [diff] [blame] | 479 | if (dssdev->manager == NULL) { |
| 480 | DSSERR("failed to enable display: no manager\n"); |
| 481 | r = -ENODEV; |
| 482 | goto err0; |
| 483 | } |
| 484 | |
Tomi Valkeinen | c49d005 | 2012-01-17 11:09:57 +0200 | [diff] [blame] | 485 | hdmi.ip_data.hpd_gpio = priv->hpd_gpio; |
| 486 | |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 487 | r = omap_dss_start_device(dssdev); |
| 488 | if (r) { |
| 489 | DSSERR("failed to start device\n"); |
| 490 | goto err0; |
| 491 | } |
| 492 | |
| 493 | if (dssdev->platform_enable) { |
| 494 | r = dssdev->platform_enable(dssdev); |
| 495 | if (r) { |
| 496 | DSSERR("failed to enable GPIO's\n"); |
| 497 | goto err1; |
| 498 | } |
| 499 | } |
| 500 | |
| 501 | r = hdmi_power_on(dssdev); |
| 502 | if (r) { |
| 503 | DSSERR("failed to power on device\n"); |
| 504 | goto err2; |
| 505 | } |
| 506 | |
| 507 | mutex_unlock(&hdmi.lock); |
| 508 | return 0; |
| 509 | |
| 510 | err2: |
| 511 | if (dssdev->platform_disable) |
| 512 | dssdev->platform_disable(dssdev); |
| 513 | err1: |
| 514 | omap_dss_stop_device(dssdev); |
| 515 | err0: |
| 516 | mutex_unlock(&hdmi.lock); |
| 517 | return r; |
| 518 | } |
| 519 | |
| 520 | void omapdss_hdmi_display_disable(struct omap_dss_device *dssdev) |
| 521 | { |
| 522 | DSSDBG("Enter hdmi_display_disable\n"); |
| 523 | |
| 524 | mutex_lock(&hdmi.lock); |
| 525 | |
| 526 | hdmi_power_off(dssdev); |
| 527 | |
| 528 | if (dssdev->platform_disable) |
| 529 | dssdev->platform_disable(dssdev); |
| 530 | |
| 531 | omap_dss_stop_device(dssdev); |
| 532 | |
| 533 | mutex_unlock(&hdmi.lock); |
| 534 | } |
| 535 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 536 | static int hdmi_get_clocks(struct platform_device *pdev) |
| 537 | { |
| 538 | struct clk *clk; |
| 539 | |
| 540 | clk = clk_get(&pdev->dev, "sys_clk"); |
| 541 | if (IS_ERR(clk)) { |
| 542 | DSSERR("can't get sys_clk\n"); |
| 543 | return PTR_ERR(clk); |
| 544 | } |
| 545 | |
| 546 | hdmi.sys_clk = clk; |
| 547 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 548 | return 0; |
| 549 | } |
| 550 | |
| 551 | static void hdmi_put_clocks(void) |
| 552 | { |
| 553 | if (hdmi.sys_clk) |
| 554 | clk_put(hdmi.sys_clk); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 555 | } |
| 556 | |
Ricardo Neri | 3554762 | 2012-03-20 21:02:01 -0600 | [diff] [blame] | 557 | #if defined(CONFIG_OMAP4_DSS_HDMI_AUDIO) |
| 558 | int hdmi_compute_acr(u32 sample_freq, u32 *n, u32 *cts) |
| 559 | { |
| 560 | u32 deep_color; |
Ricardo Neri | 25a6535 | 2012-03-23 15:49:02 -0600 | [diff] [blame] | 561 | bool deep_color_correct = false; |
Ricardo Neri | 3554762 | 2012-03-20 21:02:01 -0600 | [diff] [blame] | 562 | u32 pclk = hdmi.ip_data.cfg.timings.pixel_clock; |
| 563 | |
| 564 | if (n == NULL || cts == NULL) |
| 565 | return -EINVAL; |
| 566 | |
| 567 | /* TODO: When implemented, query deep color mode here. */ |
| 568 | deep_color = 100; |
| 569 | |
Ricardo Neri | 25a6535 | 2012-03-23 15:49:02 -0600 | [diff] [blame] | 570 | /* |
| 571 | * When using deep color, the default N value (as in the HDMI |
| 572 | * specification) yields to an non-integer CTS. Hence, we |
| 573 | * modify it while keeping the restrictions described in |
| 574 | * section 7.2.1 of the HDMI 1.4a specification. |
| 575 | */ |
Ricardo Neri | 3554762 | 2012-03-20 21:02:01 -0600 | [diff] [blame] | 576 | switch (sample_freq) { |
| 577 | case 32000: |
Ricardo Neri | 25a6535 | 2012-03-23 15:49:02 -0600 | [diff] [blame] | 578 | case 48000: |
| 579 | case 96000: |
| 580 | case 192000: |
| 581 | if (deep_color == 125) |
| 582 | if (pclk == 27027 || pclk == 74250) |
| 583 | deep_color_correct = true; |
| 584 | if (deep_color == 150) |
| 585 | if (pclk == 27027) |
| 586 | deep_color_correct = true; |
Ricardo Neri | 3554762 | 2012-03-20 21:02:01 -0600 | [diff] [blame] | 587 | break; |
| 588 | case 44100: |
Ricardo Neri | 25a6535 | 2012-03-23 15:49:02 -0600 | [diff] [blame] | 589 | case 88200: |
| 590 | case 176400: |
| 591 | if (deep_color == 125) |
| 592 | if (pclk == 27027) |
| 593 | deep_color_correct = true; |
Ricardo Neri | 3554762 | 2012-03-20 21:02:01 -0600 | [diff] [blame] | 594 | break; |
| 595 | default: |
Ricardo Neri | 3554762 | 2012-03-20 21:02:01 -0600 | [diff] [blame] | 596 | return -EINVAL; |
| 597 | } |
| 598 | |
Ricardo Neri | 25a6535 | 2012-03-23 15:49:02 -0600 | [diff] [blame] | 599 | if (deep_color_correct) { |
| 600 | switch (sample_freq) { |
| 601 | case 32000: |
| 602 | *n = 8192; |
| 603 | break; |
| 604 | case 44100: |
| 605 | *n = 12544; |
| 606 | break; |
| 607 | case 48000: |
| 608 | *n = 8192; |
| 609 | break; |
| 610 | case 88200: |
| 611 | *n = 25088; |
| 612 | break; |
| 613 | case 96000: |
| 614 | *n = 16384; |
| 615 | break; |
| 616 | case 176400: |
| 617 | *n = 50176; |
| 618 | break; |
| 619 | case 192000: |
| 620 | *n = 32768; |
| 621 | break; |
| 622 | default: |
| 623 | return -EINVAL; |
| 624 | } |
| 625 | } else { |
| 626 | switch (sample_freq) { |
| 627 | case 32000: |
| 628 | *n = 4096; |
| 629 | break; |
| 630 | case 44100: |
| 631 | *n = 6272; |
| 632 | break; |
| 633 | case 48000: |
| 634 | *n = 6144; |
| 635 | break; |
| 636 | case 88200: |
| 637 | *n = 12544; |
| 638 | break; |
| 639 | case 96000: |
| 640 | *n = 12288; |
| 641 | break; |
| 642 | case 176400: |
| 643 | *n = 25088; |
| 644 | break; |
| 645 | case 192000: |
| 646 | *n = 24576; |
| 647 | break; |
| 648 | default: |
| 649 | return -EINVAL; |
| 650 | } |
| 651 | } |
Ricardo Neri | 3554762 | 2012-03-20 21:02:01 -0600 | [diff] [blame] | 652 | /* Calculate CTS. See HDMI 1.3a or 1.4a specifications */ |
| 653 | *cts = pclk * (*n / 128) * deep_color / (sample_freq / 10); |
| 654 | |
| 655 | return 0; |
| 656 | } |
Ricardo Neri | f3a97491 | 2012-05-09 21:09:50 -0500 | [diff] [blame] | 657 | |
| 658 | int hdmi_audio_enable(void) |
| 659 | { |
| 660 | DSSDBG("audio_enable\n"); |
| 661 | |
| 662 | return hdmi.ip_data.ops->audio_enable(&hdmi.ip_data); |
| 663 | } |
| 664 | |
| 665 | void hdmi_audio_disable(void) |
| 666 | { |
| 667 | DSSDBG("audio_disable\n"); |
| 668 | |
| 669 | hdmi.ip_data.ops->audio_disable(&hdmi.ip_data); |
| 670 | } |
| 671 | |
| 672 | int hdmi_audio_start(void) |
| 673 | { |
| 674 | DSSDBG("audio_start\n"); |
| 675 | |
| 676 | return hdmi.ip_data.ops->audio_start(&hdmi.ip_data); |
| 677 | } |
| 678 | |
| 679 | void hdmi_audio_stop(void) |
| 680 | { |
| 681 | DSSDBG("audio_stop\n"); |
| 682 | |
| 683 | hdmi.ip_data.ops->audio_stop(&hdmi.ip_data); |
| 684 | } |
| 685 | |
| 686 | bool hdmi_mode_has_audio(void) |
| 687 | { |
| 688 | if (hdmi.ip_data.cfg.cm.mode == HDMI_HDMI) |
| 689 | return true; |
| 690 | else |
| 691 | return false; |
| 692 | } |
| 693 | |
| 694 | int hdmi_audio_config(struct omap_dss_audio *audio) |
| 695 | { |
| 696 | return hdmi.ip_data.ops->audio_config(&hdmi.ip_data, audio); |
| 697 | } |
| 698 | |
Ricardo Neri | 3554762 | 2012-03-20 21:02:01 -0600 | [diff] [blame] | 699 | #endif |
| 700 | |
Tomi Valkeinen | 38f3daf | 2012-05-02 14:55:12 +0300 | [diff] [blame] | 701 | static void __init hdmi_probe_pdata(struct platform_device *pdev) |
| 702 | { |
| 703 | struct omap_dss_board_info *pdata = pdev->dev.platform_data; |
| 704 | int r, i; |
| 705 | |
| 706 | for (i = 0; i < pdata->num_devices; ++i) { |
| 707 | struct omap_dss_device *dssdev = pdata->devices[i]; |
| 708 | |
| 709 | if (dssdev->type != OMAP_DISPLAY_TYPE_HDMI) |
| 710 | continue; |
| 711 | |
| 712 | r = hdmi_init_display(dssdev); |
| 713 | if (r) { |
| 714 | DSSERR("device %s init failed: %d\n", dssdev->name, r); |
| 715 | continue; |
| 716 | } |
| 717 | |
| 718 | r = omap_dss_register_device(dssdev, &pdev->dev, i); |
| 719 | if (r) |
| 720 | DSSERR("device %s register failed: %d\n", |
| 721 | dssdev->name, r); |
| 722 | } |
| 723 | } |
| 724 | |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 725 | /* HDMI HW IP initialisation */ |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 726 | static int __init omapdss_hdmihw_probe(struct platform_device *pdev) |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 727 | { |
| 728 | struct resource *hdmi_mem; |
Tomi Valkeinen | 38f3daf | 2012-05-02 14:55:12 +0300 | [diff] [blame] | 729 | int r; |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 730 | |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 731 | hdmi.pdev = pdev; |
| 732 | |
| 733 | mutex_init(&hdmi.lock); |
| 734 | |
| 735 | hdmi_mem = platform_get_resource(hdmi.pdev, IORESOURCE_MEM, 0); |
| 736 | if (!hdmi_mem) { |
| 737 | DSSERR("can't get IORESOURCE_MEM HDMI\n"); |
| 738 | return -EINVAL; |
| 739 | } |
| 740 | |
| 741 | /* Base address taken from platform */ |
Mythri P K | 95a8aeb | 2011-09-08 19:06:18 +0530 | [diff] [blame] | 742 | hdmi.ip_data.base_wp = ioremap(hdmi_mem->start, |
| 743 | resource_size(hdmi_mem)); |
| 744 | if (!hdmi.ip_data.base_wp) { |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 745 | DSSERR("can't ioremap WP\n"); |
| 746 | return -ENOMEM; |
| 747 | } |
| 748 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 749 | r = hdmi_get_clocks(pdev); |
| 750 | if (r) { |
Mythri P K | 95a8aeb | 2011-09-08 19:06:18 +0530 | [diff] [blame] | 751 | iounmap(hdmi.ip_data.base_wp); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 752 | return r; |
| 753 | } |
| 754 | |
| 755 | pm_runtime_enable(&pdev->dev); |
| 756 | |
Mythri P K | 95a8aeb | 2011-09-08 19:06:18 +0530 | [diff] [blame] | 757 | hdmi.ip_data.core_sys_offset = HDMI_CORE_SYS; |
| 758 | hdmi.ip_data.core_av_offset = HDMI_CORE_AV; |
| 759 | hdmi.ip_data.pll_offset = HDMI_PLLCTRL; |
| 760 | hdmi.ip_data.phy_offset = HDMI_PHY; |
| 761 | |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 762 | hdmi_panel_init(); |
| 763 | |
Tomi Valkeinen | e40402c | 2012-03-02 18:01:07 +0200 | [diff] [blame] | 764 | dss_debugfs_create_file("hdmi", hdmi_dump_regs); |
| 765 | |
Tomi Valkeinen | 38f3daf | 2012-05-02 14:55:12 +0300 | [diff] [blame] | 766 | hdmi_probe_pdata(pdev); |
Tomi Valkeinen | 35deca3 | 2012-03-01 15:45:53 +0200 | [diff] [blame] | 767 | |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 768 | return 0; |
| 769 | } |
| 770 | |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 771 | static int __exit omapdss_hdmihw_remove(struct platform_device *pdev) |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 772 | { |
Tomi Valkeinen | 35deca3 | 2012-03-01 15:45:53 +0200 | [diff] [blame] | 773 | omap_dss_unregister_child_devices(&pdev->dev); |
| 774 | |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 775 | hdmi_panel_exit(); |
| 776 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 777 | pm_runtime_disable(&pdev->dev); |
| 778 | |
| 779 | hdmi_put_clocks(); |
| 780 | |
Mythri P K | 95a8aeb | 2011-09-08 19:06:18 +0530 | [diff] [blame] | 781 | iounmap(hdmi.ip_data.base_wp); |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 782 | |
| 783 | return 0; |
| 784 | } |
| 785 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 786 | static int hdmi_runtime_suspend(struct device *dev) |
| 787 | { |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 788 | clk_disable(hdmi.sys_clk); |
| 789 | |
| 790 | dispc_runtime_put(); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 791 | |
| 792 | return 0; |
| 793 | } |
| 794 | |
| 795 | static int hdmi_runtime_resume(struct device *dev) |
| 796 | { |
| 797 | int r; |
| 798 | |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 799 | r = dispc_runtime_get(); |
| 800 | if (r < 0) |
Tomi Valkeinen | 852f083 | 2012-02-17 17:58:04 +0200 | [diff] [blame] | 801 | return r; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 802 | |
| 803 | clk_enable(hdmi.sys_clk); |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 804 | |
| 805 | return 0; |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 806 | } |
| 807 | |
| 808 | static const struct dev_pm_ops hdmi_pm_ops = { |
| 809 | .runtime_suspend = hdmi_runtime_suspend, |
| 810 | .runtime_resume = hdmi_runtime_resume, |
| 811 | }; |
| 812 | |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 813 | static struct platform_driver omapdss_hdmihw_driver = { |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 814 | .remove = __exit_p(omapdss_hdmihw_remove), |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 815 | .driver = { |
| 816 | .name = "omapdss_hdmi", |
| 817 | .owner = THIS_MODULE, |
Tomi Valkeinen | 4fbafaf | 2011-05-27 10:52:19 +0300 | [diff] [blame] | 818 | .pm = &hdmi_pm_ops, |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 819 | }, |
| 820 | }; |
| 821 | |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 822 | int __init hdmi_init_platform_driver(void) |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 823 | { |
Tomi Valkeinen | 61055d4 | 2012-03-07 12:53:38 +0200 | [diff] [blame] | 824 | return platform_driver_probe(&omapdss_hdmihw_driver, omapdss_hdmihw_probe); |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 825 | } |
| 826 | |
Tomi Valkeinen | 6e7e8f0 | 2012-02-17 17:41:13 +0200 | [diff] [blame] | 827 | void __exit hdmi_uninit_platform_driver(void) |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 828 | { |
Tomi Valkeinen | 04c742c | 2012-02-23 15:32:37 +0200 | [diff] [blame] | 829 | platform_driver_unregister(&omapdss_hdmihw_driver); |
Mythri P K | c3198a5 | 2011-03-12 12:04:27 +0530 | [diff] [blame] | 830 | } |