blob: fcf5f98d90ccf6227906449d24b2cfb016a6e1ae [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Ralf Baechle0004a9d2006-10-31 03:45:07 +00006 * Copyright (C) 1994, 95, 96, 97, 98, 99, 2003, 06 by Ralf Baechle
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1996 by Paul M. Antoine
8 * Copyright (C) 1999 Silicon Graphics
9 * Kevin D. Kissell, kevink@mips.org and Carsten Langgaard, carstenl@mips.com
10 * Copyright (C) 2000 MIPS Technologies, Inc.
11 */
12#ifndef _ASM_SYSTEM_H
13#define _ASM_SYSTEM_H
14
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/types.h>
Ralf Baechle192ef362006-07-07 14:07:18 +010016#include <linux/irqflags.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18#include <asm/addrspace.h>
Ralf Baechle0004a9d2006-10-31 03:45:07 +000019#include <asm/barrier.h>
Ralf Baechlefef74702007-10-01 04:15:00 +010020#include <asm/cmpxchg.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <asm/cpu-features.h>
Ralf Baechlee50c0a82005-05-31 11:49:19 +000022#include <asm/dsp.h>
David Daney2c708cb2008-09-23 00:09:51 -070023#include <asm/watch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <asm/war.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Linus Torvalds1da177e2005-04-16 15:20:36 -070027/*
28 * switch_to(n) should switch tasks to task nr n, first
29 * checking that n isn't the current task, in which case it does nothing.
30 */
31extern asmlinkage void *resume(void *last, void *next, void *next_ti);
32
33struct task_struct;
34
Ralf Baechlef1e39a42009-09-17 02:25:05 +020035extern unsigned int ll_bit;
36extern struct task_struct *ll_task;
37
Ralf Baechlef088fc82006-04-05 09:45:47 +010038#ifdef CONFIG_MIPS_MT_FPAFF
39
40/*
41 * Handle the scheduler resume end of FPU affinity management. We do this
42 * inline to try to keep the overhead down. If we have been forced to run on
43 * a "CPU" with an FPU because of a previous high level of FP computation,
44 * but did not actually use the FPU during the most recent time-slice (CU1
45 * isn't set), we undo the restriction on cpus_allowed.
46 *
47 * We're not calling set_cpus_allowed() here, because we have no need to
48 * force prompt migration - we're already switching the current CPU to a
49 * different thread.
50 */
51
Ralf Baechled223a8612007-07-10 17:33:02 +010052#define __mips_mt_fpaff_switch_to(prev) \
Ralf Baechlef088fc82006-04-05 09:45:47 +010053do { \
Ralf Baechle293c5bd2007-07-25 16:19:33 +010054 struct thread_info *__prev_ti = task_thread_info(prev); \
55 \
Ralf Baechlef088fc82006-04-05 09:45:47 +010056 if (cpu_has_fpu && \
Ralf Baechle293c5bd2007-07-25 16:19:33 +010057 test_ti_thread_flag(__prev_ti, TIF_FPUBOUND) && \
58 (!(KSTK_STATUS(prev) & ST0_CU1))) { \
59 clear_ti_thread_flag(__prev_ti, TIF_FPUBOUND); \
Ralf Baechlef088fc82006-04-05 09:45:47 +010060 prev->cpus_allowed = prev->thread.user_cpus_allowed; \
61 } \
Ralf Baechlef088fc82006-04-05 09:45:47 +010062 next->thread.emulated_fp = 0; \
Ralf Baechlef088fc82006-04-05 09:45:47 +010063} while(0)
64
65#else
Ralf Baechle35c700c2007-07-10 08:59:17 +010066#define __mips_mt_fpaff_switch_to(prev) do { (void) (prev); } while (0)
Ralf Baechled223a8612007-07-10 17:33:02 +010067#endif
68
Ralf Baechlef4c6b6b2009-09-17 02:25:05 +020069#define __clear_software_ll_bit() \
70do { \
Ralf Baechle43e6ae62009-09-17 02:25:05 +020071 if (!__builtin_constant_p(cpu_has_llsc) || !cpu_has_llsc) \
72 ll_bit = 0; \
Ralf Baechlef4c6b6b2009-09-17 02:25:05 +020073} while (0)
Ralf Baechlef4c6b6b2009-09-17 02:25:05 +020074
Ralf Baechle21a151d2007-10-11 23:46:15 +010075#define switch_to(prev, next, last) \
Ralf Baechlee50c0a82005-05-31 11:49:19 +000076do { \
Ralf Baechled223a8612007-07-10 17:33:02 +010077 __mips_mt_fpaff_switch_to(prev); \
Ralf Baechlee50c0a82005-05-31 11:49:19 +000078 if (cpu_has_dsp) \
79 __save_dsp(prev); \
Ralf Baechlef4c6b6b2009-09-17 02:25:05 +020080 __clear_software_ll_bit(); \
Al Viro40bc9c62006-01-12 01:06:07 -080081 (last) = resume(prev, next, task_thread_info(next)); \
Ralf Baechle07500b02007-10-30 17:25:26 +000082} while (0)
83
84#define finish_arch_switch(prev) \
85do { \
Ralf Baechlee50c0a82005-05-31 11:49:19 +000086 if (cpu_has_dsp) \
87 __restore_dsp(current); \
Ralf Baechlea3692022007-07-10 17:33:02 +010088 if (cpu_has_userlocal) \
Ralf Baechle07500b02007-10-30 17:25:26 +000089 write_c0_userlocal(current_thread_info()->tp_value); \
David Daney2c708cb2008-09-23 00:09:51 -070090 __restore_watch(); \
Ralf Baechle07500b02007-10-30 17:25:26 +000091} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070092
Linus Torvalds1da177e2005-04-16 15:20:36 -070093static inline unsigned long __xchg_u32(volatile int * m, unsigned int val)
94{
95 __u32 retval;
96
David Daneyb791d112009-07-13 11:15:19 -070097 if (kernel_uses_llsc && R10000_LLSC_WAR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070098 unsigned long dummy;
99
100 __asm__ __volatile__(
Maciej W. Rozyckic4559f62005-06-23 15:57:15 +0000101 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 "1: ll %0, %3 # xchg_u32 \n"
Ralf Baechle72224242005-06-29 13:35:19 +0000103 " .set mips0 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 " move %2, %z4 \n"
Ralf Baechle72224242005-06-29 13:35:19 +0000105 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 " sc %2, %1 \n"
107 " beqzl %2, 1b \n"
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000108 " .set mips0 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109 : "=&r" (retval), "=m" (*m), "=&r" (dummy)
110 : "R" (*m), "Jr" (val)
111 : "memory");
David Daneyb791d112009-07-13 11:15:19 -0700112 } else if (kernel_uses_llsc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 unsigned long dummy;
114
115 __asm__ __volatile__(
Maciej W. Rozyckic4559f62005-06-23 15:57:15 +0000116 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117 "1: ll %0, %3 # xchg_u32 \n"
Ralf Baechle72224242005-06-29 13:35:19 +0000118 " .set mips0 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700119 " move %2, %z4 \n"
Ralf Baechle72224242005-06-29 13:35:19 +0000120 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 " sc %2, %1 \n"
Ralf Baechlef65e4fa2006-09-28 01:45:21 +0100122 " beqz %2, 2f \n"
123 " .subsection 2 \n"
124 "2: b 1b \n"
125 " .previous \n"
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000126 " .set mips0 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 : "=&r" (retval), "=m" (*m), "=&r" (dummy)
128 : "R" (*m), "Jr" (val)
129 : "memory");
130 } else {
131 unsigned long flags;
132
Ralf Baechle49edd092007-03-16 16:10:36 +0000133 raw_local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 retval = *m;
135 *m = val;
Ralf Baechle49edd092007-03-16 16:10:36 +0000136 raw_local_irq_restore(flags); /* implies memory barrier */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 }
138
Ralf Baechle17099b12007-07-14 13:24:05 +0100139 smp_llsc_mb();
Ralf Baechle0004a9d2006-10-31 03:45:07 +0000140
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 return retval;
142}
143
Ralf Baechle875d43e2005-09-03 15:56:16 -0700144#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145static inline __u64 __xchg_u64(volatile __u64 * m, __u64 val)
146{
147 __u64 retval;
148
David Daneyb791d112009-07-13 11:15:19 -0700149 if (kernel_uses_llsc && R10000_LLSC_WAR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 unsigned long dummy;
151
152 __asm__ __volatile__(
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000153 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 "1: lld %0, %3 # xchg_u64 \n"
155 " move %2, %z4 \n"
156 " scd %2, %1 \n"
157 " beqzl %2, 1b \n"
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000158 " .set mips0 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159 : "=&r" (retval), "=m" (*m), "=&r" (dummy)
160 : "R" (*m), "Jr" (val)
161 : "memory");
David Daneyb791d112009-07-13 11:15:19 -0700162 } else if (kernel_uses_llsc) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 unsigned long dummy;
164
165 __asm__ __volatile__(
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000166 " .set mips3 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167 "1: lld %0, %3 # xchg_u64 \n"
168 " move %2, %z4 \n"
169 " scd %2, %1 \n"
Ralf Baechlef65e4fa2006-09-28 01:45:21 +0100170 " beqz %2, 2f \n"
171 " .subsection 2 \n"
172 "2: b 1b \n"
173 " .previous \n"
Maciej W. Rozyckiaac8aa72005-06-14 17:35:03 +0000174 " .set mips0 \n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175 : "=&r" (retval), "=m" (*m), "=&r" (dummy)
176 : "R" (*m), "Jr" (val)
177 : "memory");
178 } else {
179 unsigned long flags;
180
Ralf Baechle49edd092007-03-16 16:10:36 +0000181 raw_local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 retval = *m;
183 *m = val;
Ralf Baechle49edd092007-03-16 16:10:36 +0000184 raw_local_irq_restore(flags); /* implies memory barrier */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 }
186
Ralf Baechle17099b12007-07-14 13:24:05 +0100187 smp_llsc_mb();
Ralf Baechle0004a9d2006-10-31 03:45:07 +0000188
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 return retval;
190}
191#else
192extern __u64 __xchg_u64_unsupported_on_32bit_kernels(volatile __u64 * m, __u64 val);
193#define __xchg_u64 __xchg_u64_unsupported_on_32bit_kernels
194#endif
195
196/* This function doesn't exist, so you'll get a linker error
197 if something tries to do an invalid xchg(). */
198extern void __xchg_called_with_bad_pointer(void);
199
200static inline unsigned long __xchg(unsigned long x, volatile void * ptr, int size)
201{
202 switch (size) {
Ralf Baechle0cea0432006-03-03 09:42:05 +0000203 case 4:
204 return __xchg_u32(ptr, x);
205 case 8:
206 return __xchg_u64(ptr, x);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 }
208 __xchg_called_with_bad_pointer();
209 return x;
210}
211
Ralf Baechle21a151d2007-10-11 23:46:15 +0100212#define xchg(ptr, x) ((__typeof__(*(ptr)))__xchg((unsigned long)(x), (ptr), sizeof(*(ptr))))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100214extern void set_handler(unsigned long offset, void *addr, unsigned long len);
215extern void set_uncached_handler(unsigned long offset, void *addr, unsigned long len);
Ralf Baechleef300e42007-05-06 18:31:18 +0100216
217typedef void (*vi_handler_t)(void);
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100218extern void *set_vi_handler(int n, vi_handler_t addr);
Ralf Baechleef300e42007-05-06 18:31:18 +0100219
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220extern void *set_except_vector(int n, void *addr);
Ralf Baechle91b05e62006-03-29 18:53:00 +0100221extern unsigned long ebase;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222extern void per_cpu_trap_init(void);
223
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224/*
Nick Piggin4866cde2005-06-25 14:57:23 -0700225 * See include/asm-ia64/system.h; prevents deadlock on SMP
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 * systems.
227 */
Nick Piggin4866cde2005-06-25 14:57:23 -0700228#define __ARCH_WANT_UNLOCKED_CTXSW
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
Franck Bui-Huu94109102007-07-19 14:04:21 +0200230extern unsigned long arch_align_stack(unsigned long sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
232#endif /* _ASM_SYSTEM_H */