blob: eee228a26a0e71795b472218feefa7c5380e62d0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Copyright (c) 2001-2002 by David Brownell
David Brownell53bd6a62006-08-30 14:50:06 -07003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 2 of the License, or (at your
7 * option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
11 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
12 * for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software Foundation,
16 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
17 */
18
19#ifndef __LINUX_EHCI_HCD_H
20#define __LINUX_EHCI_HCD_H
21
22/* definitions used for the EHCI driver */
23
Stefan Roese6dbd6822007-05-01 09:29:37 -070024/*
25 * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
26 * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
27 * the host controller implementation.
28 *
29 * To facilitate the strongest possible byte-order checking from "sparse"
30 * and so on, we use __leXX unless that's not practical.
31 */
32#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
33typedef __u32 __bitwise __hc32;
34typedef __u16 __bitwise __hc16;
35#else
36#define __hc32 __le32
37#define __hc16 __le16
38#endif
39
Anand Gadiyar411c9402009-07-07 15:24:23 +053040/* statistics can be kept for tuning/monitoring */
Oliver Neukum1c201632013-11-18 13:23:16 +010041#ifdef CONFIG_DYNAMIC_DEBUG
Roger Quadros9ec6e9d2013-01-22 11:59:58 -050042#define EHCI_STATS
43#endif
44
Linus Torvalds1da177e2005-04-16 15:20:36 -070045struct ehci_stats {
46 /* irq usage */
47 unsigned long normal;
48 unsigned long error;
Alan Stern99ac5b12012-07-11 11:21:38 -040049 unsigned long iaa;
Linus Torvalds1da177e2005-04-16 15:20:36 -070050 unsigned long lost_iaa;
51
52 /* termination of urbs from core */
53 unsigned long complete;
54 unsigned long unlink;
55};
56
Alan Sternffa02482013-10-11 11:29:03 -040057/*
58 * Scheduling and budgeting information for periodic transfers, for both
59 * high-speed devices and full/low-speed devices lying behind a TT.
60 */
61struct ehci_per_sched {
62 struct usb_device *udev; /* access to the TT */
63 struct usb_host_endpoint *ep;
Alan Sternb35c5002013-10-11 22:16:21 -040064 struct list_head ps_list; /* node on ehci_tt's ps_list */
Alan Sternffa02482013-10-11 11:29:03 -040065 u16 tt_usecs; /* time on the FS/LS bus */
Alan Sternd0ce5c62013-10-11 11:29:13 -040066 u16 cs_mask; /* C-mask and S-mask bytes */
Alan Sternffa02482013-10-11 11:29:03 -040067 u16 period; /* actual period in frames */
68 u16 phase; /* actual phase, frame part */
Alan Sternd0ce5c62013-10-11 11:29:13 -040069 u8 bw_phase; /* same, for bandwidth
70 reservation */
Alan Sternffa02482013-10-11 11:29:03 -040071 u8 phase_uf; /* uframe part of the phase */
72 u8 usecs, c_usecs; /* times on the HS bus */
Alan Sternd0ce5c62013-10-11 11:29:13 -040073 u8 bw_uperiod; /* period in microframes, for
74 bandwidth reservation */
75 u8 bw_period; /* same, in frames */
Alan Sternffa02482013-10-11 11:29:03 -040076};
Alan Stern91a99b52013-10-11 11:28:52 -040077#define NO_FRAME 29999 /* frame not assigned yet */
78
Linus Torvalds1da177e2005-04-16 15:20:36 -070079/* ehci_hcd->lock guards shared data against other CPUs:
Alan Stern99ac5b12012-07-11 11:21:38 -040080 * ehci_hcd: async, unlink, periodic (and shadow), ...
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 * usb_host_endpoint: hcpriv
82 * ehci_qh: qh_next, qtd_list
83 * ehci_qtd: qtd_list
84 *
85 * Also, hold this lock when talking to HC registers or
86 * when updating hw_* fields in shared qh/qtd/... structures.
87 */
88
89#define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
90
Alan Sternc0c53db2012-07-11 11:21:48 -040091/*
92 * ehci_rh_state values of EHCI_RH_RUNNING or above mean that the
93 * controller may be doing DMA. Lower values mean there's no DMA.
94 */
Alan Sterne8799902011-08-18 16:31:30 -040095enum ehci_rh_state {
96 EHCI_RH_HALTED,
97 EHCI_RH_SUSPENDED,
Alan Sternc0c53db2012-07-11 11:21:48 -040098 EHCI_RH_RUNNING,
99 EHCI_RH_STOPPING
Alan Sterne8799902011-08-18 16:31:30 -0400100};
101
Alan Sternd58b4bc2012-07-11 11:21:54 -0400102/*
103 * Timer events, ordered by increasing delay length.
104 * Always update event_delays_ns[] and event_handlers[] (defined in
105 * ehci-timer.c) in parallel with this list.
106 */
107enum ehci_hrtimer_event {
Alan Stern31446612012-07-11 11:22:21 -0400108 EHCI_HRTIMER_POLL_ASS, /* Poll for async schedule off */
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400109 EHCI_HRTIMER_POLL_PSS, /* Poll for periodic schedule off */
Alan Sternbf6387b2012-07-11 11:22:31 -0400110 EHCI_HRTIMER_POLL_DEAD, /* Wait for dead controller to stop */
Alan Sterndf202252012-07-11 11:22:26 -0400111 EHCI_HRTIMER_UNLINK_INTR, /* Wait for interrupt QH unlink */
Alan Stern55934eb2012-07-11 11:22:35 -0400112 EHCI_HRTIMER_FREE_ITDS, /* Wait for unused iTDs and siTDs */
Ming Lei9118f9e2013-07-03 22:53:10 +0800113 EHCI_HRTIMER_START_UNLINK_INTR, /* Unlink empty interrupt QHs */
Alan Stern32830f22012-07-11 11:22:53 -0400114 EHCI_HRTIMER_ASYNC_UNLINKS, /* Unlink empty async QHs */
Alan Stern9d938742012-07-11 11:22:44 -0400115 EHCI_HRTIMER_IAA_WATCHDOG, /* Handle lost IAA interrupts */
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400116 EHCI_HRTIMER_DISABLE_PERIODIC, /* Wait to disable periodic sched */
Alan Stern31446612012-07-11 11:22:21 -0400117 EHCI_HRTIMER_DISABLE_ASYNC, /* Wait to disable async sched */
Alan Stern18aafe62012-07-11 11:23:04 -0400118 EHCI_HRTIMER_IO_WATCHDOG, /* Check for missing IRQs */
Alan Sternd58b4bc2012-07-11 11:21:54 -0400119 EHCI_HRTIMER_NUM_EVENTS /* Must come last */
120};
121#define EHCI_HRTIMER_NO_EVENT 99
122
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123struct ehci_hcd { /* one per controller */
Alan Sternd58b4bc2012-07-11 11:21:54 -0400124 /* timing support */
125 enum ehci_hrtimer_event next_hrtimer_event;
126 unsigned enabled_hrtimer_events;
127 ktime_t hr_timeouts[EHCI_HRTIMER_NUM_EVENTS];
128 struct hrtimer hrtimer;
129
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400130 int PSS_poll_count;
Alan Stern31446612012-07-11 11:22:21 -0400131 int ASS_poll_count;
Alan Sternbf6387b2012-07-11 11:22:31 -0400132 int died_poll_count;
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400133
David Brownell56c1e262005-04-09 09:00:29 -0700134 /* glue to PCI and HCD framework */
135 struct ehci_caps __iomem *caps;
136 struct ehci_regs __iomem *regs;
137 struct ehci_dbg_port __iomem *debug;
138
139 __u32 hcs_params; /* cached register copy */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 spinlock_t lock;
Alan Sterne8799902011-08-18 16:31:30 -0400141 enum ehci_rh_state rh_state;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142
Alan Sterndf202252012-07-11 11:22:26 -0400143 /* general schedule support */
Alan Stern361aabf2012-07-11 11:22:57 -0400144 bool scanning:1;
145 bool need_rescan:1;
Alan Sterndf202252012-07-11 11:22:26 -0400146 bool intr_unlinking:1;
Alan Stern214ac7a2013-03-22 13:31:58 -0400147 bool iaa_in_progress:1;
Alan Stern3c273a02012-07-11 11:22:49 -0400148 bool async_unlinking:1;
Alan Stern43fe3a92012-07-11 11:23:16 -0400149 bool shutdown:1;
Alan Stern569b3942012-07-11 11:23:00 -0400150 struct ehci_qh *qh_scan_next;
Alan Sterndf202252012-07-11 11:22:26 -0400151
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 /* async schedule support */
153 struct ehci_qh *async;
Andiry Xu3d091a62010-11-08 17:58:35 +0800154 struct ehci_qh *dummy; /* For AMD quirk use */
Alan Stern6e018752013-03-22 13:31:45 -0400155 struct list_head async_unlink;
Alan Stern214ac7a2013-03-22 13:31:58 -0400156 struct list_head async_idle;
Alan Stern32830f22012-07-11 11:22:53 -0400157 unsigned async_unlink_cycle;
Alan Stern31446612012-07-11 11:22:21 -0400158 unsigned async_count; /* async activity count */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159
160 /* periodic schedule support */
161#define DEFAULT_I_TDPS 1024 /* some HCs can do less */
162 unsigned periodic_size;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700163 __hc32 *periodic; /* hw periodic table */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 dma_addr_t periodic_dma;
Alan Stern569b3942012-07-11 11:23:00 -0400165 struct list_head intr_qh_list;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 unsigned i_thresh; /* uframes HC might cache */
167
168 union ehci_shadow *pshadow; /* mirror hw periodic table */
Ming Lei9118f9e2013-07-03 22:53:10 +0800169 struct list_head intr_unlink_wait;
Alan Stern6e018752013-03-22 13:31:45 -0400170 struct list_head intr_unlink;
Ming Lei9118f9e2013-07-03 22:53:10 +0800171 unsigned intr_unlink_wait_cycle;
Alan Sterndf202252012-07-11 11:22:26 -0400172 unsigned intr_unlink_cycle;
Alan Sternf4289072012-07-11 11:23:07 -0400173 unsigned now_frame; /* frame from HC hardware */
Alan Sternc3ee9b72012-09-28 16:01:23 -0400174 unsigned last_iso_frame; /* last frame scanned for iso */
Alan Stern569b3942012-07-11 11:23:00 -0400175 unsigned intr_count; /* intr activity count */
176 unsigned isoc_count; /* isoc activity count */
Alan Stern3ca9aeb2012-07-11 11:22:05 -0400177 unsigned periodic_count; /* periodic activity count */
Kirill Smelkovcc62a7e2011-07-03 20:36:57 +0400178 unsigned uframe_periodic_max; /* max periodic time per uframe */
179
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180
Alan Sternf4289072012-07-11 11:23:07 -0400181 /* list of itds & sitds completed while now_frame was still active */
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800182 struct list_head cached_itd_list;
Alan Stern55934eb2012-07-11 11:22:35 -0400183 struct ehci_itd *last_itd_to_free;
Alan Stern0e5f2312010-04-08 16:56:37 -0400184 struct list_head cached_sitd_list;
Alan Stern55934eb2012-07-11 11:22:35 -0400185 struct ehci_sitd *last_sitd_to_free;
Karsten Wiese9aa09d22009-02-08 16:07:58 -0800186
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187 /* per root hub port */
188 unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
Alan Stern383975d2007-05-04 11:52:40 -0400189
Alan Stern57e06c12007-01-16 11:59:45 -0500190 /* bit vectors (one bit per port) */
191 unsigned long bus_suspended; /* which ports were
192 already suspended at the start of a bus suspend */
193 unsigned long companion_ports; /* which ports are
194 dedicated to the companion controller */
Alan Stern383975d2007-05-04 11:52:40 -0400195 unsigned long owned_ports; /* which ports are
196 owned by the companion during a bus suspend */
Alan Sternd1f114d2008-05-20 16:58:58 -0400197 unsigned long port_c_suspend; /* which ports have
198 the change-suspend feature turned on */
Alan Sterneafe5b92008-10-06 11:25:53 -0400199 unsigned long suspended_ports; /* which ports are
200 suspended */
Alan Sterna448e4d2012-04-03 15:24:30 -0400201 unsigned long resuming_ports; /* which ports have
202 started to resume */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203
204 /* per-HC memory pools (could be per-bus, but ...) */
205 struct dma_pool *qh_pool; /* qh per active urb */
206 struct dma_pool *qtd_pool; /* one or more per qh */
207 struct dma_pool *itd_pool; /* itd per iso urb */
208 struct dma_pool *sitd_pool; /* sitd per split iso urb */
209
Alan Stern68335e82009-05-22 17:02:33 -0400210 unsigned random_frame;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 unsigned long next_statechange;
Oliver Neukumee4ecb82009-11-27 15:17:59 +0100212 ktime_t last_periodic_enable;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 u32 command;
214
Kumar Gala8cd42e92006-01-20 13:57:52 -0800215 /* SILICON QUIRKS */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800216 unsigned no_selective_suspend:1;
Kumar Gala8cd42e92006-01-20 13:57:52 -0800217 unsigned has_fsl_port_bug:1; /* FreeScale */
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100218 unsigned big_endian_mmio:1;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700219 unsigned big_endian_desc:1;
Jan Anderssonc4301312011-05-03 20:11:57 +0200220 unsigned big_endian_capbase:1;
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100221 unsigned has_amcc_usb23:1;
Alek Du403dbd32009-07-13 17:30:41 +0800222 unsigned need_io_watchdog:1;
Andiry Xuad935622011-03-01 14:57:05 +0800223 unsigned amd_pll_fix:1;
Andiry Xu3d091a62010-11-08 17:58:35 +0800224 unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
Gabor Juhos2f7ac6c2011-04-13 10:54:23 +0200225 unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
Alan Stern68aa95d2011-10-12 10:39:14 -0400226 unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */
Christian Engelmayere6604a72013-04-03 12:18:51 +0200227 unsigned need_oc_pp_cycle:1; /* MPC834X port power */
Peter Chenfeffe092014-01-10 13:51:26 +0800228 unsigned imx28_write_fix:1; /* For Freescale i.MX28 */
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100229
230 /* required for usb32 quirk */
231 #define OHCI_CTRL_HCFS (3 << 6)
232 #define OHCI_USB_OPER (2 << 6)
233 #define OHCI_USB_SUSPEND (3 << 6)
234
235 #define OHCI_HCCTRL_OFFSET 0x4
236 #define OHCI_HCCTRL_LEN 0x4
237 __hc32 *ohci_hcctrl_reg;
Alek Du331ac6b2009-07-13 12:41:20 +0800238 unsigned has_hostpc:1;
Tuomas Tynkkynen2cdcec42013-08-12 16:06:49 +0300239 unsigned has_tdi_phy_lpm:1;
Alek Du5a9cdf32010-06-04 15:47:56 +0800240 unsigned has_ppcd:1; /* support per-port change bits */
David Brownellf8aeb3b2006-01-20 13:55:14 -0800241 u8 sbrn; /* packed release number */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 /* irq statistics */
244#ifdef EHCI_STATS
245 struct ehci_stats stats;
246# define COUNT(x) do { (x)++; } while (0)
247#else
248# define COUNT(x) do {} while (0)
249#endif
Tony Jones694cc202007-09-11 14:07:31 -0700250
251 /* debug files */
Oliver Neukum1c201632013-11-18 13:23:16 +0100252#ifdef CONFIG_DYNAMIC_DEBUG
Tony Jones694cc202007-09-11 14:07:31 -0700253 struct dentry *debug_dir;
Tony Jones694cc202007-09-11 14:07:31 -0700254#endif
Alan Stern9debc172013-01-22 12:00:26 -0500255
Alan Sternd0ce5c62013-10-11 11:29:13 -0400256 /* bandwidth usage */
257#define EHCI_BANDWIDTH_SIZE 64
258#define EHCI_BANDWIDTH_FRAMES (EHCI_BANDWIDTH_SIZE >> 3)
259 u8 bandwidth[EHCI_BANDWIDTH_SIZE];
260 /* us allocated per uframe */
Alan Sternb35c5002013-10-11 22:16:21 -0400261 u8 tt_budget[EHCI_BANDWIDTH_SIZE];
262 /* us budgeted per uframe */
263 struct list_head tt_list;
Alan Sternd0ce5c62013-10-11 11:29:13 -0400264
Alan Stern9debc172013-01-22 12:00:26 -0500265 /* platform-specific data -- must come last */
266 unsigned long priv[0] __aligned(sizeof(s64));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267};
268
David Brownell53bd6a62006-08-30 14:50:06 -0700269/* convert between an HCD pointer and the corresponding EHCI_HCD */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
271{
272 return (struct ehci_hcd *) (hcd->hcd_priv);
273}
274static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
275{
276 return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
277}
278
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279/*-------------------------------------------------------------------------*/
280
Yinghai Lu0af36732008-07-24 17:27:57 -0700281#include <linux/usb/ehci_def.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282
283/*-------------------------------------------------------------------------*/
284
Stefan Roese6dbd6822007-05-01 09:29:37 -0700285#define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286
287/*
288 * EHCI Specification 0.95 Section 3.5
David Brownell53bd6a62006-08-30 14:50:06 -0700289 * QTD: describe data transfer components (buffer, direction, ...)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
291 *
292 * These are associated only with "QH" (Queue Head) structures,
293 * used with control, bulk, and interrupt transfers.
294 */
295struct ehci_qtd {
296 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700297 __hc32 hw_next; /* see EHCI 3.5.1 */
298 __hc32 hw_alt_next; /* see EHCI 3.5.2 */
299 __hc32 hw_token; /* see EHCI 3.5.3 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300#define QTD_TOGGLE (1 << 31) /* data toggle */
301#define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
302#define QTD_IOC (1 << 15) /* interrupt on complete */
303#define QTD_CERR(tok) (((tok)>>10) & 0x3)
304#define QTD_PID(tok) (((tok)>>8) & 0x3)
305#define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
306#define QTD_STS_HALT (1 << 6) /* halted on error */
307#define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
308#define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
309#define QTD_STS_XACT (1 << 3) /* device gave illegal response */
310#define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
311#define QTD_STS_STS (1 << 1) /* split transaction state */
312#define QTD_STS_PING (1 << 0) /* issue PING? */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700313
314#define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
315#define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
316#define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
317
318 __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
319 __hc32 hw_buf_hi [5]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320
321 /* the rest is HCD-private */
322 dma_addr_t qtd_dma; /* qtd address */
323 struct list_head qtd_list; /* sw qtd list */
324 struct urb *urb; /* qtd's urb */
325 size_t length; /* length of buffer */
326} __attribute__ ((aligned (32)));
327
328/* mask NakCnt+T in qh->hw_alt_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700329#define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
331#define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
332
333/*-------------------------------------------------------------------------*/
334
335/* type tag from {qh,itd,sitd,fstn}->hw_next */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700336#define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
Stefan Roese6dbd6822007-05-01 09:29:37 -0700338/*
339 * Now the following defines are not converted using the
Harvey Harrison551509d2009-02-11 14:11:36 -0800340 * cpu_to_le32() macro anymore, since we have to support
Stefan Roese6dbd6822007-05-01 09:29:37 -0700341 * "dynamic" switching between be and le support, so that the driver
342 * can be used on one system with SoC EHCI controller using big-endian
343 * descriptors as well as a normal little-endian PCI EHCI controller.
344 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345/* values for that type tag */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700346#define Q_TYPE_ITD (0 << 1)
347#define Q_TYPE_QH (1 << 1)
348#define Q_TYPE_SITD (2 << 1)
349#define Q_TYPE_FSTN (3 << 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350
351/* next async queue entry, or pointer to interrupt/periodic QH */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700352#define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353
354/* for periodic/async schedules and qtd lists, mark end of list */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700355#define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
357/*
358 * Entries in periodic shadow table are pointers to one of four kinds
359 * of data structure. That's dictated by the hardware; a type tag is
360 * encoded in the low bits of the hardware's periodic schedule. Use
361 * Q_NEXT_TYPE to get the tag.
362 *
363 * For entries in the async schedule, the type tag always says "qh".
364 */
365union ehci_shadow {
David Brownell53bd6a62006-08-30 14:50:06 -0700366 struct ehci_qh *qh; /* Q_TYPE_QH */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 struct ehci_itd *itd; /* Q_TYPE_ITD */
368 struct ehci_sitd *sitd; /* Q_TYPE_SITD */
369 struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700370 __hc32 *hw_next; /* (all types) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 void *ptr;
372};
373
374/*-------------------------------------------------------------------------*/
375
376/*
377 * EHCI Specification 0.95 Section 3.6
378 * QH: describes control/bulk/interrupt endpoints
379 * See Fig 3-7 "Queue Head Structure Layout".
380 *
381 * These appear in both the async and (for interrupt) periodic schedules.
382 */
383
Alek Du3807e262009-07-14 07:23:29 +0800384/* first part defined by EHCI spec */
385struct ehci_qh_hw {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700386 __hc32 hw_next; /* see EHCI 3.6.1 */
387 __hc32 hw_info1; /* see EHCI 3.6.2 */
Alan Stern4c53de72012-07-11 11:21:32 -0400388#define QH_CONTROL_EP (1 << 27) /* FS/LS control endpoint */
389#define QH_HEAD (1 << 15) /* Head of async reclamation list */
390#define QH_TOGGLE_CTL (1 << 14) /* Data toggle control */
391#define QH_HIGH_SPEED (2 << 12) /* Endpoint speed */
392#define QH_LOW_SPEED (1 << 12)
393#define QH_FULL_SPEED (0 << 12)
394#define QH_INACTIVATE (1 << 7) /* Inactivate on next transaction */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700395 __hc32 hw_info2; /* see EHCI 3.6.2 */
David Brownell7dedacf2005-08-04 18:06:41 -0700396#define QH_SMASK 0x000000ff
397#define QH_CMASK 0x0000ff00
398#define QH_HUBADDR 0x007f0000
399#define QH_HUBPORT 0x3f800000
400#define QH_MULT 0xc0000000
Stefan Roese6dbd6822007-05-01 09:29:37 -0700401 __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
David Brownell53bd6a62006-08-30 14:50:06 -0700402
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403 /* qtd overlay (hardware parts of a struct ehci_qtd) */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700404 __hc32 hw_qtd_next;
405 __hc32 hw_alt_next;
406 __hc32 hw_token;
407 __hc32 hw_buf [5];
408 __hc32 hw_buf_hi [5];
Alek Du3807e262009-07-14 07:23:29 +0800409} __attribute__ ((aligned(32)));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
Alek Du3807e262009-07-14 07:23:29 +0800411struct ehci_qh {
Alan Stern8c5bf7b2012-07-11 11:22:39 -0400412 struct ehci_qh_hw *hw; /* Must come first */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 /* the rest is HCD-private */
414 dma_addr_t qh_dma; /* address of qh */
415 union ehci_shadow qh_next; /* ptr to qh; or periodic */
416 struct list_head qtd_list; /* sw qtd list */
Alan Stern569b3942012-07-11 11:23:00 -0400417 struct list_head intr_node; /* list of intr QHs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 struct ehci_qtd *dummy;
Alan Stern6e018752013-03-22 13:31:45 -0400419 struct list_head unlink_node;
Alan Sternffa02482013-10-11 11:29:03 -0400420 struct ehci_per_sched ps; /* scheduling info */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
Alan Sterndf202252012-07-11 11:22:26 -0400422 unsigned unlink_cycle;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
424 u8 qh_state;
425#define QH_STATE_LINKED 1 /* HC sees this */
426#define QH_STATE_UNLINK 2 /* HC may still see this */
427#define QH_STATE_IDLE 3 /* HC doesn't see this */
Alan Stern99ac5b12012-07-11 11:21:38 -0400428#define QH_STATE_UNLINK_WAIT 4 /* LINKED and on unlink q */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429#define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
430
Alan Sterna2c27062009-02-10 10:16:58 -0500431 u8 xacterrs; /* XactErr retry counter */
432#define QH_XACTERR_MAX 32 /* XactErr retry limit */
433
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 u8 gap_uf; /* uframes split/csplit gap */
Alan Stern914b7012009-06-29 10:47:30 -0400435
Alan Sterne04f5f72011-07-19 14:01:23 -0400436 unsigned is_out:1; /* bulk or intr OUT */
Alan Stern914b7012009-06-29 10:47:30 -0400437 unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
Alan Stern7bc782d2013-03-22 13:31:11 -0400438 unsigned dequeue_during_giveback:1;
439 unsigned exception:1; /* got a fault, or an unlink
440 was requested */
Alek Du3807e262009-07-14 07:23:29 +0800441};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
443/*-------------------------------------------------------------------------*/
444
445/* description of one iso transaction (up to 3 KB data if highspeed) */
446struct ehci_iso_packet {
447 /* These will be copied to iTD when scheduling */
448 u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700449 __hc32 transaction; /* itd->hw_transaction[i] |= */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450 u8 cross; /* buf crosses pages */
451 /* for full speed OUT splits */
452 u32 buf1;
453};
454
455/* temporary schedule data for packets from iso urbs (both speeds)
456 * each packet is one logical usb transaction to the device (not TT),
457 * beginning at stream->next_uframe
458 */
459struct ehci_iso_sched {
460 struct list_head td_list;
461 unsigned span;
Alan Stern46c73d12013-09-03 13:59:03 -0400462 unsigned first_packet;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 struct ehci_iso_packet packet [0];
464};
465
466/*
467 * ehci_iso_stream - groups all (s)itds for this endpoint.
468 * acts like a qh would, if EHCI had them for ISO.
469 */
470struct ehci_iso_stream {
Clemens Ladisch1082f572010-03-01 17:18:56 +0100471 /* first field matches ehci_hq, but is NULL */
472 struct ehci_qh_hw *hw;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474 u8 bEndpointAddress;
475 u8 highspeed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 struct list_head td_list; /* queued itds/sitds */
477 struct list_head free_list; /* list of unused itds/sitds */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
479 /* output of (re)scheduling */
Alan Sternffa02482013-10-11 11:29:03 -0400480 struct ehci_per_sched ps; /* scheduling info */
Alan Stern91a99b52013-10-11 11:28:52 -0400481 unsigned next_uframe;
Stefan Roese6dbd6822007-05-01 09:29:37 -0700482 __hc32 splits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
484 /* the rest is derived from the endpoint descriptor,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 * including the extra info for hw_bufp[0..2]
486 */
Alan Sternffa02482013-10-11 11:29:03 -0400487 u16 uperiod; /* period in uframes */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 u16 maxp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 unsigned bandwidth;
490
491 /* This is used to initialize iTD's hw_bufp fields */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700492 __hc32 buf0;
493 __hc32 buf1;
494 __hc32 buf2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495
496 /* this is used to initialize sITD's tt info */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700497 __hc32 address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498};
499
500/*-------------------------------------------------------------------------*/
501
502/*
503 * EHCI Specification 0.95 Section 3.3
504 * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
505 *
506 * Schedule records for high speed iso xfers
507 */
508struct ehci_itd {
509 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700510 __hc32 hw_next; /* see EHCI 3.3.1 */
511 __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512#define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
513#define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
514#define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
515#define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
516#define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
517#define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
518
Stefan Roese6dbd6822007-05-01 09:29:37 -0700519#define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520
Stefan Roese6dbd6822007-05-01 09:29:37 -0700521 __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
522 __hc32 hw_bufp_hi [7]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523
524 /* the rest is HCD-private */
525 dma_addr_t itd_dma; /* for this itd */
526 union ehci_shadow itd_next; /* ptr to periodic q entry */
527
528 struct urb *urb;
529 struct ehci_iso_stream *stream; /* endpoint's queue */
530 struct list_head itd_list; /* list of stream's itds */
531
532 /* any/all hw_transactions here may be used by that urb */
533 unsigned frame; /* where scheduled */
534 unsigned pg;
535 unsigned index[8]; /* in urb->iso_frame_desc */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536} __attribute__ ((aligned (32)));
537
538/*-------------------------------------------------------------------------*/
539
540/*
David Brownell53bd6a62006-08-30 14:50:06 -0700541 * EHCI Specification 0.95 Section 3.4
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 * siTD, aka split-transaction isochronous Transfer Descriptor
543 * ... describe full speed iso xfers through TT in hubs
544 * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
545 */
546struct ehci_sitd {
547 /* first part defined by EHCI spec */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700548 __hc32 hw_next;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549/* uses bit field macros above - see EHCI 0.95 Table 3-8 */
Stefan Roese6dbd6822007-05-01 09:29:37 -0700550 __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
551 __hc32 hw_uframe; /* EHCI table 3-10 */
552 __hc32 hw_results; /* EHCI table 3-11 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553#define SITD_IOC (1 << 31) /* interrupt on completion */
554#define SITD_PAGE (1 << 30) /* buffer 0/1 */
555#define SITD_LENGTH(x) (0x3ff & ((x)>>16))
556#define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
557#define SITD_STS_ERR (1 << 6) /* error from TT */
558#define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
559#define SITD_STS_BABBLE (1 << 4) /* device was babbling */
560#define SITD_STS_XACT (1 << 3) /* illegal IN response */
561#define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
562#define SITD_STS_STS (1 << 1) /* split transaction state */
563
Stefan Roese6dbd6822007-05-01 09:29:37 -0700564#define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565
Stefan Roese6dbd6822007-05-01 09:29:37 -0700566 __hc32 hw_buf [2]; /* EHCI table 3-12 */
567 __hc32 hw_backpointer; /* EHCI table 3-13 */
568 __hc32 hw_buf_hi [2]; /* Appendix B */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569
570 /* the rest is HCD-private */
571 dma_addr_t sitd_dma;
572 union ehci_shadow sitd_next; /* ptr to periodic q entry */
573
574 struct urb *urb;
575 struct ehci_iso_stream *stream; /* endpoint's queue */
576 struct list_head sitd_list; /* list of stream's sitds */
577 unsigned frame;
578 unsigned index;
579} __attribute__ ((aligned (32)));
580
581/*-------------------------------------------------------------------------*/
582
583/*
584 * EHCI Specification 0.96 Section 3.7
585 * Periodic Frame Span Traversal Node (FSTN)
586 *
587 * Manages split interrupt transactions (using TT) that span frame boundaries
588 * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
589 * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
590 * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
591 */
592struct ehci_fstn {
Stefan Roese6dbd6822007-05-01 09:29:37 -0700593 __hc32 hw_next; /* any periodic q entry */
594 __hc32 hw_prev; /* qh or EHCI_LIST_END */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595
596 /* the rest is HCD-private */
597 dma_addr_t fstn_dma;
598 union ehci_shadow fstn_next; /* ptr to periodic q entry */
599} __attribute__ ((aligned (32)));
600
601/*-------------------------------------------------------------------------*/
602
Alan Sternb35c5002013-10-11 22:16:21 -0400603/*
604 * USB-2.0 Specification Sections 11.14 and 11.18
605 * Scheduling and budgeting split transactions using TTs
606 *
607 * A hub can have a single TT for all its ports, or multiple TTs (one for each
608 * port). The bandwidth and budgeting information for the full/low-speed bus
609 * below each TT is self-contained and independent of the other TTs or the
610 * high-speed bus.
611 *
612 * "Bandwidth" refers to the number of microseconds on the FS/LS bus allocated
613 * to an interrupt or isochronous endpoint for each frame. "Budget" refers to
614 * the best-case estimate of the number of full-speed bytes allocated to an
615 * endpoint for each microframe within an allocated frame.
616 *
617 * Removal of an endpoint invalidates a TT's budget. Instead of trying to
618 * keep an up-to-date record, we recompute the budget when it is needed.
619 */
620
621struct ehci_tt {
622 u16 bandwidth[EHCI_BANDWIDTH_FRAMES];
623
624 struct list_head tt_list; /* List of all ehci_tt's */
625 struct list_head ps_list; /* Items using this TT */
626 struct usb_tt *usb_tt;
627 int tt_port; /* TT port number */
628};
629
630/*-------------------------------------------------------------------------*/
631
Alan Stern16032c42010-05-12 18:21:35 -0400632/* Prepare the PORTSC wakeup flags during controller suspend/resume */
633
Alan Stern41472002010-06-25 14:02:14 -0400634#define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
635 ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup);
Alan Stern16032c42010-05-12 18:21:35 -0400636
Alan Stern41472002010-06-25 14:02:14 -0400637#define ehci_prepare_ports_for_controller_resume(ehci) \
638 ehci_adjust_port_wakeup_flags(ehci, false, false);
Alan Stern16032c42010-05-12 18:21:35 -0400639
640/*-------------------------------------------------------------------------*/
641
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642#ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
643
644/*
645 * Some EHCI controllers have a Transaction Translator built into the
646 * root hub. This is a non-standard feature. Each controller will need
647 * to add code to the following inline functions, and call them as
648 * needed (mostly in root hub code).
649 */
650
Alan Sterna8e51772008-05-20 16:58:11 -0400651#define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652
653/* Returns the speed of a device attached to a port on the root hub. */
654static inline unsigned int
655ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
656{
657 if (ehci_is_TDI(ehci)) {
Alek Du331ac6b2009-07-13 12:41:20 +0800658 switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 case 0:
660 return 0;
661 case 1:
Alan Stern288ead42010-03-04 11:32:30 -0500662 return USB_PORT_STAT_LOW_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 case 2:
664 default:
Alan Stern288ead42010-03-04 11:32:30 -0500665 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 }
667 }
Alan Stern288ead42010-03-04 11:32:30 -0500668 return USB_PORT_STAT_HIGH_SPEED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669}
670
671#else
672
673#define ehci_is_TDI(e) (0)
674
Alan Stern288ead42010-03-04 11:32:30 -0500675#define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676#endif
677
678/*-------------------------------------------------------------------------*/
679
Kumar Gala8cd42e92006-01-20 13:57:52 -0800680#ifdef CONFIG_PPC_83xx
681/* Some Freescale processors have an erratum in which the TT
682 * port number in the queue head was 0..N-1 instead of 1..N.
683 */
684#define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
685#else
686#define ehci_has_fsl_portno_bug(e) (0)
687#endif
688
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100689/*
690 * While most USB host controllers implement their registers in
691 * little-endian format, a minority (celleb companion chip) implement
692 * them in big endian format.
693 *
694 * This attempts to support either format at compile time without a
695 * runtime penalty, or both formats with the additional overhead
696 * of checking a flag bit.
Jan Anderssonc4301312011-05-03 20:11:57 +0200697 *
698 * ehci_big_endian_capbase is a special quirk for controllers that
699 * implement the HC capability registers as separate registers and not
700 * as fields of a 32-bit register.
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100701 */
702
703#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
704#define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
Jan Anderssonc4301312011-05-03 20:11:57 +0200705#define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100706#else
707#define ehci_big_endian_mmio(e) 0
Jan Anderssonc4301312011-05-03 20:11:57 +0200708#define ehci_big_endian_capbase(e) 0
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100709#endif
710
Stefan Roese6dbd6822007-05-01 09:29:37 -0700711/*
712 * Big-endian read/write functions are arch-specific.
713 * Other arches can be added if/when they're needed.
Stefan Roese6dbd6822007-05-01 09:29:37 -0700714 */
Vladimir Barinov91bc4d32007-12-30 15:21:11 -0800715#if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
716#define readl_be(addr) __raw_readl((__force unsigned *)addr)
717#define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
718#endif
719
Stefan Roese6dbd6822007-05-01 09:29:37 -0700720static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
721 __u32 __iomem * regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100722{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100723#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100724 return ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000725 readl_be(regs) :
726 readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100727#else
Al Viro68f50e52007-02-09 16:40:00 +0000728 return readl(regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100729#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100730}
731
Peter Chenfeffe092014-01-10 13:51:26 +0800732#ifdef CONFIG_SOC_IMX28
733static inline void imx28_ehci_writel(const unsigned int val,
734 volatile __u32 __iomem *addr)
735{
736 __asm__ ("swp %0, %0, [%1]" : : "r"(val), "r"(addr));
737}
738#else
739static inline void imx28_ehci_writel(const unsigned int val,
740 volatile __u32 __iomem *addr)
741{
742}
743#endif
Stefan Roese6dbd6822007-05-01 09:29:37 -0700744static inline void ehci_writel(const struct ehci_hcd *ehci,
745 const unsigned int val, __u32 __iomem *regs)
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100746{
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100747#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100748 ehci_big_endian_mmio(ehci) ?
Al Viro68f50e52007-02-09 16:40:00 +0000749 writel_be(val, regs) :
750 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100751#else
Peter Chenfeffe092014-01-10 13:51:26 +0800752 if (ehci->imx28_write_fix)
753 imx28_ehci_writel(val, regs);
754 else
755 writel(val, regs);
Benjamin Herrenschmidtd728e322006-12-28 15:27:27 +1100756#endif
Benjamin Herrenschmidt083522d2006-12-15 06:54:08 +1100757}
Kumar Gala8cd42e92006-01-20 13:57:52 -0800758
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100759/*
760 * On certain ppc-44x SoC there is a HW issue, that could only worked around with
761 * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300762 * Other common bits are dependent on has_amcc_usb23 quirk flag.
Vitaly Bordug796bcae2008-11-09 19:43:30 +0100763 */
764#ifdef CONFIG_44x
765static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
766{
767 u32 hc_control;
768
769 hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
770 if (operational)
771 hc_control |= OHCI_USB_OPER;
772 else
773 hc_control |= OHCI_USB_SUSPEND;
774
775 writel_be(hc_control, ehci->ohci_hcctrl_reg);
776 (void) readl_be(ehci->ohci_hcctrl_reg);
777}
778#else
779static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
780{ }
781#endif
782
Kumar Gala8cd42e92006-01-20 13:57:52 -0800783/*-------------------------------------------------------------------------*/
784
Stefan Roese6dbd6822007-05-01 09:29:37 -0700785/*
786 * The AMCC 440EPx not only implements its EHCI registers in big-endian
787 * format, but also its DMA data structures (descriptors).
788 *
789 * EHCI controllers accessed through PCI work normally (little-endian
790 * everywhere), so we won't bother supporting a BE-only mode for now.
791 */
792#ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
793#define ehci_big_endian_desc(e) ((e)->big_endian_desc)
794
795/* cpu to ehci */
796static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
797{
798 return ehci_big_endian_desc(ehci)
799 ? (__force __hc32)cpu_to_be32(x)
800 : (__force __hc32)cpu_to_le32(x);
801}
802
803/* ehci to cpu */
804static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
805{
806 return ehci_big_endian_desc(ehci)
807 ? be32_to_cpu((__force __be32)x)
808 : le32_to_cpu((__force __le32)x);
809}
810
811static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
812{
813 return ehci_big_endian_desc(ehci)
814 ? be32_to_cpup((__force __be32 *)x)
815 : le32_to_cpup((__force __le32 *)x);
816}
817
818#else
819
820/* cpu to ehci */
821static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
822{
823 return cpu_to_le32(x);
824}
825
826/* ehci to cpu */
827static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
828{
829 return le32_to_cpu(x);
830}
831
832static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
833{
834 return le32_to_cpup(x);
835}
836
837#endif
838
839/*-------------------------------------------------------------------------*/
840
Alan Sternd6064ac2012-10-10 15:07:30 -0400841#define ehci_dbg(ehci, fmt, args...) \
842 dev_dbg(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
843#define ehci_err(ehci, fmt, args...) \
844 dev_err(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
845#define ehci_info(ehci, fmt, args...) \
846 dev_info(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
847#define ehci_warn(ehci, fmt, args...) \
848 dev_warn(ehci_to_hcd(ehci)->self.controller , fmt , ## args)
849
Alan Sternd6064ac2012-10-10 15:07:30 -0400850
Oliver Neukum1c201632013-11-18 13:23:16 +0100851#ifndef CONFIG_DYNAMIC_DEBUG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852#define STUB_DEBUG_FILES
Oliver Neukum1c201632013-11-18 13:23:16 +0100853#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854
855/*-------------------------------------------------------------------------*/
856
Alan Stern3e023202012-11-01 11:12:58 -0400857/* Declarations of things exported for use by ehci platform drivers */
858
859struct ehci_driver_overrides {
Alan Stern3e023202012-11-01 11:12:58 -0400860 size_t extra_priv_size;
861 int (*reset)(struct usb_hcd *hcd);
862};
863
864extern void ehci_init_driver(struct hc_driver *drv,
865 const struct ehci_driver_overrides *over);
866extern int ehci_setup(struct usb_hcd *hcd);
Manjunath Goudar2f3a6b82013-06-13 11:24:09 -0600867extern int ehci_handshake(struct ehci_hcd *ehci, void __iomem *ptr,
868 u32 mask, u32 done, int usec);
Alan Stern3e023202012-11-01 11:12:58 -0400869
870#ifdef CONFIG_PM
871extern int ehci_suspend(struct usb_hcd *hcd, bool do_wakeup);
872extern int ehci_resume(struct usb_hcd *hcd, bool hibernated);
873#endif /* CONFIG_PM */
874
Laurent Pinchart37769932014-04-16 18:00:10 +0200875extern int ehci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
876 u16 wIndex, char *buf, u16 wLength);
877
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878#endif /* __LINUX_EHCI_HCD_H */