diff options
author | 2016-03-22 16:19:02 +0000 | |
---|---|---|
committer | 2016-03-22 16:19:02 +0000 | |
commit | 2a07b80dfbfb869aabe96c88b10e07d26c0ce137 (patch) | |
tree | 1ad4e127e6addcb050cc963a94679292b81e133d /compiler/utils/mips/assembler_mips.h | |
parent | db17ce13157bb2d8562d1b09682ee55fe69088e4 (diff) | |
parent | 51aff3a6564303cab0b7ac82495b4e2e349c6ff3 (diff) |
Merge "MIPS32: Implement UnsafeCASInt and UnsafeCASObject intrinsics."
Diffstat (limited to 'compiler/utils/mips/assembler_mips.h')
-rw-r--r-- | compiler/utils/mips/assembler_mips.h | 5 |
1 files changed, 5 insertions, 0 deletions
diff --git a/compiler/utils/mips/assembler_mips.h b/compiler/utils/mips/assembler_mips.h index a7179fd1dc..ffac4c4168 100644 --- a/compiler/utils/mips/assembler_mips.h +++ b/compiler/utils/mips/assembler_mips.h @@ -191,6 +191,11 @@ class MipsAssembler FINAL : public Assembler { void Swl(Register rt, Register rs, uint16_t imm16); void Swr(Register rt, Register rs, uint16_t imm16); + void LlR2(Register rt, Register base, int16_t imm16 = 0); + void ScR2(Register rt, Register base, int16_t imm16 = 0); + void LlR6(Register rt, Register base, int16_t imm9 = 0); + void ScR6(Register rt, Register base, int16_t imm9 = 0); + void Slt(Register rd, Register rs, Register rt); void Sltu(Register rd, Register rs, Register rt); void Slti(Register rt, Register rs, uint16_t imm16); |